blob: a38ebb20972166aceac5b467eb190d043362f54d [file] [log] [blame]
Paul Walmsley734f69a2010-01-26 20:13:06 -07001/*
2 * OMAP2xxx DVFS virtual clock functions
3 *
4 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2010 Nokia Corporation
6 *
7 * Contacts:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Paul Walmsley
10 *
11 * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
12 * Gordon McNutt and RidgeRun, Inc.
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 *
18 * XXX Some of this code should be replaceable by the upcoming OPP layer
19 * code. However, some notion of "rate set" is probably still necessary
20 * for OMAP2xxx at least. Rate sets should be generalized so they can be
21 * used for any OMAP chip, not just OMAP2xxx. In particular, Richard Woodruff
22 * has in the past expressed a preference to use rate sets for OPP changes,
23 * rather than dynamically recalculating the clock tree, so if someone wants
24 * this badly enough to write the code to handle it, we should support it
25 * as an option.
26 */
27#undef DEBUG
28
29#include <linux/kernel.h>
30#include <linux/errno.h>
31#include <linux/clk.h>
32#include <linux/io.h>
33#include <linux/cpufreq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Paul Walmsley734f69a2010-01-26 20:13:06 -070035
Tony Lindgrendbc04162012-08-31 10:59:07 -070036#include "soc.h"
Paul Walmsley734f69a2010-01-26 20:13:06 -070037#include "clock.h"
38#include "clock2xxx.h"
39#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070040#include "cm2xxx_3xxx.h"
Paul Walmsley734f69a2010-01-26 20:13:06 -070041#include "cm-regbits-24xx.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000042#include "sdrc.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070043#include "sram.h"
Paul Walmsley734f69a2010-01-26 20:13:06 -070044
45const struct prcm_config *curr_prcm_set;
46const struct prcm_config *rate_table;
47
48/**
49 * omap2_table_mpu_recalc - just return the MPU speed
50 * @clk: virt_prcm_set struct clk
51 *
52 * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
53 */
54unsigned long omap2_table_mpu_recalc(struct clk *clk)
55{
56 return curr_prcm_set->mpu_speed;
57}
58
59/*
60 * Look for a rate equal or less than the target rate given a configuration set.
61 *
62 * What's not entirely clear is "which" field represents the key field.
63 * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
64 * just uses the ARM rates.
65 */
66long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
67{
68 const struct prcm_config *ptr;
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -060069 long highest_rate, sys_clk_rate;
Paul Walmsley734f69a2010-01-26 20:13:06 -070070
71 highest_rate = -EINVAL;
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -060072 sys_clk_rate = __clk_get_rate(sclk);
Paul Walmsley734f69a2010-01-26 20:13:06 -070073
74 for (ptr = rate_table; ptr->mpu_speed; ptr++) {
75 if (!(ptr->flags & cpu_mask))
76 continue;
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -060077 if (ptr->xtal_speed != sys_clk_rate)
Paul Walmsley734f69a2010-01-26 20:13:06 -070078 continue;
79
80 highest_rate = ptr->mpu_speed;
81
82 /* Can check only after xtal frequency check */
83 if (ptr->mpu_speed <= rate)
84 break;
85 }
86 return highest_rate;
87}
88
89/* Sets basic clocks based on the specified rate */
90int omap2_select_table_rate(struct clk *clk, unsigned long rate)
91{
92 u32 cur_rate, done_rate, bypass = 0, tmp;
93 const struct prcm_config *prcm;
94 unsigned long found_speed = 0;
95 unsigned long flags;
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -060096 long sys_clk_rate;
97
98 sys_clk_rate = __clk_get_rate(sclk);
Paul Walmsley734f69a2010-01-26 20:13:06 -070099
100 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
101 if (!(prcm->flags & cpu_mask))
102 continue;
103
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -0600104 if (prcm->xtal_speed != sys_clk_rate)
Paul Walmsley734f69a2010-01-26 20:13:06 -0700105 continue;
106
107 if (prcm->mpu_speed <= rate) {
108 found_speed = prcm->mpu_speed;
109 break;
110 }
111 }
112
113 if (!found_speed) {
114 printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
115 rate / 1000000);
116 return -EINVAL;
117 }
118
119 curr_prcm_set = prcm;
120 cur_rate = omap2xxx_clk_get_core_rate(dclk);
121
122 if (prcm->dpll_speed == cur_rate / 2) {
123 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
124 } else if (prcm->dpll_speed == cur_rate * 2) {
125 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
126 } else if (prcm->dpll_speed != cur_rate) {
127 local_irq_save(flags);
128
129 if (prcm->dpll_speed == prcm->xtal_speed)
130 bypass = 1;
131
132 if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
133 CORE_CLK_SRC_DPLL_X2)
134 done_rate = CORE_CLK_SRC_DPLL_X2;
135 else
136 done_rate = CORE_CLK_SRC_DPLL;
137
138 /* MPU divider */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700139 omap2_cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
Paul Walmsley734f69a2010-01-26 20:13:06 -0700140
141 /* dsp + iva1 div(2420), iva2.1(2430) */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700142 omap2_cm_write_mod_reg(prcm->cm_clksel_dsp,
Paul Walmsley734f69a2010-01-26 20:13:06 -0700143 OMAP24XX_DSP_MOD, CM_CLKSEL);
144
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700145 omap2_cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
Paul Walmsley734f69a2010-01-26 20:13:06 -0700146
147 /* Major subsystem dividers */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700148 tmp = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
149 omap2_cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD,
Paul Walmsley734f69a2010-01-26 20:13:06 -0700150 CM_CLKSEL1);
151
152 if (cpu_is_omap2430())
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700153 omap2_cm_write_mod_reg(prcm->cm_clksel_mdm,
Paul Walmsley734f69a2010-01-26 20:13:06 -0700154 OMAP2430_MDM_MOD, CM_CLKSEL);
155
156 /* x2 to enter omap2xxx_sdrc_init_params() */
157 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
158
159 omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
160 bypass);
161
162 omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
163 omap2xxx_sdrc_reprogram(done_rate, 0);
164
165 local_irq_restore(flags);
166 }
167
168 return 0;
169}