blob: c9f60f52458802f4a66a3912732d8665bc4a3e32 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
2 * Copyright (C) 2012 ARM Ltd.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
Marc Zyngier01ac5e32013-01-21 19:36:16 -050019#include <linux/cpu.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050020#include <linux/kvm.h>
21#include <linux/kvm_host.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Marc Zyngier01ac5e32013-01-21 19:36:16 -050024#include <linux/of.h>
25#include <linux/of_address.h>
26#include <linux/of_irq.h>
Christoffer Dall2a2f3e262014-02-02 13:41:02 -080027#include <linux/uaccess.h>
Marc Zyngier01ac5e32013-01-21 19:36:16 -050028
29#include <linux/irqchip/arm-gic.h>
30
Marc Zyngier1a89dd92013-01-21 19:36:12 -050031#include <asm/kvm_emulate.h>
Marc Zyngier01ac5e32013-01-21 19:36:16 -050032#include <asm/kvm_arm.h>
33#include <asm/kvm_mmu.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050034
Marc Zyngierb47ef922013-01-21 19:36:14 -050035/*
36 * How the whole thing works (courtesy of Christoffer Dall):
37 *
38 * - At any time, the dist->irq_pending_on_cpu is the oracle that knows if
Christoffer Dall7e362912014-06-14 22:34:04 +020039 * something is pending on the CPU interface.
40 * - Interrupts that are pending on the distributor are stored on the
41 * vgic.irq_pending vgic bitmap (this bitmap is updated by both user land
42 * ioctls and guest mmio ops, and other in-kernel peripherals such as the
43 * arch. timers).
Marc Zyngierb47ef922013-01-21 19:36:14 -050044 * - Every time the bitmap changes, the irq_pending_on_cpu oracle is
45 * recalculated
46 * - To calculate the oracle, we need info for each cpu from
47 * compute_pending_for_cpu, which considers:
Christoffer Dall227844f2014-06-09 12:27:18 +020048 * - PPI: dist->irq_pending & dist->irq_enable
49 * - SPI: dist->irq_pending & dist->irq_enable & dist->irq_spi_target
Christoffer Dall7e362912014-06-14 22:34:04 +020050 * - irq_spi_target is a 'formatted' version of the GICD_ITARGETSRn
Marc Zyngierb47ef922013-01-21 19:36:14 -050051 * registers, stored on each vcpu. We only keep one bit of
52 * information per interrupt, making sure that only one vcpu can
53 * accept the interrupt.
Christoffer Dall7e362912014-06-14 22:34:04 +020054 * - If any of the above state changes, we must recalculate the oracle.
Marc Zyngierb47ef922013-01-21 19:36:14 -050055 * - The same is true when injecting an interrupt, except that we only
56 * consider a single interrupt at a time. The irq_spi_cpu array
57 * contains the target CPU for each SPI.
58 *
59 * The handling of level interrupts adds some extra complexity. We
60 * need to track when the interrupt has been EOIed, so we can sample
61 * the 'line' again. This is achieved as such:
62 *
63 * - When a level interrupt is moved onto a vcpu, the corresponding
Christoffer Dalldbf20f92014-06-09 12:55:13 +020064 * bit in irq_queued is set. As long as this bit is set, the line
Marc Zyngierb47ef922013-01-21 19:36:14 -050065 * will be ignored for further interrupts. The interrupt is injected
66 * into the vcpu with the GICH_LR_EOI bit set (generate a
67 * maintenance interrupt on EOI).
68 * - When the interrupt is EOIed, the maintenance interrupt fires,
Christoffer Dalldbf20f92014-06-09 12:55:13 +020069 * and clears the corresponding bit in irq_queued. This allows the
Marc Zyngierb47ef922013-01-21 19:36:14 -050070 * interrupt line to be sampled again.
Christoffer Dallfaa1b462014-06-14 21:54:51 +020071 * - Note that level-triggered interrupts can also be set to pending from
72 * writes to GICD_ISPENDRn and lowering the external input line does not
73 * cause the interrupt to become inactive in such a situation.
74 * Conversely, writes to GICD_ICPENDRn do not cause the interrupt to become
75 * inactive as long as the external input line is held high.
Marc Zyngierb47ef922013-01-21 19:36:14 -050076 */
77
Andre Przywara83215812014-06-07 00:53:08 +020078#include "vgic.h"
Christoffer Dall330690c2013-01-21 19:36:13 -050079
Marc Zyngiera1fcb442013-01-21 19:36:15 -050080static void vgic_retire_disabled_irqs(struct kvm_vcpu *vcpu);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010081static void vgic_retire_lr(int lr_nr, int irq, struct kvm_vcpu *vcpu);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010082static struct vgic_lr vgic_get_lr(const struct kvm_vcpu *vcpu, int lr);
83static void vgic_set_lr(struct kvm_vcpu *vcpu, int lr, struct vgic_lr lr_desc);
Marc Zyngier01ac5e32013-01-21 19:36:16 -050084
Marc Zyngier8f186d52014-02-04 18:13:03 +000085static const struct vgic_ops *vgic_ops;
86static const struct vgic_params *vgic;
Marc Zyngierb47ef922013-01-21 19:36:14 -050087
Andre Przywarab26e5fd2014-06-02 16:19:12 +020088static void add_sgi_source(struct kvm_vcpu *vcpu, int irq, int source)
89{
90 vcpu->kvm->arch.vgic.vm_ops.add_sgi_source(vcpu, irq, source);
91}
92
93static bool queue_sgi(struct kvm_vcpu *vcpu, int irq)
94{
95 return vcpu->kvm->arch.vgic.vm_ops.queue_sgi(vcpu, irq);
96}
97
98int kvm_vgic_map_resources(struct kvm *kvm)
99{
100 return kvm->arch.vgic.vm_ops.map_resources(kvm, vgic);
101}
102
Victor Kamensky9662fb42014-06-12 09:30:10 -0700103/*
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100104 * struct vgic_bitmap contains a bitmap made of unsigned longs, but
105 * extracts u32s out of them.
Victor Kamensky9662fb42014-06-12 09:30:10 -0700106 *
107 * This does not work on 64-bit BE systems, because the bitmap access
108 * will store two consecutive 32-bit words with the higher-addressed
109 * register's bits at the lower index and the lower-addressed register's
110 * bits at the higher index.
111 *
112 * Therefore, swizzle the register index when accessing the 32-bit word
113 * registers to access the right register's value.
114 */
115#if defined(CONFIG_CPU_BIG_ENDIAN) && BITS_PER_LONG == 64
116#define REG_OFFSET_SWIZZLE 1
117#else
118#define REG_OFFSET_SWIZZLE 0
119#endif
Marc Zyngierb47ef922013-01-21 19:36:14 -0500120
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100121static int vgic_init_bitmap(struct vgic_bitmap *b, int nr_cpus, int nr_irqs)
122{
123 int nr_longs;
124
125 nr_longs = nr_cpus + BITS_TO_LONGS(nr_irqs - VGIC_NR_PRIVATE_IRQS);
126
127 b->private = kzalloc(sizeof(unsigned long) * nr_longs, GFP_KERNEL);
128 if (!b->private)
129 return -ENOMEM;
130
131 b->shared = b->private + nr_cpus;
132
133 return 0;
134}
135
136static void vgic_free_bitmap(struct vgic_bitmap *b)
137{
138 kfree(b->private);
139 b->private = NULL;
140 b->shared = NULL;
141}
142
Christoffer Dall2df36a52014-09-28 16:04:26 +0200143/*
144 * Call this function to convert a u64 value to an unsigned long * bitmask
145 * in a way that works on both 32-bit and 64-bit LE and BE platforms.
146 *
147 * Warning: Calling this function may modify *val.
148 */
149static unsigned long *u64_to_bitmask(u64 *val)
150{
151#if defined(CONFIG_CPU_BIG_ENDIAN) && BITS_PER_LONG == 32
152 *val = (*val >> 32) | (*val << 32);
153#endif
154 return (unsigned long *)val;
155}
156
Andre Przywara83215812014-06-07 00:53:08 +0200157u32 *vgic_bitmap_get_reg(struct vgic_bitmap *x, int cpuid, u32 offset)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500158{
159 offset >>= 2;
160 if (!offset)
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100161 return (u32 *)(x->private + cpuid) + REG_OFFSET_SWIZZLE;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500162 else
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100163 return (u32 *)(x->shared) + ((offset - 1) ^ REG_OFFSET_SWIZZLE);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500164}
165
166static int vgic_bitmap_get_irq_val(struct vgic_bitmap *x,
167 int cpuid, int irq)
168{
169 if (irq < VGIC_NR_PRIVATE_IRQS)
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100170 return test_bit(irq, x->private + cpuid);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500171
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100172 return test_bit(irq - VGIC_NR_PRIVATE_IRQS, x->shared);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500173}
174
Andre Przywara83215812014-06-07 00:53:08 +0200175void vgic_bitmap_set_irq_val(struct vgic_bitmap *x, int cpuid,
176 int irq, int val)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500177{
178 unsigned long *reg;
179
180 if (irq < VGIC_NR_PRIVATE_IRQS) {
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100181 reg = x->private + cpuid;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500182 } else {
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100183 reg = x->shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500184 irq -= VGIC_NR_PRIVATE_IRQS;
185 }
186
187 if (val)
188 set_bit(irq, reg);
189 else
190 clear_bit(irq, reg);
191}
192
193static unsigned long *vgic_bitmap_get_cpu_map(struct vgic_bitmap *x, int cpuid)
194{
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100195 return x->private + cpuid;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500196}
197
Andre Przywara83215812014-06-07 00:53:08 +0200198unsigned long *vgic_bitmap_get_shared_map(struct vgic_bitmap *x)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500199{
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100200 return x->shared;
201}
202
203static int vgic_init_bytemap(struct vgic_bytemap *x, int nr_cpus, int nr_irqs)
204{
205 int size;
206
207 size = nr_cpus * VGIC_NR_PRIVATE_IRQS;
208 size += nr_irqs - VGIC_NR_PRIVATE_IRQS;
209
210 x->private = kzalloc(size, GFP_KERNEL);
211 if (!x->private)
212 return -ENOMEM;
213
214 x->shared = x->private + nr_cpus * VGIC_NR_PRIVATE_IRQS / sizeof(u32);
215 return 0;
216}
217
218static void vgic_free_bytemap(struct vgic_bytemap *b)
219{
220 kfree(b->private);
221 b->private = NULL;
222 b->shared = NULL;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500223}
224
Andre Przywara83215812014-06-07 00:53:08 +0200225u32 *vgic_bytemap_get_reg(struct vgic_bytemap *x, int cpuid, u32 offset)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500226{
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100227 u32 *reg;
228
229 if (offset < VGIC_NR_PRIVATE_IRQS) {
230 reg = x->private;
231 offset += cpuid * VGIC_NR_PRIVATE_IRQS;
232 } else {
233 reg = x->shared;
234 offset -= VGIC_NR_PRIVATE_IRQS;
235 }
236
237 return reg + (offset / sizeof(u32));
Marc Zyngierb47ef922013-01-21 19:36:14 -0500238}
239
240#define VGIC_CFG_LEVEL 0
241#define VGIC_CFG_EDGE 1
242
243static bool vgic_irq_is_edge(struct kvm_vcpu *vcpu, int irq)
244{
245 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
246 int irq_val;
247
248 irq_val = vgic_bitmap_get_irq_val(&dist->irq_cfg, vcpu->vcpu_id, irq);
249 return irq_val == VGIC_CFG_EDGE;
250}
251
252static int vgic_irq_is_enabled(struct kvm_vcpu *vcpu, int irq)
253{
254 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
255
256 return vgic_bitmap_get_irq_val(&dist->irq_enabled, vcpu->vcpu_id, irq);
257}
258
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200259static int vgic_irq_is_queued(struct kvm_vcpu *vcpu, int irq)
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500260{
261 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
262
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200263 return vgic_bitmap_get_irq_val(&dist->irq_queued, vcpu->vcpu_id, irq);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500264}
265
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200266static void vgic_irq_set_queued(struct kvm_vcpu *vcpu, int irq)
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500267{
268 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
269
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200270 vgic_bitmap_set_irq_val(&dist->irq_queued, vcpu->vcpu_id, irq, 1);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500271}
272
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200273static void vgic_irq_clear_queued(struct kvm_vcpu *vcpu, int irq)
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500274{
275 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
276
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200277 vgic_bitmap_set_irq_val(&dist->irq_queued, vcpu->vcpu_id, irq, 0);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500278}
279
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200280static int vgic_dist_irq_get_level(struct kvm_vcpu *vcpu, int irq)
281{
282 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
283
284 return vgic_bitmap_get_irq_val(&dist->irq_level, vcpu->vcpu_id, irq);
285}
286
287static void vgic_dist_irq_set_level(struct kvm_vcpu *vcpu, int irq)
288{
289 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
290
291 vgic_bitmap_set_irq_val(&dist->irq_level, vcpu->vcpu_id, irq, 1);
292}
293
294static void vgic_dist_irq_clear_level(struct kvm_vcpu *vcpu, int irq)
295{
296 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
297
298 vgic_bitmap_set_irq_val(&dist->irq_level, vcpu->vcpu_id, irq, 0);
299}
300
301static int vgic_dist_irq_soft_pend(struct kvm_vcpu *vcpu, int irq)
302{
303 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
304
305 return vgic_bitmap_get_irq_val(&dist->irq_soft_pend, vcpu->vcpu_id, irq);
306}
307
308static void vgic_dist_irq_clear_soft_pend(struct kvm_vcpu *vcpu, int irq)
309{
310 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
311
312 vgic_bitmap_set_irq_val(&dist->irq_soft_pend, vcpu->vcpu_id, irq, 0);
313}
314
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500315static int vgic_dist_irq_is_pending(struct kvm_vcpu *vcpu, int irq)
316{
317 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
318
Christoffer Dall227844f2014-06-09 12:27:18 +0200319 return vgic_bitmap_get_irq_val(&dist->irq_pending, vcpu->vcpu_id, irq);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500320}
321
Andre Przywara83215812014-06-07 00:53:08 +0200322void vgic_dist_irq_set_pending(struct kvm_vcpu *vcpu, int irq)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500323{
324 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
325
Christoffer Dall227844f2014-06-09 12:27:18 +0200326 vgic_bitmap_set_irq_val(&dist->irq_pending, vcpu->vcpu_id, irq, 1);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500327}
328
Andre Przywara83215812014-06-07 00:53:08 +0200329void vgic_dist_irq_clear_pending(struct kvm_vcpu *vcpu, int irq)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500330{
331 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
332
Christoffer Dall227844f2014-06-09 12:27:18 +0200333 vgic_bitmap_set_irq_val(&dist->irq_pending, vcpu->vcpu_id, irq, 0);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500334}
335
336static void vgic_cpu_irq_set(struct kvm_vcpu *vcpu, int irq)
337{
338 if (irq < VGIC_NR_PRIVATE_IRQS)
339 set_bit(irq, vcpu->arch.vgic_cpu.pending_percpu);
340 else
341 set_bit(irq - VGIC_NR_PRIVATE_IRQS,
342 vcpu->arch.vgic_cpu.pending_shared);
343}
344
Andre Przywara83215812014-06-07 00:53:08 +0200345void vgic_cpu_irq_clear(struct kvm_vcpu *vcpu, int irq)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500346{
347 if (irq < VGIC_NR_PRIVATE_IRQS)
348 clear_bit(irq, vcpu->arch.vgic_cpu.pending_percpu);
349 else
350 clear_bit(irq - VGIC_NR_PRIVATE_IRQS,
351 vcpu->arch.vgic_cpu.pending_shared);
352}
353
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200354static bool vgic_can_sample_irq(struct kvm_vcpu *vcpu, int irq)
355{
356 return vgic_irq_is_edge(vcpu, irq) || !vgic_irq_is_queued(vcpu, irq);
357}
358
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500359/**
360 * vgic_reg_access - access vgic register
361 * @mmio: pointer to the data describing the mmio access
362 * @reg: pointer to the virtual backing of vgic distributor data
363 * @offset: least significant 2 bits used for word offset
364 * @mode: ACCESS_ mode (see defines above)
365 *
366 * Helper to make vgic register access easier using one of the access
367 * modes defined for vgic register access
368 * (read,raz,write-ignored,setbit,clearbit,write)
369 */
Andre Przywara83215812014-06-07 00:53:08 +0200370void vgic_reg_access(struct kvm_exit_mmio *mmio, u32 *reg,
371 phys_addr_t offset, int mode)
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500372{
373 int word_offset = (offset & 3) * 8;
374 u32 mask = (1UL << (mmio->len * 8)) - 1;
375 u32 regval;
376
377 /*
378 * Any alignment fault should have been delivered to the guest
379 * directly (ARM ARM B3.12.7 "Prioritization of aborts").
380 */
381
382 if (reg) {
383 regval = *reg;
384 } else {
385 BUG_ON(mode != (ACCESS_READ_RAZ | ACCESS_WRITE_IGNORED));
386 regval = 0;
387 }
388
389 if (mmio->is_write) {
390 u32 data = mmio_data_read(mmio, mask) << word_offset;
391 switch (ACCESS_WRITE_MASK(mode)) {
392 case ACCESS_WRITE_IGNORED:
393 return;
394
395 case ACCESS_WRITE_SETBIT:
396 regval |= data;
397 break;
398
399 case ACCESS_WRITE_CLEARBIT:
400 regval &= ~data;
401 break;
402
403 case ACCESS_WRITE_VALUE:
404 regval = (regval & ~(mask << word_offset)) | data;
405 break;
406 }
407 *reg = regval;
408 } else {
409 switch (ACCESS_READ_MASK(mode)) {
410 case ACCESS_READ_RAZ:
411 regval = 0;
412 /* fall through */
413
414 case ACCESS_READ_VALUE:
415 mmio_data_write(mmio, mask, regval >> word_offset);
416 }
417 }
418}
419
Andre Przywara83215812014-06-07 00:53:08 +0200420bool handle_mmio_raz_wi(struct kvm_vcpu *vcpu, struct kvm_exit_mmio *mmio,
421 phys_addr_t offset)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500422{
423 vgic_reg_access(mmio, NULL, offset,
424 ACCESS_READ_RAZ | ACCESS_WRITE_IGNORED);
425 return false;
426}
427
Andre Przywara83215812014-06-07 00:53:08 +0200428bool vgic_handle_enable_reg(struct kvm *kvm, struct kvm_exit_mmio *mmio,
429 phys_addr_t offset, int vcpu_id, int access)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500430{
Andre Przywarad97f6832014-06-11 14:11:49 +0200431 u32 *reg;
432 int mode = ACCESS_READ_VALUE | access;
433 struct kvm_vcpu *target_vcpu = kvm_get_vcpu(kvm, vcpu_id);
434
435 reg = vgic_bitmap_get_reg(&kvm->arch.vgic.irq_enabled, vcpu_id, offset);
436 vgic_reg_access(mmio, reg, offset, mode);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500437 if (mmio->is_write) {
Andre Przywarad97f6832014-06-11 14:11:49 +0200438 if (access & ACCESS_WRITE_CLEARBIT) {
439 if (offset < 4) /* Force SGI enabled */
440 *reg |= 0xffff;
441 vgic_retire_disabled_irqs(target_vcpu);
442 }
443 vgic_update_state(kvm);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500444 return true;
445 }
446
447 return false;
448}
449
Andre Przywara83215812014-06-07 00:53:08 +0200450bool vgic_handle_set_pending_reg(struct kvm *kvm,
451 struct kvm_exit_mmio *mmio,
452 phys_addr_t offset, int vcpu_id)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500453{
Christoffer Dall9da48b52014-06-14 22:30:45 +0200454 u32 *reg, orig;
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200455 u32 level_mask;
Andre Przywarad97f6832014-06-11 14:11:49 +0200456 int mode = ACCESS_READ_VALUE | ACCESS_WRITE_SETBIT;
457 struct vgic_dist *dist = &kvm->arch.vgic;
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200458
Andre Przywarad97f6832014-06-11 14:11:49 +0200459 reg = vgic_bitmap_get_reg(&dist->irq_cfg, vcpu_id, offset);
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200460 level_mask = (~(*reg));
461
462 /* Mark both level and edge triggered irqs as pending */
Andre Przywarad97f6832014-06-11 14:11:49 +0200463 reg = vgic_bitmap_get_reg(&dist->irq_pending, vcpu_id, offset);
Christoffer Dall9da48b52014-06-14 22:30:45 +0200464 orig = *reg;
Andre Przywarad97f6832014-06-11 14:11:49 +0200465 vgic_reg_access(mmio, reg, offset, mode);
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200466
Marc Zyngierb47ef922013-01-21 19:36:14 -0500467 if (mmio->is_write) {
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200468 /* Set the soft-pending flag only for level-triggered irqs */
469 reg = vgic_bitmap_get_reg(&dist->irq_soft_pend,
Andre Przywarad97f6832014-06-11 14:11:49 +0200470 vcpu_id, offset);
471 vgic_reg_access(mmio, reg, offset, mode);
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200472 *reg &= level_mask;
473
Christoffer Dall9da48b52014-06-14 22:30:45 +0200474 /* Ignore writes to SGIs */
475 if (offset < 2) {
476 *reg &= ~0xffff;
477 *reg |= orig & 0xffff;
478 }
479
Andre Przywarad97f6832014-06-11 14:11:49 +0200480 vgic_update_state(kvm);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500481 return true;
482 }
483
484 return false;
485}
486
Andre Przywara83215812014-06-07 00:53:08 +0200487bool vgic_handle_clear_pending_reg(struct kvm *kvm,
488 struct kvm_exit_mmio *mmio,
489 phys_addr_t offset, int vcpu_id)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500490{
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200491 u32 *level_active;
Christoffer Dall9da48b52014-06-14 22:30:45 +0200492 u32 *reg, orig;
Andre Przywarad97f6832014-06-11 14:11:49 +0200493 int mode = ACCESS_READ_VALUE | ACCESS_WRITE_CLEARBIT;
494 struct vgic_dist *dist = &kvm->arch.vgic;
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200495
Andre Przywarad97f6832014-06-11 14:11:49 +0200496 reg = vgic_bitmap_get_reg(&dist->irq_pending, vcpu_id, offset);
Christoffer Dall9da48b52014-06-14 22:30:45 +0200497 orig = *reg;
Andre Przywarad97f6832014-06-11 14:11:49 +0200498 vgic_reg_access(mmio, reg, offset, mode);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500499 if (mmio->is_write) {
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200500 /* Re-set level triggered level-active interrupts */
501 level_active = vgic_bitmap_get_reg(&dist->irq_level,
Andre Przywarad97f6832014-06-11 14:11:49 +0200502 vcpu_id, offset);
503 reg = vgic_bitmap_get_reg(&dist->irq_pending, vcpu_id, offset);
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200504 *reg |= *level_active;
505
Christoffer Dall9da48b52014-06-14 22:30:45 +0200506 /* Ignore writes to SGIs */
507 if (offset < 2) {
508 *reg &= ~0xffff;
509 *reg |= orig & 0xffff;
510 }
511
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200512 /* Clear soft-pending flags */
513 reg = vgic_bitmap_get_reg(&dist->irq_soft_pend,
Andre Przywarad97f6832014-06-11 14:11:49 +0200514 vcpu_id, offset);
515 vgic_reg_access(mmio, reg, offset, mode);
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200516
Andre Przywarad97f6832014-06-11 14:11:49 +0200517 vgic_update_state(kvm);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500518 return true;
519 }
Marc Zyngierb47ef922013-01-21 19:36:14 -0500520 return false;
521}
522
Marc Zyngierb47ef922013-01-21 19:36:14 -0500523static u32 vgic_cfg_expand(u16 val)
524{
525 u32 res = 0;
526 int i;
527
528 /*
529 * Turn a 16bit value like abcd...mnop into a 32bit word
530 * a0b0c0d0...m0n0o0p0, which is what the HW cfg register is.
531 */
532 for (i = 0; i < 16; i++)
533 res |= ((val >> i) & VGIC_CFG_EDGE) << (2 * i + 1);
534
535 return res;
536}
537
538static u16 vgic_cfg_compress(u32 val)
539{
540 u16 res = 0;
541 int i;
542
543 /*
544 * Turn a 32bit word a0b0c0d0...m0n0o0p0 into 16bit value like
545 * abcd...mnop which is what we really care about.
546 */
547 for (i = 0; i < 16; i++)
548 res |= ((val >> (i * 2 + 1)) & VGIC_CFG_EDGE) << i;
549
550 return res;
551}
552
553/*
554 * The distributor uses 2 bits per IRQ for the CFG register, but the
555 * LSB is always 0. As such, we only keep the upper bit, and use the
556 * two above functions to compress/expand the bits
557 */
Andre Przywara83215812014-06-07 00:53:08 +0200558bool vgic_handle_cfg_reg(u32 *reg, struct kvm_exit_mmio *mmio,
559 phys_addr_t offset)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500560{
561 u32 val;
Marc Zyngier6545eae2013-08-29 11:08:23 +0100562
Andre Przywaraf2ae85b2014-04-11 00:07:18 +0200563 if (offset & 4)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500564 val = *reg >> 16;
565 else
566 val = *reg & 0xffff;
567
568 val = vgic_cfg_expand(val);
569 vgic_reg_access(mmio, &val, offset,
570 ACCESS_READ_VALUE | ACCESS_WRITE_VALUE);
571 if (mmio->is_write) {
Andre Przywaraf2ae85b2014-04-11 00:07:18 +0200572 if (offset < 8) {
Marc Zyngierb47ef922013-01-21 19:36:14 -0500573 *reg = ~0U; /* Force PPIs/SGIs to 1 */
574 return false;
575 }
576
577 val = vgic_cfg_compress(val);
Andre Przywaraf2ae85b2014-04-11 00:07:18 +0200578 if (offset & 4) {
Marc Zyngierb47ef922013-01-21 19:36:14 -0500579 *reg &= 0xffff;
580 *reg |= val << 16;
581 } else {
582 *reg &= 0xffff << 16;
583 *reg |= val;
584 }
585 }
586
587 return false;
588}
589
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800590/**
591 * vgic_unqueue_irqs - move pending IRQs from LRs to the distributor
592 * @vgic_cpu: Pointer to the vgic_cpu struct holding the LRs
593 *
594 * Move any pending IRQs that have already been assigned to LRs back to the
595 * emulated distributor state so that the complete emulated state can be read
596 * from the main emulation structures without investigating the LRs.
597 *
598 * Note that IRQs in the active state in the LRs get their pending state moved
599 * to the distributor but the active state stays in the LRs, because we don't
600 * track the active state on the distributor side.
601 */
Andre Przywara83215812014-06-07 00:53:08 +0200602void vgic_unqueue_irqs(struct kvm_vcpu *vcpu)
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800603{
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800604 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100605 int i;
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800606
607 for_each_set_bit(i, vgic_cpu->lr_used, vgic_cpu->nr_lr) {
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100608 struct vgic_lr lr = vgic_get_lr(vcpu, i);
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800609
610 /*
611 * There are three options for the state bits:
612 *
613 * 01: pending
614 * 10: active
615 * 11: pending and active
616 *
617 * If the LR holds only an active interrupt (not pending) then
618 * just leave it alone.
619 */
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100620 if ((lr.state & LR_STATE_MASK) == LR_STATE_ACTIVE)
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800621 continue;
622
623 /*
624 * Reestablish the pending state on the distributor and the
625 * CPU interface. It may have already been pending, but that
626 * is fine, then we are only setting a few bits that were
627 * already set.
628 */
Christoffer Dall227844f2014-06-09 12:27:18 +0200629 vgic_dist_irq_set_pending(vcpu, lr.irq);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100630 if (lr.irq < VGIC_NR_SGIS)
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200631 add_sgi_source(vcpu, lr.irq, lr.source);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100632 lr.state &= ~LR_STATE_PENDING;
633 vgic_set_lr(vcpu, i, lr);
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800634
635 /*
636 * If there's no state left on the LR (it could still be
637 * active), then the LR does not hold any useful info and can
638 * be marked as free for other use.
639 */
Christoffer Dallcced50c2014-06-14 22:37:33 +0200640 if (!(lr.state & LR_STATE_MASK)) {
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100641 vgic_retire_lr(i, lr.irq, vcpu);
Christoffer Dallcced50c2014-06-14 22:37:33 +0200642 vgic_irq_clear_queued(vcpu, lr.irq);
643 }
Christoffer Dallcbd333a2013-11-15 20:51:31 -0800644
645 /* Finally update the VGIC state. */
646 vgic_update_state(vcpu->kvm);
647 }
648}
649
Andre Przywara83215812014-06-07 00:53:08 +0200650const
651struct kvm_mmio_range *vgic_find_range(const struct kvm_mmio_range *ranges,
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500652 struct kvm_exit_mmio *mmio,
Christoffer Dall1006e8c2013-09-23 14:55:56 -0700653 phys_addr_t offset)
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500654{
Andre Przywara83215812014-06-07 00:53:08 +0200655 const struct kvm_mmio_range *r = ranges;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500656
657 while (r->len) {
Christoffer Dall1006e8c2013-09-23 14:55:56 -0700658 if (offset >= r->base &&
659 (offset + mmio->len) <= (r->base + r->len))
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500660 return r;
661 r++;
662 }
663
664 return NULL;
665}
666
Marc Zyngierc3c91832014-07-08 12:09:04 +0100667static bool vgic_validate_access(const struct vgic_dist *dist,
Andre Przywara83215812014-06-07 00:53:08 +0200668 const struct kvm_mmio_range *range,
Marc Zyngierc3c91832014-07-08 12:09:04 +0100669 unsigned long offset)
670{
671 int irq;
672
673 if (!range->bits_per_irq)
674 return true; /* Not an irq-based access */
675
676 irq = offset * 8 / range->bits_per_irq;
677 if (irq >= dist->nr_irqs)
678 return false;
679
680 return true;
681}
682
Andre Przywara05bc8aa2014-06-05 16:07:50 +0200683/*
684 * Call the respective handler function for the given range.
685 * We split up any 64 bit accesses into two consecutive 32 bit
686 * handler calls and merge the result afterwards.
687 * We do this in a little endian fashion regardless of the host's
688 * or guest's endianness, because the GIC is always LE and the rest of
689 * the code (vgic_reg_access) also puts it in a LE fashion already.
690 * At this point we have already identified the handle function, so
691 * range points to that one entry and offset is relative to this.
692 */
693static bool call_range_handler(struct kvm_vcpu *vcpu,
694 struct kvm_exit_mmio *mmio,
695 unsigned long offset,
Andre Przywara83215812014-06-07 00:53:08 +0200696 const struct kvm_mmio_range *range)
Andre Przywara05bc8aa2014-06-05 16:07:50 +0200697{
698 u32 *data32 = (void *)mmio->data;
699 struct kvm_exit_mmio mmio32;
700 bool ret;
701
702 if (likely(mmio->len <= 4))
703 return range->handle_mmio(vcpu, mmio, offset);
704
705 /*
706 * Any access bigger than 4 bytes (that we currently handle in KVM)
707 * is actually 8 bytes long, caused by a 64-bit access
708 */
709
710 mmio32.len = 4;
711 mmio32.is_write = mmio->is_write;
Andre Przywara9fedf142014-11-13 16:21:35 +0000712 mmio32.private = mmio->private;
Andre Przywara05bc8aa2014-06-05 16:07:50 +0200713
714 mmio32.phys_addr = mmio->phys_addr + 4;
715 if (mmio->is_write)
716 *(u32 *)mmio32.data = data32[1];
717 ret = range->handle_mmio(vcpu, &mmio32, offset + 4);
718 if (!mmio->is_write)
719 data32[1] = *(u32 *)mmio32.data;
720
721 mmio32.phys_addr = mmio->phys_addr;
722 if (mmio->is_write)
723 *(u32 *)mmio32.data = data32[0];
724 ret |= range->handle_mmio(vcpu, &mmio32, offset);
725 if (!mmio->is_write)
726 data32[0] = *(u32 *)mmio32.data;
727
728 return ret;
729}
730
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500731/**
Andre Przywara96415252014-06-02 22:44:37 +0200732 * vgic_handle_mmio_range - handle an in-kernel MMIO access
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500733 * @vcpu: pointer to the vcpu performing the access
734 * @run: pointer to the kvm_run structure
735 * @mmio: pointer to the data describing the access
Andre Przywara96415252014-06-02 22:44:37 +0200736 * @ranges: array of MMIO ranges in a given region
737 * @mmio_base: base address of that region
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500738 *
Andre Przywara96415252014-06-02 22:44:37 +0200739 * returns true if the MMIO access could be performed
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500740 */
Andre Przywara83215812014-06-07 00:53:08 +0200741bool vgic_handle_mmio_range(struct kvm_vcpu *vcpu, struct kvm_run *run,
Andre Przywara96415252014-06-02 22:44:37 +0200742 struct kvm_exit_mmio *mmio,
Andre Przywara83215812014-06-07 00:53:08 +0200743 const struct kvm_mmio_range *ranges,
Andre Przywara96415252014-06-02 22:44:37 +0200744 unsigned long mmio_base)
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500745{
Andre Przywara83215812014-06-07 00:53:08 +0200746 const struct kvm_mmio_range *range;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500747 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500748 bool updated_state;
749 unsigned long offset;
750
Andre Przywara96415252014-06-02 22:44:37 +0200751 offset = mmio->phys_addr - mmio_base;
Andre Przywara83215812014-06-07 00:53:08 +0200752 range = vgic_find_range(ranges, mmio, offset);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500753 if (unlikely(!range || !range->handle_mmio)) {
754 pr_warn("Unhandled access %d %08llx %d\n",
755 mmio->is_write, mmio->phys_addr, mmio->len);
756 return false;
757 }
758
759 spin_lock(&vcpu->kvm->arch.vgic.lock);
Andre Przywara96415252014-06-02 22:44:37 +0200760 offset -= range->base;
Marc Zyngierc3c91832014-07-08 12:09:04 +0100761 if (vgic_validate_access(dist, range, offset)) {
Andre Przywara05bc8aa2014-06-05 16:07:50 +0200762 updated_state = call_range_handler(vcpu, mmio, offset, range);
Marc Zyngierc3c91832014-07-08 12:09:04 +0100763 } else {
Andre Przywara05bc8aa2014-06-05 16:07:50 +0200764 if (!mmio->is_write)
765 memset(mmio->data, 0, mmio->len);
Marc Zyngierc3c91832014-07-08 12:09:04 +0100766 updated_state = false;
767 }
Marc Zyngierb47ef922013-01-21 19:36:14 -0500768 spin_unlock(&vcpu->kvm->arch.vgic.lock);
769 kvm_prepare_mmio(run, mmio);
770 kvm_handle_mmio_return(vcpu, run);
771
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500772 if (updated_state)
773 vgic_kick_vcpus(vcpu->kvm);
774
Marc Zyngierb47ef922013-01-21 19:36:14 -0500775 return true;
776}
777
Andre Przywara96415252014-06-02 22:44:37 +0200778/**
779 * vgic_handle_mmio - handle an in-kernel MMIO access for the GIC emulation
780 * @vcpu: pointer to the vcpu performing the access
781 * @run: pointer to the kvm_run structure
782 * @mmio: pointer to the data describing the access
783 *
784 * returns true if the MMIO access has been performed in kernel space,
785 * and false if it needs to be emulated in user space.
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200786 * Calls the actual handling routine for the selected VGIC model.
Andre Przywara96415252014-06-02 22:44:37 +0200787 */
788bool vgic_handle_mmio(struct kvm_vcpu *vcpu, struct kvm_run *run,
789 struct kvm_exit_mmio *mmio)
790{
791 if (!irqchip_in_kernel(vcpu->kvm))
792 return false;
793
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200794 /*
795 * This will currently call either vgic_v2_handle_mmio() or
796 * vgic_v3_handle_mmio(), which in turn will call
797 * vgic_handle_mmio_range() defined above.
798 */
799 return vcpu->kvm->arch.vgic.vm_ops.handle_mmio(vcpu, run, mmio);
Andre Przywara96415252014-06-02 22:44:37 +0200800}
801
Marc Zyngierfb65ab62014-07-08 12:09:02 +0100802static int vgic_nr_shared_irqs(struct vgic_dist *dist)
803{
804 return dist->nr_irqs - VGIC_NR_PRIVATE_IRQS;
805}
806
Marc Zyngierb47ef922013-01-21 19:36:14 -0500807static int compute_pending_for_cpu(struct kvm_vcpu *vcpu)
808{
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500809 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
810 unsigned long *pending, *enabled, *pend_percpu, *pend_shared;
811 unsigned long pending_private, pending_shared;
Marc Zyngierfb65ab62014-07-08 12:09:02 +0100812 int nr_shared = vgic_nr_shared_irqs(dist);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500813 int vcpu_id;
814
815 vcpu_id = vcpu->vcpu_id;
816 pend_percpu = vcpu->arch.vgic_cpu.pending_percpu;
817 pend_shared = vcpu->arch.vgic_cpu.pending_shared;
818
Christoffer Dall227844f2014-06-09 12:27:18 +0200819 pending = vgic_bitmap_get_cpu_map(&dist->irq_pending, vcpu_id);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500820 enabled = vgic_bitmap_get_cpu_map(&dist->irq_enabled, vcpu_id);
821 bitmap_and(pend_percpu, pending, enabled, VGIC_NR_PRIVATE_IRQS);
822
Christoffer Dall227844f2014-06-09 12:27:18 +0200823 pending = vgic_bitmap_get_shared_map(&dist->irq_pending);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500824 enabled = vgic_bitmap_get_shared_map(&dist->irq_enabled);
Marc Zyngierfb65ab62014-07-08 12:09:02 +0100825 bitmap_and(pend_shared, pending, enabled, nr_shared);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500826 bitmap_and(pend_shared, pend_shared,
827 vgic_bitmap_get_shared_map(&dist->irq_spi_target[vcpu_id]),
Marc Zyngierfb65ab62014-07-08 12:09:02 +0100828 nr_shared);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500829
830 pending_private = find_first_bit(pend_percpu, VGIC_NR_PRIVATE_IRQS);
Marc Zyngierfb65ab62014-07-08 12:09:02 +0100831 pending_shared = find_first_bit(pend_shared, nr_shared);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500832 return (pending_private < VGIC_NR_PRIVATE_IRQS ||
Marc Zyngierfb65ab62014-07-08 12:09:02 +0100833 pending_shared < vgic_nr_shared_irqs(dist));
Marc Zyngierb47ef922013-01-21 19:36:14 -0500834}
835
836/*
837 * Update the interrupt state and determine which CPUs have pending
838 * interrupts. Must be called with distributor lock held.
839 */
Andre Przywara83215812014-06-07 00:53:08 +0200840void vgic_update_state(struct kvm *kvm)
Marc Zyngierb47ef922013-01-21 19:36:14 -0500841{
842 struct vgic_dist *dist = &kvm->arch.vgic;
843 struct kvm_vcpu *vcpu;
844 int c;
845
846 if (!dist->enabled) {
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100847 set_bit(0, dist->irq_pending_on_cpu);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500848 return;
849 }
850
851 kvm_for_each_vcpu(c, vcpu, kvm) {
852 if (compute_pending_for_cpu(vcpu)) {
853 pr_debug("CPU%d has pending interrupts\n", c);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100854 set_bit(c, dist->irq_pending_on_cpu);
Marc Zyngierb47ef922013-01-21 19:36:14 -0500855 }
856 }
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500857}
Christoffer Dall330690c2013-01-21 19:36:13 -0500858
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100859static struct vgic_lr vgic_get_lr(const struct kvm_vcpu *vcpu, int lr)
860{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000861 return vgic_ops->get_lr(vcpu, lr);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100862}
863
864static void vgic_set_lr(struct kvm_vcpu *vcpu, int lr,
865 struct vgic_lr vlr)
866{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000867 vgic_ops->set_lr(vcpu, lr, vlr);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100868}
869
Marc Zyngier69bb2c92013-06-04 10:29:39 +0100870static void vgic_sync_lr_elrsr(struct kvm_vcpu *vcpu, int lr,
871 struct vgic_lr vlr)
872{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000873 vgic_ops->sync_lr_elrsr(vcpu, lr, vlr);
Marc Zyngier69bb2c92013-06-04 10:29:39 +0100874}
875
876static inline u64 vgic_get_elrsr(struct kvm_vcpu *vcpu)
877{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000878 return vgic_ops->get_elrsr(vcpu);
Marc Zyngier69bb2c92013-06-04 10:29:39 +0100879}
880
Marc Zyngier8d6a0312013-06-04 10:33:43 +0100881static inline u64 vgic_get_eisr(struct kvm_vcpu *vcpu)
882{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000883 return vgic_ops->get_eisr(vcpu);
Marc Zyngier8d6a0312013-06-04 10:33:43 +0100884}
885
Christoffer Dallae705932015-03-13 17:02:56 +0000886static inline void vgic_clear_eisr(struct kvm_vcpu *vcpu)
887{
888 vgic_ops->clear_eisr(vcpu);
889}
890
Marc Zyngier495dd852013-06-04 11:02:10 +0100891static inline u32 vgic_get_interrupt_status(struct kvm_vcpu *vcpu)
892{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000893 return vgic_ops->get_interrupt_status(vcpu);
Marc Zyngier495dd852013-06-04 11:02:10 +0100894}
895
Marc Zyngier909d9b52013-06-04 11:24:17 +0100896static inline void vgic_enable_underflow(struct kvm_vcpu *vcpu)
897{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000898 vgic_ops->enable_underflow(vcpu);
Marc Zyngier909d9b52013-06-04 11:24:17 +0100899}
900
901static inline void vgic_disable_underflow(struct kvm_vcpu *vcpu)
902{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000903 vgic_ops->disable_underflow(vcpu);
Marc Zyngier909d9b52013-06-04 11:24:17 +0100904}
905
Andre Przywara83215812014-06-07 00:53:08 +0200906void vgic_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr)
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000907{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000908 vgic_ops->get_vmcr(vcpu, vmcr);
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000909}
910
Andre Przywara83215812014-06-07 00:53:08 +0200911void vgic_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr)
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000912{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000913 vgic_ops->set_vmcr(vcpu, vmcr);
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000914}
915
Marc Zyngierda8dafd12013-06-04 11:36:38 +0100916static inline void vgic_enable(struct kvm_vcpu *vcpu)
917{
Marc Zyngier8f186d52014-02-04 18:13:03 +0000918 vgic_ops->enable(vcpu);
Marc Zyngierda8dafd12013-06-04 11:36:38 +0100919}
920
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100921static void vgic_retire_lr(int lr_nr, int irq, struct kvm_vcpu *vcpu)
922{
923 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
924 struct vgic_lr vlr = vgic_get_lr(vcpu, lr_nr);
925
926 vlr.state = 0;
927 vgic_set_lr(vcpu, lr_nr, vlr);
928 clear_bit(lr_nr, vgic_cpu->lr_used);
929 vgic_cpu->vgic_irq_lr_map[irq] = LR_EMPTY;
Christoffer Dallae705932015-03-13 17:02:56 +0000930 vgic_sync_lr_elrsr(vcpu, lr_nr, vlr);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100931}
Marc Zyngiera1fcb442013-01-21 19:36:15 -0500932
933/*
934 * An interrupt may have been disabled after being made pending on the
935 * CPU interface (the classic case is a timer running while we're
936 * rebooting the guest - the interrupt would kick as soon as the CPU
937 * interface gets enabled, with deadly consequences).
938 *
939 * The solution is to examine already active LRs, and check the
940 * interrupt is still enabled. If not, just retire it.
941 */
942static void vgic_retire_disabled_irqs(struct kvm_vcpu *vcpu)
943{
944 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
945 int lr;
946
Marc Zyngier8f186d52014-02-04 18:13:03 +0000947 for_each_set_bit(lr, vgic_cpu->lr_used, vgic->nr_lr) {
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100948 struct vgic_lr vlr = vgic_get_lr(vcpu, lr);
Marc Zyngiera1fcb442013-01-21 19:36:15 -0500949
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100950 if (!vgic_irq_is_enabled(vcpu, vlr.irq)) {
951 vgic_retire_lr(lr, vlr.irq, vcpu);
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200952 if (vgic_irq_is_queued(vcpu, vlr.irq))
953 vgic_irq_clear_queued(vcpu, vlr.irq);
Marc Zyngiera1fcb442013-01-21 19:36:15 -0500954 }
955 }
956}
957
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500958/*
959 * Queue an interrupt to a CPU virtual interface. Return true on success,
960 * or false if it wasn't possible to queue it.
Andre Przywara1d916222014-06-07 00:53:08 +0200961 * sgi_source must be zero for any non-SGI interrupts.
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500962 */
Andre Przywara83215812014-06-07 00:53:08 +0200963bool vgic_queue_irq(struct kvm_vcpu *vcpu, u8 sgi_source_id, int irq)
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500964{
965 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
Marc Zyngier5fb66da2014-07-08 12:09:05 +0100966 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100967 struct vgic_lr vlr;
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500968 int lr;
969
970 /* Sanitize the input... */
971 BUG_ON(sgi_source_id & ~7);
972 BUG_ON(sgi_source_id && irq >= VGIC_NR_SGIS);
Marc Zyngier5fb66da2014-07-08 12:09:05 +0100973 BUG_ON(irq >= dist->nr_irqs);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500974
975 kvm_debug("Queue IRQ%d\n", irq);
976
977 lr = vgic_cpu->vgic_irq_lr_map[irq];
978
979 /* Do we have an active interrupt for the same CPUID? */
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100980 if (lr != LR_EMPTY) {
981 vlr = vgic_get_lr(vcpu, lr);
982 if (vlr.source == sgi_source_id) {
983 kvm_debug("LR%d piggyback for IRQ%d\n", lr, vlr.irq);
984 BUG_ON(!test_bit(lr, vgic_cpu->lr_used));
985 vlr.state |= LR_STATE_PENDING;
986 vgic_set_lr(vcpu, lr, vlr);
Christoffer Dallae705932015-03-13 17:02:56 +0000987 vgic_sync_lr_elrsr(vcpu, lr, vlr);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100988 return true;
989 }
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500990 }
991
992 /* Try to use another LR for this interrupt */
993 lr = find_first_zero_bit((unsigned long *)vgic_cpu->lr_used,
Marc Zyngier8f186d52014-02-04 18:13:03 +0000994 vgic->nr_lr);
995 if (lr >= vgic->nr_lr)
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500996 return false;
997
998 kvm_debug("LR%d allocated for IRQ%d %x\n", lr, irq, sgi_source_id);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500999 vgic_cpu->vgic_irq_lr_map[irq] = lr;
1000 set_bit(lr, vgic_cpu->lr_used);
1001
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001002 vlr.irq = irq;
1003 vlr.source = sgi_source_id;
1004 vlr.state = LR_STATE_PENDING;
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001005 if (!vgic_irq_is_edge(vcpu, irq))
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001006 vlr.state |= LR_EOI_INT;
1007
1008 vgic_set_lr(vcpu, lr, vlr);
Christoffer Dallae705932015-03-13 17:02:56 +00001009 vgic_sync_lr_elrsr(vcpu, lr, vlr);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001010
1011 return true;
1012}
1013
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001014static bool vgic_queue_hwirq(struct kvm_vcpu *vcpu, int irq)
1015{
Christoffer Dalldbf20f92014-06-09 12:55:13 +02001016 if (!vgic_can_sample_irq(vcpu, irq))
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001017 return true; /* level interrupt, already queued */
1018
1019 if (vgic_queue_irq(vcpu, 0, irq)) {
1020 if (vgic_irq_is_edge(vcpu, irq)) {
Christoffer Dall227844f2014-06-09 12:27:18 +02001021 vgic_dist_irq_clear_pending(vcpu, irq);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001022 vgic_cpu_irq_clear(vcpu, irq);
1023 } else {
Christoffer Dalldbf20f92014-06-09 12:55:13 +02001024 vgic_irq_set_queued(vcpu, irq);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001025 }
1026
1027 return true;
1028 }
1029
1030 return false;
1031}
1032
1033/*
1034 * Fill the list registers with pending interrupts before running the
1035 * guest.
1036 */
1037static void __kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu)
1038{
1039 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
1040 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
1041 int i, vcpu_id;
1042 int overflow = 0;
1043
1044 vcpu_id = vcpu->vcpu_id;
1045
1046 /*
1047 * We may not have any pending interrupt, or the interrupts
1048 * may have been serviced from another vcpu. In all cases,
1049 * move along.
1050 */
1051 if (!kvm_vgic_vcpu_pending_irq(vcpu)) {
1052 pr_debug("CPU%d has no pending interrupt\n", vcpu_id);
1053 goto epilog;
1054 }
1055
1056 /* SGIs */
1057 for_each_set_bit(i, vgic_cpu->pending_percpu, VGIC_NR_SGIS) {
Andre Przywarab26e5fd2014-06-02 16:19:12 +02001058 if (!queue_sgi(vcpu, i))
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001059 overflow = 1;
1060 }
1061
1062 /* PPIs */
1063 for_each_set_bit_from(i, vgic_cpu->pending_percpu, VGIC_NR_PRIVATE_IRQS) {
1064 if (!vgic_queue_hwirq(vcpu, i))
1065 overflow = 1;
1066 }
1067
1068 /* SPIs */
Marc Zyngierfb65ab62014-07-08 12:09:02 +01001069 for_each_set_bit(i, vgic_cpu->pending_shared, vgic_nr_shared_irqs(dist)) {
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001070 if (!vgic_queue_hwirq(vcpu, i + VGIC_NR_PRIVATE_IRQS))
1071 overflow = 1;
1072 }
1073
1074epilog:
1075 if (overflow) {
Marc Zyngier909d9b52013-06-04 11:24:17 +01001076 vgic_enable_underflow(vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001077 } else {
Marc Zyngier909d9b52013-06-04 11:24:17 +01001078 vgic_disable_underflow(vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001079 /*
1080 * We're about to run this VCPU, and we've consumed
1081 * everything the distributor had in store for
1082 * us. Claim we don't have anything pending. We'll
1083 * adjust that if needed while exiting.
1084 */
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001085 clear_bit(vcpu_id, dist->irq_pending_on_cpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001086 }
1087}
1088
1089static bool vgic_process_maintenance(struct kvm_vcpu *vcpu)
1090{
Marc Zyngier495dd852013-06-04 11:02:10 +01001091 u32 status = vgic_get_interrupt_status(vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001092 bool level_pending = false;
1093
Marc Zyngier495dd852013-06-04 11:02:10 +01001094 kvm_debug("STATUS = %08x\n", status);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001095
Marc Zyngier495dd852013-06-04 11:02:10 +01001096 if (status & INT_STATUS_EOI) {
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001097 /*
1098 * Some level interrupts have been EOIed. Clear their
1099 * active bit.
1100 */
Marc Zyngier8d6a0312013-06-04 10:33:43 +01001101 u64 eisr = vgic_get_eisr(vcpu);
Christoffer Dall2df36a52014-09-28 16:04:26 +02001102 unsigned long *eisr_ptr = u64_to_bitmask(&eisr);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001103 int lr;
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001104
Marc Zyngier8f186d52014-02-04 18:13:03 +00001105 for_each_set_bit(lr, eisr_ptr, vgic->nr_lr) {
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001106 struct vgic_lr vlr = vgic_get_lr(vcpu, lr);
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001107 WARN_ON(vgic_irq_is_edge(vcpu, vlr.irq));
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001108
Christoffer Dalldbf20f92014-06-09 12:55:13 +02001109 vgic_irq_clear_queued(vcpu, vlr.irq);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001110 WARN_ON(vlr.state & LR_STATE_MASK);
1111 vlr.state = 0;
1112 vgic_set_lr(vcpu, lr, vlr);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001113
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001114 /*
1115 * If the IRQ was EOIed it was also ACKed and we we
1116 * therefore assume we can clear the soft pending
1117 * state (should it had been set) for this interrupt.
1118 *
1119 * Note: if the IRQ soft pending state was set after
1120 * the IRQ was acked, it actually shouldn't be
1121 * cleared, but we have no way of knowing that unless
1122 * we start trapping ACKs when the soft-pending state
1123 * is set.
1124 */
1125 vgic_dist_irq_clear_soft_pend(vcpu, vlr.irq);
1126
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001127 /* Any additional pending interrupt? */
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001128 if (vgic_dist_irq_get_level(vcpu, vlr.irq)) {
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001129 vgic_cpu_irq_set(vcpu, vlr.irq);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001130 level_pending = true;
1131 } else {
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001132 vgic_dist_irq_clear_pending(vcpu, vlr.irq);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001133 vgic_cpu_irq_clear(vcpu, vlr.irq);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001134 }
Marc Zyngier75da01e2013-01-31 11:25:52 +00001135
1136 /*
1137 * Despite being EOIed, the LR may not have
1138 * been marked as empty.
1139 */
Marc Zyngier69bb2c92013-06-04 10:29:39 +01001140 vgic_sync_lr_elrsr(vcpu, lr, vlr);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001141 }
1142 }
1143
Marc Zyngier495dd852013-06-04 11:02:10 +01001144 if (status & INT_STATUS_UNDERFLOW)
Marc Zyngier909d9b52013-06-04 11:24:17 +01001145 vgic_disable_underflow(vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001146
Christoffer Dallae705932015-03-13 17:02:56 +00001147 /*
1148 * In the next iterations of the vcpu loop, if we sync the vgic state
1149 * after flushing it, but before entering the guest (this happens for
1150 * pending signals and vmid rollovers), then make sure we don't pick
1151 * up any old maintenance interrupts here.
1152 */
1153 vgic_clear_eisr(vcpu);
1154
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001155 return level_pending;
1156}
1157
1158/*
Marc Zyngier33c83cb2013-02-01 18:28:30 +00001159 * Sync back the VGIC state after a guest run. The distributor lock is
1160 * needed so we don't get preempted in the middle of the state processing.
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001161 */
1162static void __kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu)
1163{
1164 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
1165 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
Marc Zyngier69bb2c92013-06-04 10:29:39 +01001166 u64 elrsr;
1167 unsigned long *elrsr_ptr;
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001168 int lr, pending;
1169 bool level_pending;
1170
1171 level_pending = vgic_process_maintenance(vcpu);
Marc Zyngier69bb2c92013-06-04 10:29:39 +01001172 elrsr = vgic_get_elrsr(vcpu);
Christoffer Dall2df36a52014-09-28 16:04:26 +02001173 elrsr_ptr = u64_to_bitmask(&elrsr);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001174
1175 /* Clear mappings for empty LRs */
Marc Zyngier8f186d52014-02-04 18:13:03 +00001176 for_each_set_bit(lr, elrsr_ptr, vgic->nr_lr) {
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001177 struct vgic_lr vlr;
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001178
1179 if (!test_and_clear_bit(lr, vgic_cpu->lr_used))
1180 continue;
1181
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001182 vlr = vgic_get_lr(vcpu, lr);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001183
Marc Zyngier5fb66da2014-07-08 12:09:05 +01001184 BUG_ON(vlr.irq >= dist->nr_irqs);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +01001185 vgic_cpu->vgic_irq_lr_map[vlr.irq] = LR_EMPTY;
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001186 }
1187
1188 /* Check if we still have something up our sleeve... */
Marc Zyngier8f186d52014-02-04 18:13:03 +00001189 pending = find_first_zero_bit(elrsr_ptr, vgic->nr_lr);
1190 if (level_pending || pending < vgic->nr_lr)
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001191 set_bit(vcpu->vcpu_id, dist->irq_pending_on_cpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001192}
1193
1194void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu)
1195{
1196 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
1197
1198 if (!irqchip_in_kernel(vcpu->kvm))
1199 return;
1200
1201 spin_lock(&dist->lock);
1202 __kvm_vgic_flush_hwstate(vcpu);
1203 spin_unlock(&dist->lock);
1204}
1205
1206void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu)
1207{
Marc Zyngier33c83cb2013-02-01 18:28:30 +00001208 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
1209
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001210 if (!irqchip_in_kernel(vcpu->kvm))
1211 return;
1212
Marc Zyngier33c83cb2013-02-01 18:28:30 +00001213 spin_lock(&dist->lock);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001214 __kvm_vgic_sync_hwstate(vcpu);
Marc Zyngier33c83cb2013-02-01 18:28:30 +00001215 spin_unlock(&dist->lock);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001216}
1217
1218int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu)
1219{
1220 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
1221
1222 if (!irqchip_in_kernel(vcpu->kvm))
1223 return 0;
1224
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001225 return test_bit(vcpu->vcpu_id, dist->irq_pending_on_cpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -05001226}
1227
Andre Przywara83215812014-06-07 00:53:08 +02001228void vgic_kick_vcpus(struct kvm *kvm)
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001229{
1230 struct kvm_vcpu *vcpu;
1231 int c;
1232
1233 /*
1234 * We've injected an interrupt, time to find out who deserves
1235 * a good kick...
1236 */
1237 kvm_for_each_vcpu(c, vcpu, kvm) {
1238 if (kvm_vgic_vcpu_pending_irq(vcpu))
1239 kvm_vcpu_kick(vcpu);
1240 }
1241}
1242
1243static int vgic_validate_injection(struct kvm_vcpu *vcpu, int irq, int level)
1244{
Christoffer Dall227844f2014-06-09 12:27:18 +02001245 int edge_triggered = vgic_irq_is_edge(vcpu, irq);
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001246
1247 /*
1248 * Only inject an interrupt if:
1249 * - edge triggered and we have a rising edge
1250 * - level triggered and we change level
1251 */
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001252 if (edge_triggered) {
1253 int state = vgic_dist_irq_is_pending(vcpu, irq);
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001254 return level > state;
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001255 } else {
1256 int state = vgic_dist_irq_get_level(vcpu, irq);
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001257 return level != state;
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001258 }
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001259}
1260
Shannon Zhao016ed392014-11-19 10:11:25 +00001261static int vgic_update_irq_pending(struct kvm *kvm, int cpuid,
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001262 unsigned int irq_num, bool level)
1263{
1264 struct vgic_dist *dist = &kvm->arch.vgic;
1265 struct kvm_vcpu *vcpu;
Christoffer Dall227844f2014-06-09 12:27:18 +02001266 int edge_triggered, level_triggered;
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001267 int enabled;
Andre Przywaraa0675c22014-06-07 00:54:51 +02001268 bool ret = true, can_inject = true;
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001269
1270 spin_lock(&dist->lock);
1271
1272 vcpu = kvm_get_vcpu(kvm, cpuid);
Christoffer Dall227844f2014-06-09 12:27:18 +02001273 edge_triggered = vgic_irq_is_edge(vcpu, irq_num);
1274 level_triggered = !edge_triggered;
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001275
1276 if (!vgic_validate_injection(vcpu, irq_num, level)) {
1277 ret = false;
1278 goto out;
1279 }
1280
1281 if (irq_num >= VGIC_NR_PRIVATE_IRQS) {
1282 cpuid = dist->irq_spi_cpu[irq_num - VGIC_NR_PRIVATE_IRQS];
Andre Przywaraa0675c22014-06-07 00:54:51 +02001283 if (cpuid == VCPU_NOT_ALLOCATED) {
1284 /* Pretend we use CPU0, and prevent injection */
1285 cpuid = 0;
1286 can_inject = false;
1287 }
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001288 vcpu = kvm_get_vcpu(kvm, cpuid);
1289 }
1290
1291 kvm_debug("Inject IRQ%d level %d CPU%d\n", irq_num, level, cpuid);
1292
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001293 if (level) {
1294 if (level_triggered)
1295 vgic_dist_irq_set_level(vcpu, irq_num);
Christoffer Dall227844f2014-06-09 12:27:18 +02001296 vgic_dist_irq_set_pending(vcpu, irq_num);
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001297 } else {
1298 if (level_triggered) {
1299 vgic_dist_irq_clear_level(vcpu, irq_num);
1300 if (!vgic_dist_irq_soft_pend(vcpu, irq_num))
1301 vgic_dist_irq_clear_pending(vcpu, irq_num);
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001302 }
wanghaibin7d39f9e32014-11-17 09:27:37 +00001303
1304 ret = false;
1305 goto out;
Christoffer Dallfaa1b462014-06-14 21:54:51 +02001306 }
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001307
1308 enabled = vgic_irq_is_enabled(vcpu, irq_num);
1309
Andre Przywaraa0675c22014-06-07 00:54:51 +02001310 if (!enabled || !can_inject) {
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001311 ret = false;
1312 goto out;
1313 }
1314
Christoffer Dalldbf20f92014-06-09 12:55:13 +02001315 if (!vgic_can_sample_irq(vcpu, irq_num)) {
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001316 /*
1317 * Level interrupt in progress, will be picked up
1318 * when EOId.
1319 */
1320 ret = false;
1321 goto out;
1322 }
1323
1324 if (level) {
1325 vgic_cpu_irq_set(vcpu, irq_num);
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001326 set_bit(cpuid, dist->irq_pending_on_cpu);
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001327 }
1328
1329out:
1330 spin_unlock(&dist->lock);
1331
Shannon Zhao016ed392014-11-19 10:11:25 +00001332 return ret ? cpuid : -EINVAL;
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001333}
1334
1335/**
1336 * kvm_vgic_inject_irq - Inject an IRQ from a device to the vgic
1337 * @kvm: The VM structure pointer
1338 * @cpuid: The CPU for PPIs
1339 * @irq_num: The IRQ number that is assigned to the device
1340 * @level: Edge-triggered: true: to trigger the interrupt
1341 * false: to ignore the call
1342 * Level-sensitive true: activates an interrupt
1343 * false: deactivates an interrupt
1344 *
1345 * The GIC is not concerned with devices being active-LOW or active-HIGH for
1346 * level-sensitive interrupts. You can think of the level parameter as 1
1347 * being HIGH and 0 being LOW and all devices being active-HIGH.
1348 */
1349int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
1350 bool level)
1351{
Christoffer Dallca7d9c82014-12-09 14:35:33 +01001352 int ret = 0;
Shannon Zhao016ed392014-11-19 10:11:25 +00001353 int vcpu_id;
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001354
Christoffer Dallca7d9c82014-12-09 14:35:33 +01001355 if (unlikely(!vgic_initialized(kvm))) {
Andre Przywara598921362014-06-03 09:33:10 +02001356 /*
1357 * We only provide the automatic initialization of the VGIC
1358 * for the legacy case of a GICv2. Any other type must
1359 * be explicitly initialized once setup with the respective
1360 * KVM device call.
1361 */
1362 if (kvm->arch.vgic.vgic_model != KVM_DEV_TYPE_ARM_VGIC_V2) {
1363 ret = -EBUSY;
1364 goto out;
1365 }
Christoffer Dallca7d9c82014-12-09 14:35:33 +01001366 mutex_lock(&kvm->lock);
1367 ret = vgic_init(kvm);
1368 mutex_unlock(&kvm->lock);
1369
1370 if (ret)
1371 goto out;
Shannon Zhao016ed392014-11-19 10:11:25 +00001372 }
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001373
Christoffer Dallca7d9c82014-12-09 14:35:33 +01001374 vcpu_id = vgic_update_irq_pending(kvm, cpuid, irq_num, level);
1375 if (vcpu_id >= 0) {
1376 /* kick the specified vcpu */
1377 kvm_vcpu_kick(kvm_get_vcpu(kvm, vcpu_id));
1378 }
1379
1380out:
1381 return ret;
Marc Zyngier5863c2c2013-01-21 19:36:15 -05001382}
1383
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001384static irqreturn_t vgic_maintenance_handler(int irq, void *data)
1385{
1386 /*
1387 * We cannot rely on the vgic maintenance interrupt to be
1388 * delivered synchronously. This means we can only use it to
1389 * exit the VM, and we perform the handling of EOIed
1390 * interrupts on the exit path (see vgic_process_maintenance).
1391 */
1392 return IRQ_HANDLED;
1393}
1394
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001395void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu)
1396{
1397 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
1398
1399 kfree(vgic_cpu->pending_shared);
1400 kfree(vgic_cpu->vgic_irq_lr_map);
1401 vgic_cpu->pending_shared = NULL;
1402 vgic_cpu->vgic_irq_lr_map = NULL;
1403}
1404
1405static int vgic_vcpu_init_maps(struct kvm_vcpu *vcpu, int nr_irqs)
1406{
1407 struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
1408
1409 int sz = (nr_irqs - VGIC_NR_PRIVATE_IRQS) / 8;
1410 vgic_cpu->pending_shared = kzalloc(sz, GFP_KERNEL);
Peter Maydell6d3cfbe2014-12-04 15:02:24 +00001411 vgic_cpu->vgic_irq_lr_map = kmalloc(nr_irqs, GFP_KERNEL);
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001412
1413 if (!vgic_cpu->pending_shared || !vgic_cpu->vgic_irq_lr_map) {
1414 kvm_vgic_vcpu_destroy(vcpu);
1415 return -ENOMEM;
1416 }
1417
Peter Maydell6d3cfbe2014-12-04 15:02:24 +00001418 memset(vgic_cpu->vgic_irq_lr_map, LR_EMPTY, nr_irqs);
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001419
1420 /*
Marc Zyngierca85f622013-06-18 19:17:28 +01001421 * Store the number of LRs per vcpu, so we don't have to go
1422 * all the way to the distributor structure to find out. Only
1423 * assembly code should use this one.
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001424 */
Marc Zyngier8f186d52014-02-04 18:13:03 +00001425 vgic_cpu->nr_lr = vgic->nr_lr;
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001426
Peter Maydell6d3cfbe2014-12-04 15:02:24 +00001427 return 0;
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001428}
1429
Andre Przywara3caa2d82014-06-02 16:26:01 +02001430/**
1431 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
1432 *
1433 * The host's GIC naturally limits the maximum amount of VCPUs a guest
1434 * can use.
1435 */
1436int kvm_vgic_get_max_vcpus(void)
1437{
1438 return vgic->max_gic_vcpus;
1439}
1440
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001441void kvm_vgic_destroy(struct kvm *kvm)
1442{
1443 struct vgic_dist *dist = &kvm->arch.vgic;
1444 struct kvm_vcpu *vcpu;
1445 int i;
1446
1447 kvm_for_each_vcpu(i, vcpu, kvm)
1448 kvm_vgic_vcpu_destroy(vcpu);
1449
1450 vgic_free_bitmap(&dist->irq_enabled);
1451 vgic_free_bitmap(&dist->irq_level);
1452 vgic_free_bitmap(&dist->irq_pending);
1453 vgic_free_bitmap(&dist->irq_soft_pend);
1454 vgic_free_bitmap(&dist->irq_queued);
1455 vgic_free_bitmap(&dist->irq_cfg);
1456 vgic_free_bytemap(&dist->irq_priority);
1457 if (dist->irq_spi_target) {
1458 for (i = 0; i < dist->nr_cpus; i++)
1459 vgic_free_bitmap(&dist->irq_spi_target[i]);
1460 }
1461 kfree(dist->irq_sgi_sources);
1462 kfree(dist->irq_spi_cpu);
Andre Przywaraa0675c22014-06-07 00:54:51 +02001463 kfree(dist->irq_spi_mpidr);
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001464 kfree(dist->irq_spi_target);
1465 kfree(dist->irq_pending_on_cpu);
1466 dist->irq_sgi_sources = NULL;
1467 dist->irq_spi_cpu = NULL;
1468 dist->irq_spi_target = NULL;
1469 dist->irq_pending_on_cpu = NULL;
Christoffer Dall1f57be22014-12-09 14:30:36 +01001470 dist->nr_cpus = 0;
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001471}
1472
1473/*
1474 * Allocate and initialize the various data structures. Must be called
1475 * with kvm->lock held!
1476 */
Andre Przywara83215812014-06-07 00:53:08 +02001477int vgic_init(struct kvm *kvm)
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001478{
1479 struct vgic_dist *dist = &kvm->arch.vgic;
1480 struct kvm_vcpu *vcpu;
1481 int nr_cpus, nr_irqs;
Peter Maydell6d3cfbe2014-12-04 15:02:24 +00001482 int ret, i, vcpu_id;
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001483
Christoffer Dall1f57be22014-12-09 14:30:36 +01001484 if (vgic_initialized(kvm))
Marc Zyngier4956f2b2014-07-08 12:09:06 +01001485 return 0;
Marc Zyngier5fb66da2014-07-08 12:09:05 +01001486
Marc Zyngier4956f2b2014-07-08 12:09:06 +01001487 nr_cpus = dist->nr_cpus = atomic_read(&kvm->online_vcpus);
1488 if (!nr_cpus) /* No vcpus? Can't be good... */
Eric Auger66b030e2014-12-15 18:43:32 +01001489 return -ENODEV;
Marc Zyngier4956f2b2014-07-08 12:09:06 +01001490
1491 /*
1492 * If nobody configured the number of interrupts, use the
1493 * legacy one.
1494 */
Marc Zyngier5fb66da2014-07-08 12:09:05 +01001495 if (!dist->nr_irqs)
1496 dist->nr_irqs = VGIC_NR_IRQS_LEGACY;
1497
1498 nr_irqs = dist->nr_irqs;
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001499
1500 ret = vgic_init_bitmap(&dist->irq_enabled, nr_cpus, nr_irqs);
1501 ret |= vgic_init_bitmap(&dist->irq_level, nr_cpus, nr_irqs);
1502 ret |= vgic_init_bitmap(&dist->irq_pending, nr_cpus, nr_irqs);
1503 ret |= vgic_init_bitmap(&dist->irq_soft_pend, nr_cpus, nr_irqs);
1504 ret |= vgic_init_bitmap(&dist->irq_queued, nr_cpus, nr_irqs);
1505 ret |= vgic_init_bitmap(&dist->irq_cfg, nr_cpus, nr_irqs);
1506 ret |= vgic_init_bytemap(&dist->irq_priority, nr_cpus, nr_irqs);
1507
1508 if (ret)
1509 goto out;
1510
1511 dist->irq_sgi_sources = kzalloc(nr_cpus * VGIC_NR_SGIS, GFP_KERNEL);
1512 dist->irq_spi_cpu = kzalloc(nr_irqs - VGIC_NR_PRIVATE_IRQS, GFP_KERNEL);
1513 dist->irq_spi_target = kzalloc(sizeof(*dist->irq_spi_target) * nr_cpus,
1514 GFP_KERNEL);
1515 dist->irq_pending_on_cpu = kzalloc(BITS_TO_LONGS(nr_cpus) * sizeof(long),
1516 GFP_KERNEL);
1517 if (!dist->irq_sgi_sources ||
1518 !dist->irq_spi_cpu ||
1519 !dist->irq_spi_target ||
1520 !dist->irq_pending_on_cpu) {
1521 ret = -ENOMEM;
1522 goto out;
1523 }
1524
1525 for (i = 0; i < nr_cpus; i++)
1526 ret |= vgic_init_bitmap(&dist->irq_spi_target[i],
1527 nr_cpus, nr_irqs);
1528
1529 if (ret)
1530 goto out;
1531
Andre Przywarab26e5fd2014-06-02 16:19:12 +02001532 ret = kvm->arch.vgic.vm_ops.init_model(kvm);
1533 if (ret)
1534 goto out;
Peter Maydell6d3cfbe2014-12-04 15:02:24 +00001535
1536 kvm_for_each_vcpu(vcpu_id, vcpu, kvm) {
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001537 ret = vgic_vcpu_init_maps(vcpu, nr_irqs);
1538 if (ret) {
1539 kvm_err("VGIC: Failed to allocate vcpu memory\n");
1540 break;
1541 }
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001542
Peter Maydell6d3cfbe2014-12-04 15:02:24 +00001543 for (i = 0; i < dist->nr_irqs; i++) {
1544 if (i < VGIC_NR_PPIS)
1545 vgic_bitmap_set_irq_val(&dist->irq_enabled,
1546 vcpu->vcpu_id, i, 1);
1547 if (i < VGIC_NR_PRIVATE_IRQS)
1548 vgic_bitmap_set_irq_val(&dist->irq_cfg,
1549 vcpu->vcpu_id, i,
1550 VGIC_CFG_EDGE);
1551 }
1552
1553 vgic_enable(vcpu);
1554 }
Marc Zyngier4956f2b2014-07-08 12:09:06 +01001555
Marc Zyngierc1bfb572014-07-08 12:09:01 +01001556out:
1557 if (ret)
1558 kvm_vgic_destroy(kvm);
1559
1560 return ret;
1561}
1562
Andre Przywarab26e5fd2014-06-02 16:19:12 +02001563static int init_vgic_model(struct kvm *kvm, int type)
1564{
1565 switch (type) {
1566 case KVM_DEV_TYPE_ARM_VGIC_V2:
1567 vgic_v2_init_emulation(kvm);
1568 break;
Andre Przywarab5d84ff2014-06-03 10:26:03 +02001569#ifdef CONFIG_ARM_GIC_V3
1570 case KVM_DEV_TYPE_ARM_VGIC_V3:
1571 vgic_v3_init_emulation(kvm);
1572 break;
1573#endif
Andre Przywarab26e5fd2014-06-02 16:19:12 +02001574 default:
1575 return -ENODEV;
1576 }
1577
Andre Przywara3caa2d82014-06-02 16:26:01 +02001578 if (atomic_read(&kvm->online_vcpus) > kvm->arch.max_vcpus)
1579 return -E2BIG;
1580
Andre Przywarab26e5fd2014-06-02 16:19:12 +02001581 return 0;
1582}
1583
Andre Przywara598921362014-06-03 09:33:10 +02001584int kvm_vgic_create(struct kvm *kvm, u32 type)
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001585{
Christoffer Dall6b50f542014-11-06 11:47:39 +00001586 int i, vcpu_lock_idx = -1, ret;
Christoffer Dall73306722013-10-25 17:29:18 +01001587 struct kvm_vcpu *vcpu;
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001588
1589 mutex_lock(&kvm->lock);
1590
Andre Przywara4ce7ebd2014-10-26 23:18:14 +00001591 if (irqchip_in_kernel(kvm)) {
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001592 ret = -EEXIST;
1593 goto out;
1594 }
1595
Christoffer Dall73306722013-10-25 17:29:18 +01001596 /*
Andre Przywarab5d84ff2014-06-03 10:26:03 +02001597 * This function is also called by the KVM_CREATE_IRQCHIP handler,
1598 * which had no chance yet to check the availability of the GICv2
1599 * emulation. So check this here again. KVM_CREATE_DEVICE does
1600 * the proper checks already.
1601 */
Wei Yongjunb52104e2015-02-27 19:41:45 +08001602 if (type == KVM_DEV_TYPE_ARM_VGIC_V2 && !vgic->can_emulate_gicv2) {
1603 ret = -ENODEV;
1604 goto out;
1605 }
Andre Przywarab5d84ff2014-06-03 10:26:03 +02001606
1607 /*
Christoffer Dall73306722013-10-25 17:29:18 +01001608 * Any time a vcpu is run, vcpu_load is called which tries to grab the
1609 * vcpu->mutex. By grabbing the vcpu->mutex of all VCPUs we ensure
1610 * that no other VCPUs are run while we create the vgic.
1611 */
Christoffer Dall6b50f542014-11-06 11:47:39 +00001612 ret = -EBUSY;
Christoffer Dall73306722013-10-25 17:29:18 +01001613 kvm_for_each_vcpu(i, vcpu, kvm) {
1614 if (!mutex_trylock(&vcpu->mutex))
1615 goto out_unlock;
1616 vcpu_lock_idx = i;
1617 }
1618
1619 kvm_for_each_vcpu(i, vcpu, kvm) {
Christoffer Dall6b50f542014-11-06 11:47:39 +00001620 if (vcpu->arch.has_run_once)
Christoffer Dall73306722013-10-25 17:29:18 +01001621 goto out_unlock;
Christoffer Dall73306722013-10-25 17:29:18 +01001622 }
Christoffer Dall6b50f542014-11-06 11:47:39 +00001623 ret = 0;
Christoffer Dall73306722013-10-25 17:29:18 +01001624
Andre Przywarab26e5fd2014-06-02 16:19:12 +02001625 ret = init_vgic_model(kvm, type);
1626 if (ret)
1627 goto out_unlock;
1628
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001629 spin_lock_init(&kvm->arch.vgic.lock);
Marc Zyngierf982cf42014-05-15 10:03:25 +01001630 kvm->arch.vgic.in_kernel = true;
Andre Przywara598921362014-06-03 09:33:10 +02001631 kvm->arch.vgic.vgic_model = type;
Marc Zyngier8f186d52014-02-04 18:13:03 +00001632 kvm->arch.vgic.vctrl_base = vgic->vctrl_base;
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001633 kvm->arch.vgic.vgic_dist_base = VGIC_ADDR_UNDEF;
1634 kvm->arch.vgic.vgic_cpu_base = VGIC_ADDR_UNDEF;
Andre Przywaraa0675c22014-06-07 00:54:51 +02001635 kvm->arch.vgic.vgic_redist_base = VGIC_ADDR_UNDEF;
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001636
Christoffer Dall73306722013-10-25 17:29:18 +01001637out_unlock:
1638 for (; vcpu_lock_idx >= 0; vcpu_lock_idx--) {
1639 vcpu = kvm_get_vcpu(kvm, vcpu_lock_idx);
1640 mutex_unlock(&vcpu->mutex);
1641 }
1642
Marc Zyngier01ac5e32013-01-21 19:36:16 -05001643out:
1644 mutex_unlock(&kvm->lock);
1645 return ret;
1646}
1647
Will Deacon1fa451b2014-08-26 15:13:24 +01001648static int vgic_ioaddr_overlap(struct kvm *kvm)
Christoffer Dall330690c2013-01-21 19:36:13 -05001649{
1650 phys_addr_t dist = kvm->arch.vgic.vgic_dist_base;
1651 phys_addr_t cpu = kvm->arch.vgic.vgic_cpu_base;
1652
1653 if (IS_VGIC_ADDR_UNDEF(dist) || IS_VGIC_ADDR_UNDEF(cpu))
1654 return 0;
1655 if ((dist <= cpu && dist + KVM_VGIC_V2_DIST_SIZE > cpu) ||
1656 (cpu <= dist && cpu + KVM_VGIC_V2_CPU_SIZE > dist))
1657 return -EBUSY;
1658 return 0;
1659}
1660
1661static int vgic_ioaddr_assign(struct kvm *kvm, phys_addr_t *ioaddr,
1662 phys_addr_t addr, phys_addr_t size)
1663{
1664 int ret;
1665
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001666 if (addr & ~KVM_PHYS_MASK)
1667 return -E2BIG;
1668
1669 if (addr & (SZ_4K - 1))
1670 return -EINVAL;
1671
Christoffer Dall330690c2013-01-21 19:36:13 -05001672 if (!IS_VGIC_ADDR_UNDEF(*ioaddr))
1673 return -EEXIST;
1674 if (addr + size < addr)
1675 return -EINVAL;
1676
Haibin Wang30c21172014-04-29 14:49:17 +08001677 *ioaddr = addr;
Christoffer Dall330690c2013-01-21 19:36:13 -05001678 ret = vgic_ioaddr_overlap(kvm);
1679 if (ret)
Haibin Wang30c21172014-04-29 14:49:17 +08001680 *ioaddr = VGIC_ADDR_UNDEF;
1681
Christoffer Dall330690c2013-01-21 19:36:13 -05001682 return ret;
1683}
1684
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001685/**
1686 * kvm_vgic_addr - set or get vgic VM base addresses
1687 * @kvm: pointer to the vm struct
Andre Przywaraac3d3732014-06-03 10:26:30 +02001688 * @type: the VGIC addr type, one of KVM_VGIC_V[23]_ADDR_TYPE_XXX
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001689 * @addr: pointer to address value
1690 * @write: if true set the address in the VM address space, if false read the
1691 * address
1692 *
1693 * Set or get the vgic base addresses for the distributor and the virtual CPU
1694 * interface in the VM physical address space. These addresses are properties
1695 * of the emulated core/SoC and therefore user space initially knows this
1696 * information.
1697 */
1698int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write)
Christoffer Dall330690c2013-01-21 19:36:13 -05001699{
1700 int r = 0;
1701 struct vgic_dist *vgic = &kvm->arch.vgic;
Andre Przywaraac3d3732014-06-03 10:26:30 +02001702 int type_needed;
1703 phys_addr_t *addr_ptr, block_size;
Andre Przywara4fa96afd2015-01-13 12:02:13 +00001704 phys_addr_t alignment;
Christoffer Dall330690c2013-01-21 19:36:13 -05001705
Christoffer Dall330690c2013-01-21 19:36:13 -05001706 mutex_lock(&kvm->lock);
1707 switch (type) {
1708 case KVM_VGIC_V2_ADDR_TYPE_DIST:
Andre Przywaraac3d3732014-06-03 10:26:30 +02001709 type_needed = KVM_DEV_TYPE_ARM_VGIC_V2;
1710 addr_ptr = &vgic->vgic_dist_base;
1711 block_size = KVM_VGIC_V2_DIST_SIZE;
Andre Przywara4fa96afd2015-01-13 12:02:13 +00001712 alignment = SZ_4K;
Christoffer Dall330690c2013-01-21 19:36:13 -05001713 break;
1714 case KVM_VGIC_V2_ADDR_TYPE_CPU:
Andre Przywaraac3d3732014-06-03 10:26:30 +02001715 type_needed = KVM_DEV_TYPE_ARM_VGIC_V2;
1716 addr_ptr = &vgic->vgic_cpu_base;
1717 block_size = KVM_VGIC_V2_CPU_SIZE;
Andre Przywara4fa96afd2015-01-13 12:02:13 +00001718 alignment = SZ_4K;
Christoffer Dall330690c2013-01-21 19:36:13 -05001719 break;
Andre Przywaraac3d3732014-06-03 10:26:30 +02001720#ifdef CONFIG_ARM_GIC_V3
1721 case KVM_VGIC_V3_ADDR_TYPE_DIST:
1722 type_needed = KVM_DEV_TYPE_ARM_VGIC_V3;
1723 addr_ptr = &vgic->vgic_dist_base;
1724 block_size = KVM_VGIC_V3_DIST_SIZE;
Andre Przywara4fa96afd2015-01-13 12:02:13 +00001725 alignment = SZ_64K;
Andre Przywaraac3d3732014-06-03 10:26:30 +02001726 break;
1727 case KVM_VGIC_V3_ADDR_TYPE_REDIST:
1728 type_needed = KVM_DEV_TYPE_ARM_VGIC_V3;
1729 addr_ptr = &vgic->vgic_redist_base;
1730 block_size = KVM_VGIC_V3_REDIST_SIZE;
Andre Przywara4fa96afd2015-01-13 12:02:13 +00001731 alignment = SZ_64K;
Andre Przywaraac3d3732014-06-03 10:26:30 +02001732 break;
1733#endif
Christoffer Dall330690c2013-01-21 19:36:13 -05001734 default:
1735 r = -ENODEV;
Andre Przywaraac3d3732014-06-03 10:26:30 +02001736 goto out;
Christoffer Dall330690c2013-01-21 19:36:13 -05001737 }
1738
Andre Przywaraac3d3732014-06-03 10:26:30 +02001739 if (vgic->vgic_model != type_needed) {
1740 r = -ENODEV;
1741 goto out;
1742 }
1743
Andre Przywara4fa96afd2015-01-13 12:02:13 +00001744 if (write) {
1745 if (!IS_ALIGNED(*addr, alignment))
1746 r = -EINVAL;
1747 else
1748 r = vgic_ioaddr_assign(kvm, addr_ptr, *addr,
1749 block_size);
1750 } else {
Andre Przywaraac3d3732014-06-03 10:26:30 +02001751 *addr = *addr_ptr;
Andre Przywara4fa96afd2015-01-13 12:02:13 +00001752 }
Andre Przywaraac3d3732014-06-03 10:26:30 +02001753
1754out:
Christoffer Dall330690c2013-01-21 19:36:13 -05001755 mutex_unlock(&kvm->lock);
1756 return r;
1757}
Christoffer Dall73306722013-10-25 17:29:18 +01001758
Andre Przywara83215812014-06-07 00:53:08 +02001759int vgic_set_common_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
Christoffer Dall73306722013-10-25 17:29:18 +01001760{
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001761 int r;
1762
1763 switch (attr->group) {
1764 case KVM_DEV_ARM_VGIC_GRP_ADDR: {
1765 u64 __user *uaddr = (u64 __user *)(long)attr->addr;
1766 u64 addr;
1767 unsigned long type = (unsigned long)attr->attr;
1768
1769 if (copy_from_user(&addr, uaddr, sizeof(addr)))
1770 return -EFAULT;
1771
1772 r = kvm_vgic_addr(dev->kvm, type, &addr, true);
1773 return (r == -ENODEV) ? -ENXIO : r;
1774 }
Marc Zyngiera98f26f2014-07-08 12:09:07 +01001775 case KVM_DEV_ARM_VGIC_GRP_NR_IRQS: {
1776 u32 __user *uaddr = (u32 __user *)(long)attr->addr;
1777 u32 val;
1778 int ret = 0;
1779
1780 if (get_user(val, uaddr))
1781 return -EFAULT;
1782
1783 /*
1784 * We require:
1785 * - at least 32 SPIs on top of the 16 SGIs and 16 PPIs
1786 * - at most 1024 interrupts
1787 * - a multiple of 32 interrupts
1788 */
1789 if (val < (VGIC_NR_PRIVATE_IRQS + 32) ||
1790 val > VGIC_MAX_IRQS ||
1791 (val & 31))
1792 return -EINVAL;
1793
1794 mutex_lock(&dev->kvm->lock);
1795
Christoffer Dallc52edf52014-12-09 14:28:09 +01001796 if (vgic_ready(dev->kvm) || dev->kvm->arch.vgic.nr_irqs)
Marc Zyngiera98f26f2014-07-08 12:09:07 +01001797 ret = -EBUSY;
1798 else
1799 dev->kvm->arch.vgic.nr_irqs = val;
1800
1801 mutex_unlock(&dev->kvm->lock);
1802
1803 return ret;
1804 }
Eric Auger065c0032014-12-15 18:43:33 +01001805 case KVM_DEV_ARM_VGIC_GRP_CTRL: {
1806 switch (attr->attr) {
1807 case KVM_DEV_ARM_VGIC_CTRL_INIT:
1808 r = vgic_init(dev->kvm);
1809 return r;
1810 }
1811 break;
1812 }
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001813 }
1814
Christoffer Dall73306722013-10-25 17:29:18 +01001815 return -ENXIO;
1816}
1817
Andre Przywara83215812014-06-07 00:53:08 +02001818int vgic_get_common_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
Christoffer Dall73306722013-10-25 17:29:18 +01001819{
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001820 int r = -ENXIO;
1821
1822 switch (attr->group) {
1823 case KVM_DEV_ARM_VGIC_GRP_ADDR: {
1824 u64 __user *uaddr = (u64 __user *)(long)attr->addr;
1825 u64 addr;
1826 unsigned long type = (unsigned long)attr->attr;
1827
1828 r = kvm_vgic_addr(dev->kvm, type, &addr, false);
1829 if (r)
1830 return (r == -ENODEV) ? -ENXIO : r;
1831
1832 if (copy_to_user(uaddr, &addr, sizeof(addr)))
1833 return -EFAULT;
Christoffer Dallc07a0192013-10-25 21:17:31 +01001834 break;
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001835 }
Marc Zyngiera98f26f2014-07-08 12:09:07 +01001836 case KVM_DEV_ARM_VGIC_GRP_NR_IRQS: {
1837 u32 __user *uaddr = (u32 __user *)(long)attr->addr;
Andre Przywarab60da142014-08-21 11:08:27 +01001838
Marc Zyngiera98f26f2014-07-08 12:09:07 +01001839 r = put_user(dev->kvm->arch.vgic.nr_irqs, uaddr);
1840 break;
1841 }
Christoffer Dallc07a0192013-10-25 21:17:31 +01001842
Christoffer Dallce01e4e2013-09-23 14:55:56 -07001843 }
1844
1845 return r;
Christoffer Dall73306722013-10-25 17:29:18 +01001846}
1847
Andre Przywara83215812014-06-07 00:53:08 +02001848int vgic_has_attr_regs(const struct kvm_mmio_range *ranges, phys_addr_t offset)
Christoffer Dallc07a0192013-10-25 21:17:31 +01001849{
1850 struct kvm_exit_mmio dev_attr_mmio;
1851
1852 dev_attr_mmio.len = 4;
Andre Przywara83215812014-06-07 00:53:08 +02001853 if (vgic_find_range(ranges, &dev_attr_mmio, offset))
Christoffer Dallc07a0192013-10-25 21:17:31 +01001854 return 0;
1855 else
1856 return -ENXIO;
1857}
1858
Will Deaconc06a8412014-09-02 10:27:34 +01001859static void vgic_init_maintenance_interrupt(void *info)
1860{
1861 enable_percpu_irq(vgic->maint_irq, 0);
1862}
1863
1864static int vgic_cpu_notify(struct notifier_block *self,
1865 unsigned long action, void *cpu)
1866{
1867 switch (action) {
1868 case CPU_STARTING:
1869 case CPU_STARTING_FROZEN:
1870 vgic_init_maintenance_interrupt(NULL);
1871 break;
1872 case CPU_DYING:
1873 case CPU_DYING_FROZEN:
1874 disable_percpu_irq(vgic->maint_irq);
1875 break;
1876 }
1877
1878 return NOTIFY_OK;
1879}
1880
1881static struct notifier_block vgic_cpu_nb = {
1882 .notifier_call = vgic_cpu_notify,
1883};
1884
1885static const struct of_device_id vgic_ids[] = {
1886 { .compatible = "arm,cortex-a15-gic", .data = vgic_v2_probe, },
1887 { .compatible = "arm,gic-v3", .data = vgic_v3_probe, },
1888 {},
1889};
1890
1891int kvm_vgic_hyp_init(void)
1892{
1893 const struct of_device_id *matched_id;
Christoffer Dalla875daf2014-09-18 18:15:32 -07001894 const int (*vgic_probe)(struct device_node *,const struct vgic_ops **,
1895 const struct vgic_params **);
Will Deaconc06a8412014-09-02 10:27:34 +01001896 struct device_node *vgic_node;
1897 int ret;
1898
1899 vgic_node = of_find_matching_node_and_match(NULL,
1900 vgic_ids, &matched_id);
1901 if (!vgic_node) {
1902 kvm_err("error: no compatible GIC node found\n");
1903 return -ENODEV;
1904 }
1905
1906 vgic_probe = matched_id->data;
1907 ret = vgic_probe(vgic_node, &vgic_ops, &vgic);
1908 if (ret)
1909 return ret;
1910
1911 ret = request_percpu_irq(vgic->maint_irq, vgic_maintenance_handler,
1912 "vgic", kvm_get_running_vcpus());
1913 if (ret) {
1914 kvm_err("Cannot register interrupt %d\n", vgic->maint_irq);
1915 return ret;
1916 }
1917
1918 ret = __register_cpu_notifier(&vgic_cpu_nb);
1919 if (ret) {
1920 kvm_err("Cannot register vgic CPU notifier\n");
1921 goto out_free_irq;
1922 }
1923
1924 /* Callback into for arch code for setup */
1925 vgic_arch_setup(vgic);
1926
1927 on_each_cpu(vgic_init_maintenance_interrupt, NULL, 1);
1928
Andre Przywaraea2f83a2014-10-26 23:17:00 +00001929 return 0;
Will Deaconc06a8412014-09-02 10:27:34 +01001930
1931out_free_irq:
1932 free_percpu_irq(vgic->maint_irq, kvm_get_running_vcpus());
1933 return ret;
1934}