blob: c8393cd4d44f2d871bdf962c3dad55505e362b32 [file] [log] [blame]
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07001#ifndef __LINUX_GPIO_DRIVER_H
2#define __LINUX_GPIO_DRIVER_H
3
4#include <linux/types.h>
Alexandre Courbotc9a99722013-11-25 18:34:24 +09005#include <linux/module.h>
Linus Walleij14250522014-03-25 10:40:18 +01006#include <linux/irq.h>
7#include <linux/irqchip/chained_irq.h>
8#include <linux/irqdomain.h>
Linus Walleij964cb342015-03-18 01:56:17 +01009#include <linux/pinctrl/pinctrl.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070010
11struct device;
12struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090013struct of_phandle_args;
14struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110015struct seq_file;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070016
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090017#ifdef CONFIG_GPIOLIB
18
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070019/**
20 * struct gpio_chip - abstract a GPIO controller
21 * @label: for diagnostics
22 * @dev: optional device providing the GPIOs
Johan Hovold6a4b6b02015-05-04 17:10:31 +020023 * @cdev: class device used by sysfs interface (may be NULL)
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070024 * @owner: helps prevent removal of modules exporting active GPIOs
25 * @list: links gpio_chips together for traversal
26 * @request: optional hook for chip-specific activation, such as
27 * enabling module power and clock; may sleep
28 * @free: optional hook for chip-specific deactivation, such as
29 * disabling module power and clock; may sleep
30 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
31 * (same as GPIOF_DIR_XXX), or negative error
32 * @direction_input: configures signal "offset" as input, or returns error
33 * @direction_output: configures signal "offset" as output, or returns error
34 * @get: returns value for signal "offset"; for output signals this
35 * returns either the value actually sensed, or zero
36 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +010037 * @set_multiple: assigns output values for multiple signals defined by "mask"
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070038 * @set_debounce: optional hook for setting debounce time for specified gpio in
39 * interrupt triggered gpio chips
40 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
41 * implementation may not sleep
42 * @dbg_show: optional routine to show contents in debugfs; default code
43 * will be used when this is omitted, but custom code can show extra
44 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +020045 * @base: identifies the first GPIO number handled by this chip;
46 * or, if negative during registration, requests dynamic ID allocation.
47 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +020048 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +020049 * let gpiolib select the chip base in all possible cases. We want to
50 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070051 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
52 * handled is (base + ngpio - 1).
53 * @desc: array of ngpio descriptors. Private.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070054 * @names: if set, must be an array of strings to use as alternative
55 * names for the GPIOs in this chip. Any entry in the array
56 * may be NULL if there is no alias for the GPIO, however the
57 * array must be @ngpio entries long. A name can include a single printk
58 * format specifier for an unsigned int. It is substituted by the actual
59 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +010060 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +020061 * must while accessing GPIO expander chips over I2C or SPI. This
62 * implies that if the chip supports IRQs, these IRQs need to be threaded
63 * as the chip access may sleep when e.g. reading out the IRQ status
64 * registers.
Octavian Purdila295494a2014-09-19 23:22:44 +030065 * @irq_not_threaded: flag must be set if @can_sleep is set but the
66 * IRQs don't need to be threaded
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070067 *
68 * A gpio_chip can help platforms abstract various sources of GPIOs so
69 * they can all be accessed through a common programing interface.
70 * Example sources would be SOC controllers, FPGAs, multifunction
71 * chips, dedicated GPIO expanders, and so on.
72 *
73 * Each chip controls a number of signals, identified in method calls
74 * by "offset" values in the range 0..(@ngpio - 1). When those signals
75 * are referenced through calls like gpio_get_value(gpio), the offset
76 * is calculated by subtracting @base from the gpio number.
77 */
78struct gpio_chip {
79 const char *label;
80 struct device *dev;
Johan Hovold6a4b6b02015-05-04 17:10:31 +020081 struct device *cdev;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070082 struct module *owner;
83 struct list_head list;
84
85 int (*request)(struct gpio_chip *chip,
86 unsigned offset);
87 void (*free)(struct gpio_chip *chip,
88 unsigned offset);
89 int (*get_direction)(struct gpio_chip *chip,
90 unsigned offset);
91 int (*direction_input)(struct gpio_chip *chip,
92 unsigned offset);
93 int (*direction_output)(struct gpio_chip *chip,
94 unsigned offset, int value);
95 int (*get)(struct gpio_chip *chip,
96 unsigned offset);
97 void (*set)(struct gpio_chip *chip,
98 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +010099 void (*set_multiple)(struct gpio_chip *chip,
100 unsigned long *mask,
101 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700102 int (*set_debounce)(struct gpio_chip *chip,
103 unsigned offset,
104 unsigned debounce);
105
106 int (*to_irq)(struct gpio_chip *chip,
107 unsigned offset);
108
109 void (*dbg_show)(struct seq_file *s,
110 struct gpio_chip *chip);
111 int base;
112 u16 ngpio;
113 struct gpio_desc *desc;
114 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100115 bool can_sleep;
Octavian Purdila295494a2014-09-19 23:22:44 +0300116 bool irq_not_threaded;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700117
Linus Walleij14250522014-03-25 10:40:18 +0100118#ifdef CONFIG_GPIOLIB_IRQCHIP
119 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200120 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100121 * to handle IRQs for most practical cases.
122 */
123 struct irq_chip *irqchip;
124 struct irq_domain *irqdomain;
Linus Walleijc3626fd2014-03-28 20:42:01 +0100125 unsigned int irq_base;
Linus Walleij14250522014-03-25 10:40:18 +0100126 irq_flow_handler_t irq_handler;
127 unsigned int irq_default_type;
Dmitry Eremin-Solenikov25e4fe92015-05-12 20:12:23 +0300128 int irq_parent;
Linus Walleij14250522014-03-25 10:40:18 +0100129#endif
130
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700131#if defined(CONFIG_OF_GPIO)
132 /*
133 * If CONFIG_OF is enabled, then all GPIO controllers described in the
134 * device tree automatically may have an OF translation
135 */
136 struct device_node *of_node;
137 int of_gpio_n_cells;
138 int (*of_xlate)(struct gpio_chip *gc,
139 const struct of_phandle_args *gpiospec, u32 *flags);
140#endif
141#ifdef CONFIG_PINCTRL
142 /*
143 * If CONFIG_PINCTRL is enabled, then gpio controllers can optionally
144 * describe the actual pin range which they serve in an SoC. This
145 * information would be used by pinctrl subsystem to configure
146 * corresponding pins for gpio usage.
147 */
148 struct list_head pin_ranges;
149#endif
150};
151
152extern const char *gpiochip_is_requested(struct gpio_chip *chip,
153 unsigned offset);
154
155/* add/remove chips */
156extern int gpiochip_add(struct gpio_chip *chip);
abdoulaye berthee1db1702014-07-05 18:28:50 +0200157extern void gpiochip_remove(struct gpio_chip *chip);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700158extern struct gpio_chip *gpiochip_find(void *data,
159 int (*match)(struct gpio_chip *chip, void *data));
160
161/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900162int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
163void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700164
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900165struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
166
Linus Walleij14250522014-03-25 10:40:18 +0100167#ifdef CONFIG_GPIOLIB_IRQCHIP
168
169void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
170 struct irq_chip *irqchip,
171 int parent_irq,
172 irq_flow_handler_t parent_handler);
173
174int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
175 struct irq_chip *irqchip,
176 unsigned int first_irq,
177 irq_flow_handler_t handler,
178 unsigned int type);
179
Paul Bolle7d75a872014-09-05 13:09:25 +0200180#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100181
Linus Walleij964cb342015-03-18 01:56:17 +0100182#ifdef CONFIG_PINCTRL
183
184/**
185 * struct gpio_pin_range - pin range controlled by a gpio chip
186 * @head: list for maintaining set of pin ranges, used internally
187 * @pctldev: pinctrl device which handles corresponding pins
188 * @range: actual range of pins controlled by a gpio controller
189 */
190
191struct gpio_pin_range {
192 struct list_head node;
193 struct pinctrl_dev *pctldev;
194 struct pinctrl_gpio_range range;
195};
196
197int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
198 unsigned int gpio_offset, unsigned int pin_offset,
199 unsigned int npins);
200int gpiochip_add_pingroup_range(struct gpio_chip *chip,
201 struct pinctrl_dev *pctldev,
202 unsigned int gpio_offset, const char *pin_group);
203void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
204
205#else
206
207static inline int
208gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
209 unsigned int gpio_offset, unsigned int pin_offset,
210 unsigned int npins)
211{
212 return 0;
213}
214static inline int
215gpiochip_add_pingroup_range(struct gpio_chip *chip,
216 struct pinctrl_dev *pctldev,
217 unsigned int gpio_offset, const char *pin_group)
218{
219 return 0;
220}
221
222static inline void
223gpiochip_remove_pin_ranges(struct gpio_chip *chip)
224{
225}
226
227#endif /* CONFIG_PINCTRL */
228
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700229struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
230 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700231void gpiochip_free_own_desc(struct gpio_desc *desc);
232
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900233#else /* CONFIG_GPIOLIB */
234
235static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
236{
237 /* GPIO can never have been requested */
238 WARN_ON(1);
239 return ERR_PTR(-ENODEV);
240}
241
242#endif /* CONFIG_GPIOLIB */
243
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700244#endif