blob: 7ddac956ffb56f185250ddcca129c180902bd5a3 [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
Yanir Lubetkin529498c2015-06-02 17:05:50 +03002 * Copyright(c) 1999 - 2015 Intel Corporation.
David Ertmane78b80b2014-02-04 01:56:06 +00003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
Bruce Allane921eb12012-11-28 09:28:37 +000022/* 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070023 * 82562G-2 10/100 Network Connection
24 * 82562GT 10/100 Network Connection
25 * 82562GT-2 10/100 Network Connection
26 * 82562V 10/100 Network Connection
27 * 82562V-2 10/100 Network Connection
28 * 82566DC-2 Gigabit Network Connection
29 * 82566DC Gigabit Network Connection
30 * 82566DM-2 Gigabit Network Connection
31 * 82566DM Gigabit Network Connection
32 * 82566MC Gigabit Network Connection
33 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070034 * 82567LM Gigabit Network Connection
35 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080036 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070037 * 82567LM-2 Gigabit Network Connection
38 * 82567LF-2 Gigabit Network Connection
39 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070040 * 82567LF-3 Gigabit Network Connection
41 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070042 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000043 * 82577LM Gigabit Network Connection
44 * 82577LC Gigabit Network Connection
45 * 82578DM Gigabit Network Connection
46 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000047 * 82579LM Gigabit Network Connection
48 * 82579V Gigabit Network Connection
David Ertman3b70d4f2014-02-05 01:09:54 +000049 * Ethernet Connection I217-LM
50 * Ethernet Connection I217-V
51 * Ethernet Connection I218-V
52 * Ethernet Connection I218-LM
53 * Ethernet Connection (2) I218-LM
54 * Ethernet Connection (2) I218-V
55 * Ethernet Connection (3) I218-LM
56 * Ethernet Connection (3) I218-V
Auke Kokbc7f75f2007-09-17 12:30:59 -070057 */
58
Auke Kokbc7f75f2007-09-17 12:30:59 -070059#include "e1000.h"
60
Auke Kokbc7f75f2007-09-17 12:30:59 -070061/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
62/* Offset 04h HSFSTS */
63union ich8_hws_flash_status {
64 struct ich8_hsfsts {
Bruce Allan362e20c2013-02-20 04:05:45 +000065 u16 flcdone:1; /* bit 0 Flash Cycle Done */
66 u16 flcerr:1; /* bit 1 Flash Cycle Error */
67 u16 dael:1; /* bit 2 Direct Access error Log */
68 u16 berasesz:2; /* bit 4:3 Sector Erase Size */
69 u16 flcinprog:1; /* bit 5 flash cycle in Progress */
70 u16 reserved1:2; /* bit 13:6 Reserved */
71 u16 reserved2:6; /* bit 13:6 Reserved */
72 u16 fldesvalid:1; /* bit 14 Flash Descriptor Valid */
73 u16 flockdn:1; /* bit 15 Flash Config Lock-Down */
Auke Kokbc7f75f2007-09-17 12:30:59 -070074 } hsf_status;
75 u16 regval;
76};
77
78/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
79/* Offset 06h FLCTL */
80union ich8_hws_flash_ctrl {
81 struct ich8_hsflctl {
Bruce Allan362e20c2013-02-20 04:05:45 +000082 u16 flcgo:1; /* 0 Flash Cycle Go */
83 u16 flcycle:2; /* 2:1 Flash Cycle */
84 u16 reserved:5; /* 7:3 Reserved */
85 u16 fldbcount:2; /* 9:8 Flash Data Byte Count */
86 u16 flockdn:6; /* 15:10 Reserved */
Auke Kokbc7f75f2007-09-17 12:30:59 -070087 } hsf_ctrl;
88 u16 regval;
89};
90
91/* ICH Flash Region Access Permissions */
92union ich8_hws_flash_regacc {
93 struct ich8_flracc {
Bruce Allan362e20c2013-02-20 04:05:45 +000094 u32 grra:8; /* 0:7 GbE region Read Access */
95 u32 grwa:8; /* 8:15 GbE region Write Access */
96 u32 gmrag:8; /* 23:16 GbE Master Read Access Grant */
97 u32 gmwag:8; /* 31:24 GbE Master Write Access Grant */
Auke Kokbc7f75f2007-09-17 12:30:59 -070098 } hsf_flregacc;
99 u16 regval;
100};
101
Bruce Allan4a770352008-10-01 17:18:35 -0700102/* ICH Flash Protected Region */
103union ich8_flash_protected_range {
104 struct ich8_pr {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000105 u32 base:13; /* 0:12 Protected Range Base */
106 u32 reserved1:2; /* 13:14 Reserved */
107 u32 rpe:1; /* 15 Read Protection Enable */
108 u32 limit:13; /* 16:28 Protected Range Limit */
109 u32 reserved2:2; /* 29:30 Reserved */
110 u32 wpe:1; /* 31 Write Protection Enable */
Bruce Allan4a770352008-10-01 17:18:35 -0700111 } range;
112 u32 regval;
113};
114
Auke Kokbc7f75f2007-09-17 12:30:59 -0700115static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
116static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700117static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
118static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
119 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700120static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
121 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700122static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
123 u16 *data);
124static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
125 u8 size, u16 *data);
David Ertman79849eb2015-02-10 09:10:43 +0000126static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
127 u32 *data);
128static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw,
129 u32 offset, u32 *data);
130static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw,
131 u32 offset, u32 data);
132static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw,
133 u32 offset, u32 dword);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700134static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000135static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
136static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
137static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
138static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
139static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
140static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
141static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
142static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000143static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000144static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000145static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1f96012d2013-01-05 03:06:54 +0000146static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000147static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000148static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
149static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
David Ertmanb3e5bf12014-05-06 03:50:17 +0000150static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
151static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
152static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000153static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000154static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
David Ertman74f350e2014-02-22 03:15:17 +0000155static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force);
Bruce Allanea8179a2013-03-06 09:02:47 +0000156static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw);
David Ertman74f350e2014-02-22 03:15:17 +0000157static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700158
159static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
160{
161 return readw(hw->flash_address + reg);
162}
163
164static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
165{
166 return readl(hw->flash_address + reg);
167}
168
169static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
170{
171 writew(val, hw->flash_address + reg);
172}
173
174static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
175{
176 writel(val, hw->flash_address + reg);
177}
178
179#define er16flash(reg) __er16flash(hw, (reg))
180#define er32flash(reg) __er32flash(hw, (reg))
Bruce Allan0e15df42012-01-31 06:37:11 +0000181#define ew16flash(reg, val) __ew16flash(hw, (reg), (val))
182#define ew32flash(reg, val) __ew32flash(hw, (reg), (val))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700183
Bruce Allancb17aab2012-04-13 03:16:22 +0000184/**
185 * e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
186 * @hw: pointer to the HW structure
187 *
188 * Test access to the PHY registers by reading the PHY ID registers. If
189 * the PHY ID is already known (e.g. resume path) compare it with known ID,
190 * otherwise assume the read PHY ID is correct if it is valid.
191 *
192 * Assumes the sw/fw/hw semaphore is already acquired.
193 **/
194static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
Bruce Allan99730e42011-05-13 07:19:48 +0000195{
Bruce Allana52359b2012-07-14 04:23:58 +0000196 u16 phy_reg = 0;
197 u32 phy_id = 0;
David Ertman2c982622014-05-01 02:19:03 +0000198 s32 ret_val = 0;
Bruce Allana52359b2012-07-14 04:23:58 +0000199 u16 retry_count;
Bruce Allan16b095a2013-06-29 07:42:39 +0000200 u32 mac_reg = 0;
Bruce Allan99730e42011-05-13 07:19:48 +0000201
Bruce Allana52359b2012-07-14 04:23:58 +0000202 for (retry_count = 0; retry_count < 2; retry_count++) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000203 ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000204 if (ret_val || (phy_reg == 0xFFFF))
205 continue;
206 phy_id = (u32)(phy_reg << 16);
207
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000208 ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000209 if (ret_val || (phy_reg == 0xFFFF)) {
210 phy_id = 0;
211 continue;
212 }
213 phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
214 break;
215 }
Bruce Allan62bc8132012-03-20 03:47:57 +0000216
Bruce Allancb17aab2012-04-13 03:16:22 +0000217 if (hw->phy.id) {
218 if (hw->phy.id == phy_id)
Bruce Allan16b095a2013-06-29 07:42:39 +0000219 goto out;
Bruce Allana52359b2012-07-14 04:23:58 +0000220 } else if (phy_id) {
221 hw->phy.id = phy_id;
222 hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
Bruce Allan16b095a2013-06-29 07:42:39 +0000223 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000224 }
225
Bruce Allane921eb12012-11-28 09:28:37 +0000226 /* In case the PHY needs to be in mdio slow mode,
Bruce Allana52359b2012-07-14 04:23:58 +0000227 * set slow mode and try to get the PHY id again.
228 */
David Ertman2c982622014-05-01 02:19:03 +0000229 if (hw->mac.type < e1000_pch_lpt) {
230 hw->phy.ops.release(hw);
231 ret_val = e1000_set_mdio_slow_mode_hv(hw);
232 if (!ret_val)
233 ret_val = e1000e_get_phy_id(hw);
234 hw->phy.ops.acquire(hw);
235 }
Bruce Allana52359b2012-07-14 04:23:58 +0000236
Bruce Allan16b095a2013-06-29 07:42:39 +0000237 if (ret_val)
238 return false;
239out:
Yanir Lubetkinbeee8072015-06-10 01:15:51 +0300240 if ((hw->mac.type == e1000_pch_lpt) || (hw->mac.type == e1000_pch_spt)) {
241 /* Only unforce SMBus if ME is not active */
242 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
243 /* Unforce SMBus mode in PHY */
244 e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
245 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
246 e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);
Bruce Allan16b095a2013-06-29 07:42:39 +0000247
Yanir Lubetkinbeee8072015-06-10 01:15:51 +0300248 /* Unforce SMBus mode in MAC */
249 mac_reg = er32(CTRL_EXT);
250 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
251 ew32(CTRL_EXT, mac_reg);
252 }
Bruce Allan16b095a2013-06-29 07:42:39 +0000253 }
254
255 return true;
Bruce Allancb17aab2012-04-13 03:16:22 +0000256}
257
258/**
David Ertman74f350e2014-02-22 03:15:17 +0000259 * e1000_toggle_lanphypc_pch_lpt - toggle the LANPHYPC pin value
260 * @hw: pointer to the HW structure
261 *
262 * Toggling the LANPHYPC pin value fully power-cycles the PHY and is
263 * used to reset the PHY to a quiescent state when necessary.
264 **/
265static void e1000_toggle_lanphypc_pch_lpt(struct e1000_hw *hw)
266{
267 u32 mac_reg;
268
269 /* Set Phy Config Counter to 50msec */
270 mac_reg = er32(FEXTNVM3);
271 mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
272 mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
273 ew32(FEXTNVM3, mac_reg);
274
275 /* Toggle LANPHYPC Value bit */
276 mac_reg = er32(CTRL);
277 mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
278 mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
279 ew32(CTRL, mac_reg);
280 e1e_flush();
281 usleep_range(10, 20);
282 mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
283 ew32(CTRL, mac_reg);
284 e1e_flush();
285
286 if (hw->mac.type < e1000_pch_lpt) {
287 msleep(50);
288 } else {
289 u16 count = 20;
290
291 do {
292 usleep_range(5000, 10000);
293 } while (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LPCD) && count--);
294
295 msleep(30);
296 }
297}
298
299/**
Bruce Allancb17aab2012-04-13 03:16:22 +0000300 * e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
301 * @hw: pointer to the HW structure
302 *
303 * Workarounds/flow necessary for PHY initialization during driver load
304 * and resume paths.
305 **/
306static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
307{
David Ertmanf7235ef2014-01-23 06:29:13 +0000308 struct e1000_adapter *adapter = hw->adapter;
Bruce Allancb17aab2012-04-13 03:16:22 +0000309 u32 mac_reg, fwsm = er32(FWSM);
310 s32 ret_val;
311
Bruce Allan6e928b72012-12-12 04:45:51 +0000312 /* Gate automatic PHY configuration by hardware on managed and
313 * non-managed 82579 and newer adapters.
314 */
315 e1000_gate_hw_phy_config_ich8lan(hw, true);
316
David Ertman74f350e2014-02-22 03:15:17 +0000317 /* It is not possible to be certain of the current state of ULP
318 * so forcibly disable it.
319 */
320 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_unknown;
321 e1000_disable_ulp_lpt_lp(hw, true);
322
Bruce Allancb17aab2012-04-13 03:16:22 +0000323 ret_val = hw->phy.ops.acquire(hw);
324 if (ret_val) {
325 e_dbg("Failed to initialize PHY flow\n");
Bruce Allan6e928b72012-12-12 04:45:51 +0000326 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000327 }
328
Bruce Allane921eb12012-11-28 09:28:37 +0000329 /* The MAC-PHY interconnect may be in SMBus mode. If the PHY is
Bruce Allancb17aab2012-04-13 03:16:22 +0000330 * inaccessible and resetting the PHY is not blocked, toggle the
331 * LANPHYPC Value bit to force the interconnect to PCIe mode.
332 */
333 switch (hw->mac.type) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000334 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000335 case e1000_pch_spt:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000336 if (e1000_phy_is_accessible_pchlan(hw))
337 break;
338
Bruce Allane921eb12012-11-28 09:28:37 +0000339 /* Before toggling LANPHYPC, see if PHY is accessible by
Bruce Allan2fbe4522012-04-19 03:21:47 +0000340 * forcing MAC to SMBus mode first.
341 */
342 mac_reg = er32(CTRL_EXT);
343 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
344 ew32(CTRL_EXT, mac_reg);
345
Bruce Allan16b095a2013-06-29 07:42:39 +0000346 /* Wait 50 milliseconds for MAC to finish any retries
347 * that it might be trying to perform from previous
348 * attempts to acknowledge any phy read requests.
349 */
350 msleep(50);
351
Bruce Allan2fbe4522012-04-19 03:21:47 +0000352 /* fall-through */
Bruce Allancb17aab2012-04-13 03:16:22 +0000353 case e1000_pch2lan:
Bruce Allan16b095a2013-06-29 07:42:39 +0000354 if (e1000_phy_is_accessible_pchlan(hw))
Bruce Allancb17aab2012-04-13 03:16:22 +0000355 break;
356
357 /* fall-through */
358 case e1000_pchlan:
359 if ((hw->mac.type == e1000_pchlan) &&
360 (fwsm & E1000_ICH_FWSM_FW_VALID))
361 break;
362
363 if (hw->phy.ops.check_reset_block(hw)) {
364 e_dbg("Required LANPHYPC toggle blocked by ME\n");
Bruce Allan16b095a2013-06-29 07:42:39 +0000365 ret_val = -E1000_ERR_PHY;
Bruce Allancb17aab2012-04-13 03:16:22 +0000366 break;
367 }
368
Bruce Allancb17aab2012-04-13 03:16:22 +0000369 /* Toggle LANPHYPC Value bit */
David Ertman74f350e2014-02-22 03:15:17 +0000370 e1000_toggle_lanphypc_pch_lpt(hw);
371 if (hw->mac.type >= e1000_pch_lpt) {
Bruce Allan16b095a2013-06-29 07:42:39 +0000372 if (e1000_phy_is_accessible_pchlan(hw))
373 break;
374
375 /* Toggling LANPHYPC brings the PHY out of SMBus mode
376 * so ensure that the MAC is also out of SMBus mode
377 */
378 mac_reg = er32(CTRL_EXT);
379 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
380 ew32(CTRL_EXT, mac_reg);
381
382 if (e1000_phy_is_accessible_pchlan(hw))
383 break;
384
385 ret_val = -E1000_ERR_PHY;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000386 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000387 break;
388 default:
389 break;
390 }
391
392 hw->phy.ops.release(hw);
Bruce Allan16b095a2013-06-29 07:42:39 +0000393 if (!ret_val) {
David Ertmanf7235ef2014-01-23 06:29:13 +0000394
395 /* Check to see if able to reset PHY. Print error if not */
396 if (hw->phy.ops.check_reset_block(hw)) {
397 e_err("Reset blocked by ME\n");
398 goto out;
399 }
400
Bruce Allan16b095a2013-06-29 07:42:39 +0000401 /* Reset the PHY before any access to it. Doing so, ensures
402 * that the PHY is in a known good state before we read/write
403 * PHY registers. The generic reset is sufficient here,
404 * because we haven't determined the PHY type yet.
405 */
406 ret_val = e1000e_phy_hw_reset_generic(hw);
David Ertmanf7235ef2014-01-23 06:29:13 +0000407 if (ret_val)
408 goto out;
409
410 /* On a successful reset, possibly need to wait for the PHY
411 * to quiesce to an accessible state before returning control
412 * to the calling function. If the PHY does not quiesce, then
413 * return E1000E_BLK_PHY_RESET, as this is the condition that
414 * the PHY is in.
415 */
416 ret_val = hw->phy.ops.check_reset_block(hw);
417 if (ret_val)
418 e_err("ME blocked access to PHY after reset\n");
Bruce Allan16b095a2013-06-29 07:42:39 +0000419 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000420
Bruce Allan6e928b72012-12-12 04:45:51 +0000421out:
Bruce Allancb17aab2012-04-13 03:16:22 +0000422 /* Ungate automatic PHY configuration on non-managed 82579 */
423 if ((hw->mac.type == e1000_pch2lan) &&
424 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
425 usleep_range(10000, 20000);
426 e1000_gate_hw_phy_config_ich8lan(hw, false);
427 }
428
429 return ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +0000430}
431
Auke Kokbc7f75f2007-09-17 12:30:59 -0700432/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000433 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
434 * @hw: pointer to the HW structure
435 *
436 * Initialize family-specific PHY parameters and function pointers.
437 **/
438static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
439{
440 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan70806a72013-01-05 05:08:37 +0000441 s32 ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +0000442
Bruce Allane80bd1d2013-05-01 01:19:46 +0000443 phy->addr = 1;
444 phy->reset_delay_us = 100;
Bruce Allana4f58f52009-06-02 11:29:18 +0000445
Bruce Allane80bd1d2013-05-01 01:19:46 +0000446 phy->ops.set_page = e1000_set_page_igp;
447 phy->ops.read_reg = e1000_read_phy_reg_hv;
448 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
449 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
450 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
451 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
452 phy->ops.write_reg = e1000_write_phy_reg_hv;
453 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
454 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
455 phy->ops.power_up = e1000_power_up_phy_copper;
456 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
457 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allana4f58f52009-06-02 11:29:18 +0000458
459 phy->id = e1000_phy_unknown;
Bruce Allancb17aab2012-04-13 03:16:22 +0000460
461 ret_val = e1000_init_phy_workarounds_pchlan(hw);
462 if (ret_val)
463 return ret_val;
464
465 if (phy->id == e1000_phy_unknown)
466 switch (hw->mac.type) {
467 default:
468 ret_val = e1000e_get_phy_id(hw);
469 if (ret_val)
470 return ret_val;
471 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
472 break;
473 /* fall-through */
474 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000475 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000476 case e1000_pch_spt:
Bruce Allane921eb12012-11-28 09:28:37 +0000477 /* In case the PHY needs to be in mdio slow mode,
Bruce Allancb17aab2012-04-13 03:16:22 +0000478 * set slow mode and try to get the PHY id again.
479 */
480 ret_val = e1000_set_mdio_slow_mode_hv(hw);
481 if (ret_val)
482 return ret_val;
483 ret_val = e1000e_get_phy_id(hw);
484 if (ret_val)
485 return ret_val;
Bruce Allan664dc872010-11-24 06:01:46 +0000486 break;
Bruce Allancb17aab2012-04-13 03:16:22 +0000487 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000488 phy->type = e1000e_get_phy_type_from_id(phy->id);
489
Bruce Allan0be84012009-12-02 17:03:18 +0000490 switch (phy->type) {
491 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000492 case e1000_phy_82579:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000493 case e1000_phy_i217:
Bruce Allana4f58f52009-06-02 11:29:18 +0000494 phy->ops.check_polarity = e1000_check_polarity_82577;
495 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000496 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000497 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000498 phy->ops.get_info = e1000_get_phy_info_82577;
499 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000500 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000501 case e1000_phy_82578:
502 phy->ops.check_polarity = e1000_check_polarity_m88;
503 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
504 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
505 phy->ops.get_info = e1000e_get_phy_info_m88;
506 break;
507 default:
508 ret_val = -E1000_ERR_PHY;
509 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000510 }
511
512 return ret_val;
513}
514
515/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700516 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
517 * @hw: pointer to the HW structure
518 *
519 * Initialize family-specific PHY parameters and function pointers.
520 **/
521static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
522{
523 struct e1000_phy_info *phy = &hw->phy;
524 s32 ret_val;
525 u16 i = 0;
526
Bruce Allane80bd1d2013-05-01 01:19:46 +0000527 phy->addr = 1;
528 phy->reset_delay_us = 100;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700529
Bruce Allane80bd1d2013-05-01 01:19:46 +0000530 phy->ops.power_up = e1000_power_up_phy_copper;
531 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allan17f208d2009-12-01 15:47:22 +0000532
Bruce Allane921eb12012-11-28 09:28:37 +0000533 /* We may need to do this twice - once for IGP and if that fails,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700534 * we'll set BM func pointers and try again
535 */
536 ret_val = e1000e_determine_phy_address(hw);
537 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000538 phy->ops.write_reg = e1000e_write_phy_reg_bm;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000539 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700540 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000541 if (ret_val) {
542 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700543 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000544 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700545 }
546
Auke Kokbc7f75f2007-09-17 12:30:59 -0700547 phy->id = 0;
548 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
549 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000550 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700551 ret_val = e1000e_get_phy_id(hw);
552 if (ret_val)
553 return ret_val;
554 }
555
556 /* Verify phy id */
557 switch (phy->id) {
558 case IGP03E1000_E_PHY_ID:
559 phy->type = e1000_phy_igp_3;
560 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000561 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
562 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000563 phy->ops.get_info = e1000e_get_phy_info_igp;
564 phy->ops.check_polarity = e1000_check_polarity_igp;
565 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700566 break;
567 case IFE_E_PHY_ID:
568 case IFE_PLUS_E_PHY_ID:
569 case IFE_C_E_PHY_ID:
570 phy->type = e1000_phy_ife;
571 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000572 phy->ops.get_info = e1000_get_phy_info_ife;
573 phy->ops.check_polarity = e1000_check_polarity_ife;
574 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700575 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700576 case BME1000_E_PHY_ID:
577 phy->type = e1000_phy_bm;
578 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000579 phy->ops.read_reg = e1000e_read_phy_reg_bm;
580 phy->ops.write_reg = e1000e_write_phy_reg_bm;
581 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000582 phy->ops.get_info = e1000e_get_phy_info_m88;
583 phy->ops.check_polarity = e1000_check_polarity_m88;
584 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700585 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700586 default:
587 return -E1000_ERR_PHY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588 }
589
590 return 0;
591}
592
593/**
594 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
595 * @hw: pointer to the HW structure
596 *
597 * Initialize family-specific NVM parameters and function
598 * pointers.
599 **/
600static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
601{
602 struct e1000_nvm_info *nvm = &hw->nvm;
603 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000604 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700605 u16 i;
David Ertman79849eb2015-02-10 09:10:43 +0000606 u32 nvm_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700607
Auke Kokbc7f75f2007-09-17 12:30:59 -0700608 nvm->type = e1000_nvm_flash_sw;
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000609
David Ertman79849eb2015-02-10 09:10:43 +0000610 if (hw->mac.type == e1000_pch_spt) {
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000611 /* in SPT, gfpreg doesn't exist. NVM size is taken from the
612 * STRAP register. This is because in SPT the GbE Flash region
613 * is no longer accessed through the flash registers. Instead,
614 * the mechanism has changed, and the Flash region access
615 * registers are now implemented in GbE memory space.
616 */
David Ertman79849eb2015-02-10 09:10:43 +0000617 nvm->flash_base_addr = 0;
618 nvm_size = (((er32(STRAP) >> 1) & 0x1F) + 1)
619 * NVM_SIZE_MULTIPLIER;
620 nvm->flash_bank_size = nvm_size / 2;
621 /* Adjust to word count */
622 nvm->flash_bank_size /= sizeof(u16);
623 /* Set the base address for flash register access */
624 hw->flash_address = hw->hw_addr + E1000_FLASH_BASE_ADDR;
625 } else {
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000626 /* Can't read flash registers if register set isn't mapped. */
David Ertman79849eb2015-02-10 09:10:43 +0000627 if (!hw->flash_address) {
628 e_dbg("ERROR: Flash registers not mapped\n");
629 return -E1000_ERR_CONFIG;
630 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700631
David Ertman79849eb2015-02-10 09:10:43 +0000632 gfpreg = er32flash(ICH_FLASH_GFPREG);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700633
David Ertman79849eb2015-02-10 09:10:43 +0000634 /* sector_X_addr is a "sector"-aligned address (4096 bytes)
635 * Add 1 to sector_end_addr since this sector is included in
636 * the overall size.
637 */
638 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
639 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
640
641 /* flash_base_addr is byte-aligned */
642 nvm->flash_base_addr = sector_base_addr
643 << FLASH_SECTOR_ADDR_SHIFT;
644
645 /* find total size of the NVM, then cut in half since the total
646 * size represents two separate NVM banks.
647 */
648 nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
649 << FLASH_SECTOR_ADDR_SHIFT);
650 nvm->flash_bank_size /= 2;
651 /* Adjust to word count */
652 nvm->flash_bank_size /= sizeof(u16);
653 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700654
655 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
656
657 /* Clear shadow ram */
658 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000659 dev_spec->shadow_ram[i].modified = false;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000660 dev_spec->shadow_ram[i].value = 0xFFFF;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700661 }
662
663 return 0;
664}
665
666/**
667 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
668 * @hw: pointer to the HW structure
669 *
670 * Initialize family-specific MAC parameters and function
671 * pointers.
672 **/
Bruce Allanec34c172012-02-01 10:53:05 +0000673static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700674{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700675 struct e1000_mac_info *mac = &hw->mac;
676
677 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700678 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700679
680 /* Set mta register count */
681 mac->mta_reg_count = 32;
682 /* Set rar entry count */
683 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
684 if (mac->type == e1000_ich8lan)
685 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000686 /* FWSM register */
687 mac->has_fwsm = true;
688 /* ARC subsystem not supported */
689 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000690 /* Adaptive IFS supported */
691 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700692
Bruce Allan2fbe4522012-04-19 03:21:47 +0000693 /* LED and other operations */
Bruce Allana4f58f52009-06-02 11:29:18 +0000694 switch (mac->type) {
695 case e1000_ich8lan:
696 case e1000_ich9lan:
697 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000698 /* check management mode */
699 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000700 /* ID LED init */
Bruce Alland1964eb2012-02-22 09:02:21 +0000701 mac->ops.id_led_init = e1000e_id_led_init_generic;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000702 /* blink LED */
703 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000704 /* setup LED */
705 mac->ops.setup_led = e1000e_setup_led_generic;
706 /* cleanup LED */
707 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
708 /* turn on/off LED */
709 mac->ops.led_on = e1000_led_on_ich8lan;
710 mac->ops.led_off = e1000_led_off_ich8lan;
711 break;
Bruce Alland3738bb2010-06-16 13:27:28 +0000712 case e1000_pch2lan:
Bruce Allan69e1e012012-04-14 03:28:50 +0000713 mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
714 mac->ops.rar_set = e1000_rar_set_pch2lan;
715 /* fall-through */
Bruce Allan2fbe4522012-04-19 03:21:47 +0000716 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000717 case e1000_pch_spt:
Bruce Allan69e1e012012-04-14 03:28:50 +0000718 case e1000_pchlan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000719 /* check management mode */
720 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000721 /* ID LED init */
722 mac->ops.id_led_init = e1000_id_led_init_pchlan;
723 /* setup LED */
724 mac->ops.setup_led = e1000_setup_led_pchlan;
725 /* cleanup LED */
726 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
727 /* turn on/off LED */
728 mac->ops.led_on = e1000_led_on_pchlan;
729 mac->ops.led_off = e1000_led_off_pchlan;
730 break;
731 default:
732 break;
733 }
734
David Ertman79849eb2015-02-10 09:10:43 +0000735 if ((mac->type == e1000_pch_lpt) || (mac->type == e1000_pch_spt)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000736 mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
737 mac->ops.rar_set = e1000_rar_set_pch_lpt;
Bruce Allanea8179a2013-03-06 09:02:47 +0000738 mac->ops.setup_physical_interface =
739 e1000_setup_copper_link_pch_lpt;
David Ertmanb3e5bf12014-05-06 03:50:17 +0000740 mac->ops.rar_get_count = e1000_rar_get_count_pch_lpt;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000741 }
742
Auke Kokbc7f75f2007-09-17 12:30:59 -0700743 /* Enable PCS Lock-loss workaround for ICH8 */
744 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000745 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700746
747 return 0;
748}
749
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000750/**
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000751 * __e1000_access_emi_reg_locked - Read/write EMI register
752 * @hw: pointer to the HW structure
753 * @addr: EMI address to program
754 * @data: pointer to value to read/write from/to the EMI address
755 * @read: boolean flag to indicate read or write
756 *
757 * This helper function assumes the SW/FW/HW Semaphore is already acquired.
758 **/
759static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
760 u16 *data, bool read)
761{
Bruce Allan70806a72013-01-05 05:08:37 +0000762 s32 ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000763
764 ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
765 if (ret_val)
766 return ret_val;
767
768 if (read)
769 ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
770 else
771 ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);
772
773 return ret_val;
774}
775
776/**
777 * e1000_read_emi_reg_locked - Read Extended Management Interface register
778 * @hw: pointer to the HW structure
779 * @addr: EMI address to program
780 * @data: value to be read from the EMI address
781 *
782 * Assumes the SW/FW/HW Semaphore is already acquired.
783 **/
Bruce Allan203e4152012-12-05 08:40:59 +0000784s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000785{
786 return __e1000_access_emi_reg_locked(hw, addr, data, true);
787}
788
789/**
790 * e1000_write_emi_reg_locked - Write Extended Management Interface register
791 * @hw: pointer to the HW structure
792 * @addr: EMI address to program
793 * @data: value to be written to the EMI address
794 *
795 * Assumes the SW/FW/HW Semaphore is already acquired.
796 **/
Bruce Alland495bcb2013-03-20 07:23:11 +0000797s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000798{
799 return __e1000_access_emi_reg_locked(hw, addr, &data, false);
800}
801
802/**
Bruce Allane52997f2010-06-16 13:27:49 +0000803 * e1000_set_eee_pchlan - Enable/disable EEE support
804 * @hw: pointer to the HW structure
805 *
Bruce Allan3d4d5752012-12-05 06:26:08 +0000806 * Enable/disable EEE based on setting in dev_spec structure, the duplex of
807 * the link and the EEE capabilities of the link partner. The LPI Control
808 * register bits will remain set only if/when link is up.
David Ertmana03206e2014-01-24 23:07:48 +0000809 *
810 * EEE LPI must not be asserted earlier than one second after link is up.
811 * On 82579, EEE LPI should not be enabled until such time otherwise there
812 * can be link issues with some switches. Other devices can have EEE LPI
813 * enabled immediately upon link up since they have a timer in hardware which
814 * prevents LPI from being asserted too early.
Bruce Allane52997f2010-06-16 13:27:49 +0000815 **/
David Ertmana03206e2014-01-24 23:07:48 +0000816s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
Bruce Allane52997f2010-06-16 13:27:49 +0000817{
Bruce Allan2fbe4522012-04-19 03:21:47 +0000818 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan3d4d5752012-12-05 06:26:08 +0000819 s32 ret_val;
Bruce Alland495bcb2013-03-20 07:23:11 +0000820 u16 lpa, pcs_status, adv, adv_addr, lpi_ctrl, data;
Bruce Allane52997f2010-06-16 13:27:49 +0000821
Bruce Alland495bcb2013-03-20 07:23:11 +0000822 switch (hw->phy.type) {
823 case e1000_phy_82579:
824 lpa = I82579_EEE_LP_ABILITY;
825 pcs_status = I82579_EEE_PCS_STATUS;
826 adv_addr = I82579_EEE_ADVERTISEMENT;
827 break;
828 case e1000_phy_i217:
829 lpa = I217_EEE_LP_ABILITY;
830 pcs_status = I217_EEE_PCS_STATUS;
831 adv_addr = I217_EEE_ADVERTISEMENT;
832 break;
833 default:
Bruce Allan5015e532012-02-08 02:55:56 +0000834 return 0;
Bruce Alland495bcb2013-03-20 07:23:11 +0000835 }
Bruce Allane52997f2010-06-16 13:27:49 +0000836
Bruce Allan3d4d5752012-12-05 06:26:08 +0000837 ret_val = hw->phy.ops.acquire(hw);
Bruce Allane52997f2010-06-16 13:27:49 +0000838 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000839 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000840
Bruce Allan3d4d5752012-12-05 06:26:08 +0000841 ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000842 if (ret_val)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000843 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000844
Bruce Allan3d4d5752012-12-05 06:26:08 +0000845 /* Clear bits that enable EEE in various speeds */
846 lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;
847
848 /* Enable EEE if not disabled by user */
849 if (!dev_spec->eee_disable) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000850 /* Save off link partner's EEE ability */
Bruce Allan3d4d5752012-12-05 06:26:08 +0000851 ret_val = e1000_read_emi_reg_locked(hw, lpa,
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000852 &dev_spec->eee_lp_ability);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000853 if (ret_val)
854 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000855
Bruce Alland495bcb2013-03-20 07:23:11 +0000856 /* Read EEE advertisement */
857 ret_val = e1000_read_emi_reg_locked(hw, adv_addr, &adv);
858 if (ret_val)
859 goto release;
860
Bruce Allan3d4d5752012-12-05 06:26:08 +0000861 /* Enable EEE only for speeds in which the link partner is
Bruce Alland495bcb2013-03-20 07:23:11 +0000862 * EEE capable and for which we advertise EEE.
Bruce Allan2fbe4522012-04-19 03:21:47 +0000863 */
Bruce Alland495bcb2013-03-20 07:23:11 +0000864 if (adv & dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000865 lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
866
Bruce Alland495bcb2013-03-20 07:23:11 +0000867 if (adv & dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000868 e1e_rphy_locked(hw, MII_LPA, &data);
869 if (data & LPA_100FULL)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000870 lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
871 else
872 /* EEE is not supported in 100Half, so ignore
873 * partner's EEE in 100 ability if full-duplex
874 * is not advertised.
875 */
876 dev_spec->eee_lp_ability &=
877 ~I82579_EEE_100_SUPPORTED;
878 }
Bruce Allan2fbe4522012-04-19 03:21:47 +0000879 }
880
David Ertman7142a552014-05-01 01:22:26 +0000881 if (hw->phy.type == e1000_phy_82579) {
882 ret_val = e1000_read_emi_reg_locked(hw, I82579_LPI_PLL_SHUT,
883 &data);
884 if (ret_val)
885 goto release;
886
887 data &= ~I82579_LPI_100_PLL_SHUT;
888 ret_val = e1000_write_emi_reg_locked(hw, I82579_LPI_PLL_SHUT,
889 data);
890 }
891
Bruce Alland495bcb2013-03-20 07:23:11 +0000892 /* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
893 ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
894 if (ret_val)
895 goto release;
896
Bruce Allan3d4d5752012-12-05 06:26:08 +0000897 ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
898release:
899 hw->phy.ops.release(hw);
900
901 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000902}
903
904/**
Bruce Allane08f6262013-02-20 03:06:34 +0000905 * e1000_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP
906 * @hw: pointer to the HW structure
907 * @link: link up bool flag
908 *
909 * When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications
910 * preventing further DMA write requests. Workaround the issue by disabling
911 * the de-assertion of the clock request when in 1Gpbs mode.
Bruce Allane0236ad2013-06-21 09:07:13 +0000912 * Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link
913 * speeds in order to avoid Tx hangs.
Bruce Allane08f6262013-02-20 03:06:34 +0000914 **/
915static s32 e1000_k1_workaround_lpt_lp(struct e1000_hw *hw, bool link)
916{
917 u32 fextnvm6 = er32(FEXTNVM6);
Bruce Allane0236ad2013-06-21 09:07:13 +0000918 u32 status = er32(STATUS);
Bruce Allane08f6262013-02-20 03:06:34 +0000919 s32 ret_val = 0;
Bruce Allane0236ad2013-06-21 09:07:13 +0000920 u16 reg;
Bruce Allane08f6262013-02-20 03:06:34 +0000921
Bruce Allane0236ad2013-06-21 09:07:13 +0000922 if (link && (status & E1000_STATUS_SPEED_1000)) {
Bruce Allane08f6262013-02-20 03:06:34 +0000923 ret_val = hw->phy.ops.acquire(hw);
924 if (ret_val)
925 return ret_val;
926
927 ret_val =
928 e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000929 &reg);
Bruce Allane08f6262013-02-20 03:06:34 +0000930 if (ret_val)
931 goto release;
932
933 ret_val =
934 e1000e_write_kmrn_reg_locked(hw,
935 E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000936 reg &
Bruce Allane08f6262013-02-20 03:06:34 +0000937 ~E1000_KMRNCTRLSTA_K1_ENABLE);
938 if (ret_val)
939 goto release;
940
941 usleep_range(10, 20);
942
943 ew32(FEXTNVM6, fextnvm6 | E1000_FEXTNVM6_REQ_PLL_CLK);
944
945 ret_val =
946 e1000e_write_kmrn_reg_locked(hw,
947 E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000948 reg);
Bruce Allane08f6262013-02-20 03:06:34 +0000949release:
950 hw->phy.ops.release(hw);
951 } else {
952 /* clear FEXTNVM6 bit 8 on link down or 10/100 */
Bruce Allane0236ad2013-06-21 09:07:13 +0000953 fextnvm6 &= ~E1000_FEXTNVM6_REQ_PLL_CLK;
954
David Ertman79849eb2015-02-10 09:10:43 +0000955 if ((hw->phy.revision > 5) || !link ||
956 ((status & E1000_STATUS_SPEED_100) &&
957 (status & E1000_STATUS_FD)))
Bruce Allane0236ad2013-06-21 09:07:13 +0000958 goto update_fextnvm6;
959
960 ret_val = e1e_rphy(hw, I217_INBAND_CTRL, &reg);
961 if (ret_val)
962 return ret_val;
963
964 /* Clear link status transmit timeout */
965 reg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK;
966
967 if (status & E1000_STATUS_SPEED_100) {
968 /* Set inband Tx timeout to 5x10us for 100Half */
969 reg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
970
971 /* Do not extend the K1 entry latency for 100Half */
972 fextnvm6 &= ~E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
973 } else {
974 /* Set inband Tx timeout to 50x10us for 10Full/Half */
975 reg |= 50 <<
976 I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
977
978 /* Extend the K1 entry latency for 10 Mbps */
979 fextnvm6 |= E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
980 }
981
982 ret_val = e1e_wphy(hw, I217_INBAND_CTRL, reg);
983 if (ret_val)
984 return ret_val;
985
986update_fextnvm6:
987 ew32(FEXTNVM6, fextnvm6);
Bruce Allane08f6262013-02-20 03:06:34 +0000988 }
989
990 return ret_val;
991}
992
993/**
Bruce Allancf8fb732013-03-06 09:03:02 +0000994 * e1000_platform_pm_pch_lpt - Set platform power management values
995 * @hw: pointer to the HW structure
996 * @link: bool indicating link status
997 *
998 * Set the Latency Tolerance Reporting (LTR) values for the "PCIe-like"
999 * GbE MAC in the Lynx Point PCH based on Rx buffer size and link speed
1000 * when link is up (which must not exceed the maximum latency supported
1001 * by the platform), otherwise specify there is no LTR requirement.
1002 * Unlike true-PCIe devices which set the LTR maximum snoop/no-snoop
1003 * latencies in the LTR Extended Capability Structure in the PCIe Extended
1004 * Capability register set, on this device LTR is set by writing the
1005 * equivalent snoop/no-snoop latencies in the LTRV register in the MAC and
1006 * set the SEND bit to send an Intel On-chip System Fabric sideband (IOSF-SB)
1007 * message to the PMC.
1008 **/
1009static s32 e1000_platform_pm_pch_lpt(struct e1000_hw *hw, bool link)
1010{
1011 u32 reg = link << (E1000_LTRV_REQ_SHIFT + E1000_LTRV_NOSNOOP_SHIFT) |
1012 link << E1000_LTRV_REQ_SHIFT | E1000_LTRV_SEND;
1013 u16 lat_enc = 0; /* latency encoded */
1014
1015 if (link) {
1016 u16 speed, duplex, scale = 0;
1017 u16 max_snoop, max_nosnoop;
1018 u16 max_ltr_enc; /* max LTR latency encoded */
Jeff Kirsher30544af2015-05-02 01:20:04 -07001019 u64 value;
Bruce Allancf8fb732013-03-06 09:03:02 +00001020 u32 rxa;
1021
1022 if (!hw->adapter->max_frame_size) {
1023 e_dbg("max_frame_size not set.\n");
1024 return -E1000_ERR_CONFIG;
1025 }
1026
1027 hw->mac.ops.get_link_up_info(hw, &speed, &duplex);
1028 if (!speed) {
1029 e_dbg("Speed not set.\n");
1030 return -E1000_ERR_CONFIG;
1031 }
1032
1033 /* Rx Packet Buffer Allocation size (KB) */
1034 rxa = er32(PBA) & E1000_PBA_RXA_MASK;
1035
1036 /* Determine the maximum latency tolerated by the device.
1037 *
1038 * Per the PCIe spec, the tolerated latencies are encoded as
1039 * a 3-bit encoded scale (only 0-5 are valid) multiplied by
1040 * a 10-bit value (0-1023) to provide a range from 1 ns to
1041 * 2^25*(2^10-1) ns. The scale is encoded as 0=2^0ns,
1042 * 1=2^5ns, 2=2^10ns,...5=2^25ns.
1043 */
Yanir Lubetkinbfc94732015-04-22 05:55:43 +03001044 rxa *= 512;
1045 value = (rxa > hw->adapter->max_frame_size) ?
1046 (rxa - hw->adapter->max_frame_size) * (16000 / speed) :
1047 0;
Bruce Allancf8fb732013-03-06 09:03:02 +00001048
Bruce Allancf8fb732013-03-06 09:03:02 +00001049 while (value > PCI_LTR_VALUE_MASK) {
1050 scale++;
Jacob Keller18dd2392016-04-13 16:08:32 -07001051 value = DIV_ROUND_UP(value, BIT(5));
Bruce Allancf8fb732013-03-06 09:03:02 +00001052 }
1053 if (scale > E1000_LTRV_SCALE_MAX) {
1054 e_dbg("Invalid LTR latency scale %d\n", scale);
1055 return -E1000_ERR_CONFIG;
1056 }
1057 lat_enc = (u16)((scale << PCI_LTR_SCALE_SHIFT) | value);
1058
1059 /* Determine the maximum latency tolerated by the platform */
1060 pci_read_config_word(hw->adapter->pdev, E1000_PCI_LTR_CAP_LPT,
1061 &max_snoop);
1062 pci_read_config_word(hw->adapter->pdev,
1063 E1000_PCI_LTR_CAP_LPT + 2, &max_nosnoop);
1064 max_ltr_enc = max_t(u16, max_snoop, max_nosnoop);
1065
1066 if (lat_enc > max_ltr_enc)
1067 lat_enc = max_ltr_enc;
1068 }
1069
1070 /* Set Snoop and No-Snoop latencies the same */
1071 reg |= lat_enc | (lat_enc << E1000_LTRV_NOSNOOP_SHIFT);
1072 ew32(LTRV, reg);
1073
1074 return 0;
1075}
1076
1077/**
David Ertman74f350e2014-02-22 03:15:17 +00001078 * e1000_enable_ulp_lpt_lp - configure Ultra Low Power mode for LynxPoint-LP
1079 * @hw: pointer to the HW structure
1080 * @to_sx: boolean indicating a system power state transition to Sx
1081 *
1082 * When link is down, configure ULP mode to significantly reduce the power
1083 * to the PHY. If on a Manageability Engine (ME) enabled system, tell the
1084 * ME firmware to start the ULP configuration. If not on an ME enabled
1085 * system, configure the ULP mode by software.
1086 */
1087s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx)
1088{
1089 u32 mac_reg;
1090 s32 ret_val = 0;
1091 u16 phy_reg;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001092 u16 oem_reg = 0;
David Ertman74f350e2014-02-22 03:15:17 +00001093
1094 if ((hw->mac.type < e1000_pch_lpt) ||
1095 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) ||
1096 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) ||
1097 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) ||
1098 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) ||
1099 (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_on))
1100 return 0;
1101
1102 if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) {
1103 /* Request ME configure ULP mode in the PHY */
1104 mac_reg = er32(H2ME);
1105 mac_reg |= E1000_H2ME_ULP | E1000_H2ME_ENFORCE_SETTINGS;
1106 ew32(H2ME, mac_reg);
1107
1108 goto out;
1109 }
1110
1111 if (!to_sx) {
1112 int i = 0;
1113
1114 /* Poll up to 5 seconds for Cable Disconnected indication */
1115 while (!(er32(FEXT) & E1000_FEXT_PHY_CABLE_DISCONNECTED)) {
1116 /* Bail if link is re-acquired */
1117 if (er32(STATUS) & E1000_STATUS_LU)
1118 return -E1000_ERR_PHY;
1119
1120 if (i++ == 100)
1121 break;
1122
1123 msleep(50);
1124 }
1125 e_dbg("CABLE_DISCONNECTED %s set after %dmsec\n",
1126 (er32(FEXT) &
1127 E1000_FEXT_PHY_CABLE_DISCONNECTED) ? "" : "not", i * 50);
1128 }
1129
1130 ret_val = hw->phy.ops.acquire(hw);
1131 if (ret_val)
1132 goto out;
1133
1134 /* Force SMBus mode in PHY */
1135 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg);
1136 if (ret_val)
1137 goto release;
1138 phy_reg |= CV_SMB_CTRL_FORCE_SMBUS;
1139 e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg);
1140
1141 /* Force SMBus mode in MAC */
1142 mac_reg = er32(CTRL_EXT);
1143 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
1144 ew32(CTRL_EXT, mac_reg);
1145
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001146 /* Si workaround for ULP entry flow on i127/rev6 h/w. Enable
1147 * LPLU and disable Gig speed when entering ULP
1148 */
1149 if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6)) {
1150 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_OEM_BITS,
1151 &oem_reg);
1152 if (ret_val)
1153 goto release;
1154
1155 phy_reg = oem_reg;
1156 phy_reg |= HV_OEM_BITS_LPLU | HV_OEM_BITS_GBE_DIS;
1157
1158 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS,
1159 phy_reg);
1160
1161 if (ret_val)
1162 goto release;
1163 }
1164
David Ertman74f350e2014-02-22 03:15:17 +00001165 /* Set Inband ULP Exit, Reset to SMBus mode and
1166 * Disable SMBus Release on PERST# in PHY
1167 */
1168 ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg);
1169 if (ret_val)
1170 goto release;
1171 phy_reg |= (I218_ULP_CONFIG1_RESET_TO_SMBUS |
1172 I218_ULP_CONFIG1_DISABLE_SMB_PERST);
1173 if (to_sx) {
1174 if (er32(WUFC) & E1000_WUFC_LNKC)
1175 phy_reg |= I218_ULP_CONFIG1_WOL_HOST;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001176 else
1177 phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST;
David Ertman74f350e2014-02-22 03:15:17 +00001178
1179 phy_reg |= I218_ULP_CONFIG1_STICKY_ULP;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001180 phy_reg &= ~I218_ULP_CONFIG1_INBAND_EXIT;
David Ertman74f350e2014-02-22 03:15:17 +00001181 } else {
1182 phy_reg |= I218_ULP_CONFIG1_INBAND_EXIT;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001183 phy_reg &= ~I218_ULP_CONFIG1_STICKY_ULP;
1184 phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST;
David Ertman74f350e2014-02-22 03:15:17 +00001185 }
1186 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1187
1188 /* Set Disable SMBus Release on PERST# in MAC */
1189 mac_reg = er32(FEXTNVM7);
1190 mac_reg |= E1000_FEXTNVM7_DISABLE_SMB_PERST;
1191 ew32(FEXTNVM7, mac_reg);
1192
1193 /* Commit ULP changes in PHY by starting auto ULP configuration */
1194 phy_reg |= I218_ULP_CONFIG1_START;
1195 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001196
1197 if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6) &&
1198 to_sx && (er32(STATUS) & E1000_STATUS_LU)) {
1199 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS,
1200 oem_reg);
1201 if (ret_val)
1202 goto release;
1203 }
1204
David Ertman74f350e2014-02-22 03:15:17 +00001205release:
1206 hw->phy.ops.release(hw);
1207out:
1208 if (ret_val)
1209 e_dbg("Error in ULP enable flow: %d\n", ret_val);
1210 else
1211 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_on;
1212
1213 return ret_val;
1214}
1215
1216/**
1217 * e1000_disable_ulp_lpt_lp - unconfigure Ultra Low Power mode for LynxPoint-LP
1218 * @hw: pointer to the HW structure
1219 * @force: boolean indicating whether or not to force disabling ULP
1220 *
1221 * Un-configure ULP mode when link is up, the system is transitioned from
1222 * Sx or the driver is unloaded. If on a Manageability Engine (ME) enabled
1223 * system, poll for an indication from ME that ULP has been un-configured.
1224 * If not on an ME enabled system, un-configure the ULP mode by software.
1225 *
1226 * During nominal operation, this function is called when link is acquired
1227 * to disable ULP mode (force=false); otherwise, for example when unloading
1228 * the driver or during Sx->S0 transitions, this is called with force=true
1229 * to forcibly disable ULP.
1230 */
1231static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force)
1232{
1233 s32 ret_val = 0;
1234 u32 mac_reg;
1235 u16 phy_reg;
1236 int i = 0;
1237
1238 if ((hw->mac.type < e1000_pch_lpt) ||
1239 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) ||
1240 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) ||
1241 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) ||
1242 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) ||
1243 (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_off))
1244 return 0;
1245
1246 if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) {
1247 if (force) {
1248 /* Request ME un-configure ULP mode in the PHY */
1249 mac_reg = er32(H2ME);
1250 mac_reg &= ~E1000_H2ME_ULP;
1251 mac_reg |= E1000_H2ME_ENFORCE_SETTINGS;
1252 ew32(H2ME, mac_reg);
1253 }
1254
Raanan Avargil6721e9d2015-12-22 15:35:01 +02001255 /* Poll up to 300msec for ME to clear ULP_CFG_DONE. */
David Ertman74f350e2014-02-22 03:15:17 +00001256 while (er32(FWSM) & E1000_FWSM_ULP_CFG_DONE) {
Raanan Avargil6721e9d2015-12-22 15:35:01 +02001257 if (i++ == 30) {
David Ertman74f350e2014-02-22 03:15:17 +00001258 ret_val = -E1000_ERR_PHY;
1259 goto out;
1260 }
1261
1262 usleep_range(10000, 20000);
1263 }
1264 e_dbg("ULP_CONFIG_DONE cleared after %dmsec\n", i * 10);
1265
1266 if (force) {
1267 mac_reg = er32(H2ME);
1268 mac_reg &= ~E1000_H2ME_ENFORCE_SETTINGS;
1269 ew32(H2ME, mac_reg);
1270 } else {
1271 /* Clear H2ME.ULP after ME ULP configuration */
1272 mac_reg = er32(H2ME);
1273 mac_reg &= ~E1000_H2ME_ULP;
1274 ew32(H2ME, mac_reg);
1275 }
1276
1277 goto out;
1278 }
1279
1280 ret_val = hw->phy.ops.acquire(hw);
1281 if (ret_val)
1282 goto out;
1283
1284 if (force)
1285 /* Toggle LANPHYPC Value bit */
1286 e1000_toggle_lanphypc_pch_lpt(hw);
1287
1288 /* Unforce SMBus mode in PHY */
1289 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg);
1290 if (ret_val) {
1291 /* The MAC might be in PCIe mode, so temporarily force to
1292 * SMBus mode in order to access the PHY.
1293 */
1294 mac_reg = er32(CTRL_EXT);
1295 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
1296 ew32(CTRL_EXT, mac_reg);
1297
1298 msleep(50);
1299
1300 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL,
1301 &phy_reg);
1302 if (ret_val)
1303 goto release;
1304 }
1305 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
1306 e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg);
1307
1308 /* Unforce SMBus mode in MAC */
1309 mac_reg = er32(CTRL_EXT);
1310 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
1311 ew32(CTRL_EXT, mac_reg);
1312
1313 /* When ULP mode was previously entered, K1 was disabled by the
1314 * hardware. Re-Enable K1 in the PHY when exiting ULP.
1315 */
1316 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_PM_CTRL, &phy_reg);
1317 if (ret_val)
1318 goto release;
1319 phy_reg |= HV_PM_CTRL_K1_ENABLE;
1320 e1000_write_phy_reg_hv_locked(hw, HV_PM_CTRL, phy_reg);
1321
1322 /* Clear ULP enabled configuration */
1323 ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg);
1324 if (ret_val)
1325 goto release;
1326 phy_reg &= ~(I218_ULP_CONFIG1_IND |
1327 I218_ULP_CONFIG1_STICKY_ULP |
1328 I218_ULP_CONFIG1_RESET_TO_SMBUS |
1329 I218_ULP_CONFIG1_WOL_HOST |
1330 I218_ULP_CONFIG1_INBAND_EXIT |
Raanan Avargilc5c6d0772015-12-22 15:35:04 +02001331 I218_ULP_CONFIG1_EN_ULP_LANPHYPC |
1332 I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST |
David Ertman74f350e2014-02-22 03:15:17 +00001333 I218_ULP_CONFIG1_DISABLE_SMB_PERST);
1334 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1335
1336 /* Commit ULP changes by starting auto ULP configuration */
1337 phy_reg |= I218_ULP_CONFIG1_START;
1338 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1339
1340 /* Clear Disable SMBus Release on PERST# in MAC */
1341 mac_reg = er32(FEXTNVM7);
1342 mac_reg &= ~E1000_FEXTNVM7_DISABLE_SMB_PERST;
1343 ew32(FEXTNVM7, mac_reg);
1344
1345release:
1346 hw->phy.ops.release(hw);
1347 if (force) {
1348 e1000_phy_hw_reset(hw);
1349 msleep(50);
1350 }
1351out:
1352 if (ret_val)
1353 e_dbg("Error in ULP disable flow: %d\n", ret_val);
1354 else
1355 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_off;
1356
1357 return ret_val;
1358}
1359
1360/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001361 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
1362 * @hw: pointer to the HW structure
1363 *
1364 * Checks to see of the link status of the hardware has changed. If a
1365 * change in link status has been detected, then we read the PHY registers
1366 * to get the current speed/duplex if link exists.
Benjamin Poirierd5983472017-12-11 16:26:40 +09001367 *
1368 * Returns a negative error code (-E1000_ERR_*) or 0 (link down) or 1 (link
1369 * up).
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001370 **/
1371static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
1372{
1373 struct e1000_mac_info *mac = &hw->mac;
David Ertman79849eb2015-02-10 09:10:43 +00001374 s32 ret_val, tipg_reg = 0;
1375 u16 emi_addr, emi_val = 0;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001376 bool link;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001377 u16 phy_reg;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001378
Bruce Allane921eb12012-11-28 09:28:37 +00001379 /* We only want to go out to the PHY registers to see if Auto-Neg
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001380 * has completed and/or if our link status has changed. The
1381 * get_link_status flag is set upon receiving a Link Status
1382 * Change or Rx Sequence Error interrupt.
1383 */
Bruce Allan5015e532012-02-08 02:55:56 +00001384 if (!mac->get_link_status)
Benjamin Poirierd5983472017-12-11 16:26:40 +09001385 return 1;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001386
Bruce Allane921eb12012-11-28 09:28:37 +00001387 /* First we want to see if the MII Status Register reports
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001388 * link. If so, then we want to get the current speed/duplex
1389 * of the PHY.
1390 */
1391 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
1392 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001393 return ret_val;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001394
Bruce Allan1d5846b2009-10-29 13:46:05 +00001395 if (hw->mac.type == e1000_pchlan) {
1396 ret_val = e1000_k1_gig_workaround_hv(hw, link);
1397 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001398 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001399 }
1400
David Ertmanfbb9ab12014-04-22 05:48:54 +00001401 /* When connected at 10Mbps half-duplex, some parts are excessively
Bruce Allan772d05c2013-03-06 09:02:36 +00001402 * aggressive resulting in many collisions. To avoid this, increase
1403 * the IPG and reduce Rx latency in the PHY.
1404 */
David Ertmanfbb9ab12014-04-22 05:48:54 +00001405 if (((hw->mac.type == e1000_pch2lan) ||
David Ertman79849eb2015-02-10 09:10:43 +00001406 (hw->mac.type == e1000_pch_lpt) ||
1407 (hw->mac.type == e1000_pch_spt)) && link) {
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001408 u16 speed, duplex;
David Ertman6cf08d12014-04-05 06:07:00 +00001409
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001410 e1000e_get_speed_and_duplex_copper(hw, &speed, &duplex);
David Ertman79849eb2015-02-10 09:10:43 +00001411 tipg_reg = er32(TIPG);
1412 tipg_reg &= ~E1000_TIPG_IPGT_MASK;
1413
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001414 if (duplex == HALF_DUPLEX && speed == SPEED_10) {
David Ertman79849eb2015-02-10 09:10:43 +00001415 tipg_reg |= 0xFF;
Bruce Allan772d05c2013-03-06 09:02:36 +00001416 /* Reduce Rx latency in analog PHY */
David Ertman79849eb2015-02-10 09:10:43 +00001417 emi_val = 0;
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001418 } else if (hw->mac.type == e1000_pch_spt &&
1419 duplex == FULL_DUPLEX && speed != SPEED_1000) {
1420 tipg_reg |= 0xC;
1421 emi_val = 1;
David Ertman79849eb2015-02-10 09:10:43 +00001422 } else {
Bruce Allan772d05c2013-03-06 09:02:36 +00001423
David Ertman79849eb2015-02-10 09:10:43 +00001424 /* Roll back the default values */
1425 tipg_reg |= 0x08;
1426 emi_val = 1;
Bruce Allan772d05c2013-03-06 09:02:36 +00001427 }
David Ertman79849eb2015-02-10 09:10:43 +00001428
1429 ew32(TIPG, tipg_reg);
1430
1431 ret_val = hw->phy.ops.acquire(hw);
1432 if (ret_val)
1433 return ret_val;
1434
1435 if (hw->mac.type == e1000_pch2lan)
1436 emi_addr = I82579_RX_CONFIG;
1437 else
1438 emi_addr = I217_RX_CONFIG;
1439 ret_val = e1000_write_emi_reg_locked(hw, emi_addr, emi_val);
1440
Raanan Avargil74f31292015-12-22 15:35:02 +02001441 if (hw->mac.type == e1000_pch_lpt ||
1442 hw->mac.type == e1000_pch_spt) {
1443 u16 phy_reg;
1444
1445 e1e_rphy_locked(hw, I217_PLL_CLOCK_GATE_REG, &phy_reg);
1446 phy_reg &= ~I217_PLL_CLOCK_GATE_MASK;
1447 if (speed == SPEED_100 || speed == SPEED_10)
1448 phy_reg |= 0x3E8;
1449 else
1450 phy_reg |= 0xFA;
1451 e1e_wphy_locked(hw, I217_PLL_CLOCK_GATE_REG, phy_reg);
1452 }
David Ertman79849eb2015-02-10 09:10:43 +00001453 hw->phy.ops.release(hw);
1454
1455 if (ret_val)
1456 return ret_val;
Yanir Lubetkin93cbfc72015-06-10 01:16:01 +03001457
1458 if (hw->mac.type == e1000_pch_spt) {
1459 u16 data;
1460 u16 ptr_gap;
1461
1462 if (speed == SPEED_1000) {
1463 ret_val = hw->phy.ops.acquire(hw);
1464 if (ret_val)
1465 return ret_val;
1466
1467 ret_val = e1e_rphy_locked(hw,
1468 PHY_REG(776, 20),
1469 &data);
1470 if (ret_val) {
1471 hw->phy.ops.release(hw);
1472 return ret_val;
1473 }
1474
1475 ptr_gap = (data & (0x3FF << 2)) >> 2;
1476 if (ptr_gap < 0x18) {
1477 data &= ~(0x3FF << 2);
1478 data |= (0x18 << 2);
1479 ret_val =
1480 e1e_wphy_locked(hw,
1481 PHY_REG(776, 20),
1482 data);
1483 }
1484 hw->phy.ops.release(hw);
1485 if (ret_val)
1486 return ret_val;
Raanan Avargilc26f40d2015-12-22 15:35:03 +02001487 } else {
1488 ret_val = hw->phy.ops.acquire(hw);
1489 if (ret_val)
1490 return ret_val;
1491
1492 ret_val = e1e_wphy_locked(hw,
1493 PHY_REG(776, 20),
1494 0xC023);
1495 hw->phy.ops.release(hw);
1496 if (ret_val)
1497 return ret_val;
1498
Yanir Lubetkin93cbfc72015-06-10 01:16:01 +03001499 }
1500 }
1501 }
1502
1503 /* I217 Packet Loss issue:
1504 * ensure that FEXTNVM4 Beacon Duration is set correctly
1505 * on power up.
1506 * Set the Beacon Duration for I217 to 8 usec
1507 */
1508 if ((hw->mac.type == e1000_pch_lpt) || (hw->mac.type == e1000_pch_spt)) {
1509 u32 mac_reg;
1510
1511 mac_reg = er32(FEXTNVM4);
1512 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
1513 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1514 ew32(FEXTNVM4, mac_reg);
Bruce Allan772d05c2013-03-06 09:02:36 +00001515 }
1516
Bruce Allane08f6262013-02-20 03:06:34 +00001517 /* Work-around I218 hang issue */
1518 if ((hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
Bruce Allan91a3d822013-06-29 01:15:16 +00001519 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
1520 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM3) ||
Yanir Lubetkin352f8ea2015-06-10 01:16:03 +03001521 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V3)) {
Bruce Allane08f6262013-02-20 03:06:34 +00001522 ret_val = e1000_k1_workaround_lpt_lp(hw, link);
1523 if (ret_val)
1524 return ret_val;
1525 }
David Ertman79849eb2015-02-10 09:10:43 +00001526 if ((hw->mac.type == e1000_pch_lpt) ||
1527 (hw->mac.type == e1000_pch_spt)) {
Bruce Allancf8fb732013-03-06 09:03:02 +00001528 /* Set platform power management values for
1529 * Latency Tolerance Reporting (LTR)
1530 */
1531 ret_val = e1000_platform_pm_pch_lpt(hw, link);
1532 if (ret_val)
1533 return ret_val;
1534 }
1535
Bruce Allan2fbe4522012-04-19 03:21:47 +00001536 /* Clear link partner's EEE ability */
1537 hw->dev_spec.ich8lan.eee_lp_ability = 0;
1538
David Ertman79849eb2015-02-10 09:10:43 +00001539 /* FEXTNVM6 K1-off workaround */
1540 if (hw->mac.type == e1000_pch_spt) {
1541 u32 pcieanacfg = er32(PCIEANACFG);
1542 u32 fextnvm6 = er32(FEXTNVM6);
1543
1544 if (pcieanacfg & E1000_FEXTNVM6_K1_OFF_ENABLE)
1545 fextnvm6 |= E1000_FEXTNVM6_K1_OFF_ENABLE;
1546 else
1547 fextnvm6 &= ~E1000_FEXTNVM6_K1_OFF_ENABLE;
1548
1549 ew32(FEXTNVM6, fextnvm6);
1550 }
1551
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001552 if (!link)
Bruce Allane80bd1d2013-05-01 01:19:46 +00001553 return 0; /* No link detected */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001554
1555 mac->get_link_status = false;
1556
Bruce Allan1d2101a72011-07-22 06:21:56 +00001557 switch (hw->mac.type) {
1558 case e1000_pch2lan:
Bruce Allan831bd2e2010-09-22 17:16:18 +00001559 ret_val = e1000_k1_workaround_lv(hw);
1560 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001561 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001562 /* fall-thru */
1563 case e1000_pchlan:
1564 if (hw->phy.type == e1000_phy_82578) {
1565 ret_val = e1000_link_stall_workaround_hv(hw);
1566 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001567 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001568 }
1569
Bruce Allane921eb12012-11-28 09:28:37 +00001570 /* Workaround for PCHx parts in half-duplex:
Bruce Allan1d2101a72011-07-22 06:21:56 +00001571 * Set the number of preambles removed from the packet
1572 * when it is passed from the PHY to the MAC to prevent
1573 * the MAC from misinterpreting the packet type.
1574 */
1575 e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
1576 phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;
1577
1578 if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
Jacob Keller18dd2392016-04-13 16:08:32 -07001579 phy_reg |= BIT(HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);
Bruce Allan1d2101a72011-07-22 06:21:56 +00001580
1581 e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
1582 break;
1583 default:
1584 break;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001585 }
1586
Bruce Allane921eb12012-11-28 09:28:37 +00001587 /* Check if there was DownShift, must be checked
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001588 * immediately after link-up
1589 */
1590 e1000e_check_downshift(hw);
1591
Bruce Allane52997f2010-06-16 13:27:49 +00001592 /* Enable/Disable EEE after link up */
David Ertmana03206e2014-01-24 23:07:48 +00001593 if (hw->phy.type > e1000_phy_82579) {
1594 ret_val = e1000_set_eee_pchlan(hw);
1595 if (ret_val)
1596 return ret_val;
1597 }
Bruce Allane52997f2010-06-16 13:27:49 +00001598
Bruce Allane921eb12012-11-28 09:28:37 +00001599 /* If we are forcing speed/duplex, then we simply return since
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001600 * we have already determined whether we have link or not.
1601 */
Bruce Allan5015e532012-02-08 02:55:56 +00001602 if (!mac->autoneg)
Benjamin Poirier36dd98b2018-02-20 15:12:00 +09001603 return 1;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001604
Bruce Allane921eb12012-11-28 09:28:37 +00001605 /* Auto-Neg is enabled. Auto Speed Detection takes care
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001606 * of MAC speed/duplex configuration. So we only need to
1607 * configure Collision Distance in the MAC.
1608 */
Bruce Allan57cde762012-02-22 09:02:58 +00001609 mac->ops.config_collision_dist(hw);
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001610
Bruce Allane921eb12012-11-28 09:28:37 +00001611 /* Configure Flow Control now that Auto-Neg has completed.
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001612 * First, we need to restore the desired flow control
1613 * settings because we may have had to re-autoneg with a
1614 * different link partner.
1615 */
1616 ret_val = e1000e_config_fc_after_link_up(hw);
Benjamin Poirierd5983472017-12-11 16:26:40 +09001617 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001618 e_dbg("Error configuring flow control\n");
Benjamin Poirierd5983472017-12-11 16:26:40 +09001619 return ret_val;
1620 }
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001621
Benjamin Poirierd5983472017-12-11 16:26:40 +09001622 return 1;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001623}
1624
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07001625static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001626{
1627 struct e1000_hw *hw = &adapter->hw;
1628 s32 rc;
1629
Bruce Allanec34c172012-02-01 10:53:05 +00001630 rc = e1000_init_mac_params_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001631 if (rc)
1632 return rc;
1633
1634 rc = e1000_init_nvm_params_ich8lan(hw);
1635 if (rc)
1636 return rc;
1637
Bruce Alland3738bb2010-06-16 13:27:28 +00001638 switch (hw->mac.type) {
1639 case e1000_ich8lan:
1640 case e1000_ich9lan:
1641 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +00001642 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001643 break;
1644 case e1000_pchlan:
1645 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00001646 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00001647 case e1000_pch_spt:
Bruce Alland3738bb2010-06-16 13:27:28 +00001648 rc = e1000_init_phy_params_pchlan(hw);
1649 break;
1650 default:
1651 break;
1652 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001653 if (rc)
1654 return rc;
1655
Bruce Allane921eb12012-11-28 09:28:37 +00001656 /* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
Bruce Allan23e4f062011-02-25 07:44:51 +00001657 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
1658 */
1659 if ((adapter->hw.phy.type == e1000_phy_ife) ||
1660 ((adapter->hw.mac.type >= e1000_pch2lan) &&
1661 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +00001662 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
Alexander Duyck8084b862015-05-02 00:52:00 -07001663 adapter->max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +00001664
1665 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +00001666 }
1667
Auke Kokbc7f75f2007-09-17 12:30:59 -07001668 if ((adapter->hw.mac.type == e1000_ich8lan) &&
Bruce Allan462d5992011-09-30 08:07:11 +00001669 (adapter->hw.phy.type != e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001670 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
1671
Bruce Allanc6e7f512011-07-29 05:53:02 +00001672 /* Enable workaround for 82579 w/ ME enabled */
1673 if ((adapter->hw.mac.type == e1000_pch2lan) &&
1674 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
1675 adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;
1676
Auke Kokbc7f75f2007-09-17 12:30:59 -07001677 return 0;
1678}
1679
Thomas Gleixner717d4382008-10-02 16:33:40 -07001680static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -07001681
Auke Kokbc7f75f2007-09-17 12:30:59 -07001682/**
Bruce Allanca15df52009-10-26 11:23:43 +00001683 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
1684 * @hw: pointer to the HW structure
1685 *
1686 * Acquires the mutex for performing NVM operations.
1687 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001688static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +00001689{
1690 mutex_lock(&nvm_mutex);
1691
1692 return 0;
1693}
1694
1695/**
1696 * e1000_release_nvm_ich8lan - Release NVM mutex
1697 * @hw: pointer to the HW structure
1698 *
1699 * Releases the mutex used while performing NVM operations.
1700 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001701static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +00001702{
1703 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +00001704}
1705
Bruce Allanca15df52009-10-26 11:23:43 +00001706/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001707 * e1000_acquire_swflag_ich8lan - Acquire software control flag
1708 * @hw: pointer to the HW structure
1709 *
Bruce Allanca15df52009-10-26 11:23:43 +00001710 * Acquires the software control flag for performing PHY and select
1711 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001712 **/
1713static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
1714{
Bruce Allan373a88d2009-08-07 07:41:37 +00001715 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
1716 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001717
Bruce Allana90b4122011-10-07 03:50:38 +00001718 if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
1719 &hw->adapter->state)) {
Bruce Allan34c9ef82011-10-21 04:33:47 +00001720 e_dbg("contention for Phy access\n");
Bruce Allana90b4122011-10-07 03:50:38 +00001721 return -E1000_ERR_PHY;
1722 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001723
Auke Kokbc7f75f2007-09-17 12:30:59 -07001724 while (timeout) {
1725 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +00001726 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
1727 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001728
Auke Kokbc7f75f2007-09-17 12:30:59 -07001729 mdelay(1);
1730 timeout--;
1731 }
1732
1733 if (!timeout) {
Bruce Allana90b4122011-10-07 03:50:38 +00001734 e_dbg("SW has already locked the resource.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +00001735 ret_val = -E1000_ERR_CONFIG;
1736 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001737 }
1738
Bruce Allan53ac5a82009-10-26 11:23:06 +00001739 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +00001740
1741 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
1742 ew32(EXTCNF_CTRL, extcnf_ctrl);
1743
1744 while (timeout) {
1745 extcnf_ctrl = er32(EXTCNF_CTRL);
1746 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
1747 break;
1748
1749 mdelay(1);
1750 timeout--;
1751 }
1752
1753 if (!timeout) {
Bruce Allan434f1392011-12-16 00:46:54 +00001754 e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
Bruce Allana90b4122011-10-07 03:50:38 +00001755 er32(FWSM), extcnf_ctrl);
Bruce Allan373a88d2009-08-07 07:41:37 +00001756 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1757 ew32(EXTCNF_CTRL, extcnf_ctrl);
1758 ret_val = -E1000_ERR_CONFIG;
1759 goto out;
1760 }
1761
1762out:
1763 if (ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00001764 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Bruce Allan373a88d2009-08-07 07:41:37 +00001765
1766 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001767}
1768
1769/**
1770 * e1000_release_swflag_ich8lan - Release software control flag
1771 * @hw: pointer to the HW structure
1772 *
Bruce Allanca15df52009-10-26 11:23:43 +00001773 * Releases the software control flag for performing PHY and select
1774 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001775 **/
1776static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
1777{
1778 u32 extcnf_ctrl;
1779
1780 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +00001781
1782 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
1783 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1784 ew32(EXTCNF_CTRL, extcnf_ctrl);
1785 } else {
1786 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
1787 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001788
Bruce Allana90b4122011-10-07 03:50:38 +00001789 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001790}
1791
1792/**
Bruce Allan4662e822008-08-26 18:37:06 -07001793 * e1000_check_mng_mode_ich8lan - Checks management mode
1794 * @hw: pointer to the HW structure
1795 *
Bruce Allaneb7700d2010-06-16 13:27:05 +00001796 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -07001797 * This is a function pointer entry point only called by read/write
1798 * routines for the PHY and NVM parts.
1799 **/
1800static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
1801{
Bruce Allana708dd82009-11-20 23:28:37 +00001802 u32 fwsm;
1803
1804 fwsm = er32(FWSM);
David Ertman261a7d12014-05-13 00:02:12 +00001805 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
Bruce Allanf0ff4392013-02-20 04:05:39 +00001806 ((fwsm & E1000_FWSM_MODE_MASK) ==
David Ertman261a7d12014-05-13 00:02:12 +00001807 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allaneb7700d2010-06-16 13:27:05 +00001808}
Bruce Allan4662e822008-08-26 18:37:06 -07001809
Bruce Allaneb7700d2010-06-16 13:27:05 +00001810/**
1811 * e1000_check_mng_mode_pchlan - Checks management mode
1812 * @hw: pointer to the HW structure
1813 *
1814 * This checks if the adapter has iAMT enabled.
1815 * This is a function pointer entry point only called by read/write
1816 * routines for the PHY and NVM parts.
1817 **/
1818static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
1819{
1820 u32 fwsm;
1821
1822 fwsm = er32(FWSM);
1823 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
Bruce Allanf0ff4392013-02-20 04:05:39 +00001824 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -07001825}
1826
1827/**
Bruce Allan69e1e012012-04-14 03:28:50 +00001828 * e1000_rar_set_pch2lan - Set receive address register
1829 * @hw: pointer to the HW structure
1830 * @addr: pointer to the receive address
1831 * @index: receive address array register
1832 *
1833 * Sets the receive address array register at index to the address passed
1834 * in by addr. For 82579, RAR[0] is the base address register that is to
1835 * contain the MAC address but RAR[1-6] are reserved for manageability (ME).
1836 * Use SHRA[0-3] in place of those reserved for ME.
1837 **/
David Ertmanb3e5bf12014-05-06 03:50:17 +00001838static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
Bruce Allan69e1e012012-04-14 03:28:50 +00001839{
1840 u32 rar_low, rar_high;
1841
Bruce Allane921eb12012-11-28 09:28:37 +00001842 /* HW expects these in little endian so we reverse the byte order
Bruce Allan69e1e012012-04-14 03:28:50 +00001843 * from network order (big endian) to little endian
1844 */
1845 rar_low = ((u32)addr[0] |
1846 ((u32)addr[1] << 8) |
1847 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1848
1849 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1850
1851 /* If MAC address zero, no need to set the AV bit */
1852 if (rar_low || rar_high)
1853 rar_high |= E1000_RAH_AV;
1854
1855 if (index == 0) {
1856 ew32(RAL(index), rar_low);
1857 e1e_flush();
1858 ew32(RAH(index), rar_high);
1859 e1e_flush();
David Ertmanb3e5bf12014-05-06 03:50:17 +00001860 return 0;
Bruce Allan69e1e012012-04-14 03:28:50 +00001861 }
1862
David Ertmanc3a0dce2013-09-05 04:24:25 +00001863 /* RAR[1-6] are owned by manageability. Skip those and program the
1864 * next address into the SHRA register array.
1865 */
David Ertman96dee022014-03-05 07:50:46 +00001866 if (index < (u32)(hw->mac.rar_entry_count)) {
Bruce Allan69e1e012012-04-14 03:28:50 +00001867 s32 ret_val;
1868
1869 ret_val = e1000_acquire_swflag_ich8lan(hw);
1870 if (ret_val)
1871 goto out;
1872
1873 ew32(SHRAL(index - 1), rar_low);
1874 e1e_flush();
1875 ew32(SHRAH(index - 1), rar_high);
1876 e1e_flush();
1877
1878 e1000_release_swflag_ich8lan(hw);
1879
1880 /* verify the register updates */
1881 if ((er32(SHRAL(index - 1)) == rar_low) &&
1882 (er32(SHRAH(index - 1)) == rar_high))
David Ertmanb3e5bf12014-05-06 03:50:17 +00001883 return 0;
Bruce Allan69e1e012012-04-14 03:28:50 +00001884
1885 e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
1886 (index - 1), er32(FWSM));
1887 }
1888
1889out:
1890 e_dbg("Failed to write receive address at index %d\n", index);
David Ertmanb3e5bf12014-05-06 03:50:17 +00001891 return -E1000_ERR_CONFIG;
1892}
1893
1894/**
1895 * e1000_rar_get_count_pch_lpt - Get the number of available SHRA
1896 * @hw: pointer to the HW structure
1897 *
1898 * Get the number of available receive registers that the Host can
1899 * program. SHRA[0-10] are the shared receive address registers
1900 * that are shared between the Host and manageability engine (ME).
1901 * ME can reserve any number of addresses and the host needs to be
1902 * able to tell how many available registers it has access to.
1903 **/
1904static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw)
1905{
1906 u32 wlock_mac;
1907 u32 num_entries;
1908
1909 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1910 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1911
1912 switch (wlock_mac) {
1913 case 0:
1914 /* All SHRA[0..10] and RAR[0] available */
1915 num_entries = hw->mac.rar_entry_count;
1916 break;
1917 case 1:
1918 /* Only RAR[0] available */
1919 num_entries = 1;
1920 break;
1921 default:
1922 /* SHRA[0..(wlock_mac - 1)] available + RAR[0] */
1923 num_entries = wlock_mac + 1;
1924 break;
1925 }
1926
1927 return num_entries;
Bruce Allan69e1e012012-04-14 03:28:50 +00001928}
1929
1930/**
Bruce Allan2fbe4522012-04-19 03:21:47 +00001931 * e1000_rar_set_pch_lpt - Set receive address registers
1932 * @hw: pointer to the HW structure
1933 * @addr: pointer to the receive address
1934 * @index: receive address array register
1935 *
1936 * Sets the receive address register array at index to the address passed
1937 * in by addr. For LPT, RAR[0] is the base address register that is to
1938 * contain the MAC address. SHRA[0-10] are the shared receive address
1939 * registers that are shared between the Host and manageability engine (ME).
1940 **/
David Ertmanb3e5bf12014-05-06 03:50:17 +00001941static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
Bruce Allan2fbe4522012-04-19 03:21:47 +00001942{
1943 u32 rar_low, rar_high;
1944 u32 wlock_mac;
1945
Bruce Allane921eb12012-11-28 09:28:37 +00001946 /* HW expects these in little endian so we reverse the byte order
Bruce Allan2fbe4522012-04-19 03:21:47 +00001947 * from network order (big endian) to little endian
1948 */
1949 rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
1950 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1951
1952 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1953
1954 /* If MAC address zero, no need to set the AV bit */
1955 if (rar_low || rar_high)
1956 rar_high |= E1000_RAH_AV;
1957
1958 if (index == 0) {
1959 ew32(RAL(index), rar_low);
1960 e1e_flush();
1961 ew32(RAH(index), rar_high);
1962 e1e_flush();
David Ertmanb3e5bf12014-05-06 03:50:17 +00001963 return 0;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001964 }
1965
Bruce Allane921eb12012-11-28 09:28:37 +00001966 /* The manageability engine (ME) can lock certain SHRAR registers that
Bruce Allan2fbe4522012-04-19 03:21:47 +00001967 * it is using - those registers are unavailable for use.
1968 */
1969 if (index < hw->mac.rar_entry_count) {
1970 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1971 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1972
1973 /* Check if all SHRAR registers are locked */
1974 if (wlock_mac == 1)
1975 goto out;
1976
1977 if ((wlock_mac == 0) || (index <= wlock_mac)) {
1978 s32 ret_val;
1979
1980 ret_val = e1000_acquire_swflag_ich8lan(hw);
1981
1982 if (ret_val)
1983 goto out;
1984
1985 ew32(SHRAL_PCH_LPT(index - 1), rar_low);
1986 e1e_flush();
1987 ew32(SHRAH_PCH_LPT(index - 1), rar_high);
1988 e1e_flush();
1989
1990 e1000_release_swflag_ich8lan(hw);
1991
1992 /* verify the register updates */
1993 if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
1994 (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
David Ertmanb3e5bf12014-05-06 03:50:17 +00001995 return 0;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001996 }
1997 }
1998
1999out:
2000 e_dbg("Failed to write receive address at index %d\n", index);
David Ertmanb3e5bf12014-05-06 03:50:17 +00002001 return -E1000_ERR_CONFIG;
Bruce Allan2fbe4522012-04-19 03:21:47 +00002002}
2003
2004/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002005 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
2006 * @hw: pointer to the HW structure
2007 *
2008 * Checks if firmware is blocking the reset of the PHY.
2009 * This is a function pointer entry point only called by
2010 * reset routines.
2011 **/
2012static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
2013{
David Ertmanf7235ef2014-01-23 06:29:13 +00002014 bool blocked = false;
2015 int i = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002016
David Ertmanf7235ef2014-01-23 06:29:13 +00002017 while ((blocked = !(er32(FWSM) & E1000_ICH_FWSM_RSPCIPHY)) &&
Raanan Avargild17c7862015-10-15 15:59:49 +03002018 (i++ < 30))
David Ertmanf7235ef2014-01-23 06:29:13 +00002019 usleep_range(10000, 20000);
2020 return blocked ? E1000_BLK_PHY_RESET : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002021}
2022
2023/**
Bruce Allan8395ae82010-09-22 17:15:08 +00002024 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
2025 * @hw: pointer to the HW structure
2026 *
2027 * Assumes semaphore already acquired.
2028 *
2029 **/
2030static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
2031{
2032 u16 phy_data;
2033 u32 strap = er32(STRAP);
Bruce Allan2fbe4522012-04-19 03:21:47 +00002034 u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
2035 E1000_STRAP_SMT_FREQ_SHIFT;
Bruce Allan70806a72013-01-05 05:08:37 +00002036 s32 ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00002037
2038 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
2039
2040 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
2041 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002042 return ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00002043
2044 phy_data &= ~HV_SMB_ADDR_MASK;
2045 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
2046 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
Bruce Allan8395ae82010-09-22 17:15:08 +00002047
Bruce Allan2fbe4522012-04-19 03:21:47 +00002048 if (hw->phy.type == e1000_phy_i217) {
2049 /* Restore SMBus frequency */
2050 if (freq--) {
2051 phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
Jacob Keller18dd2392016-04-13 16:08:32 -07002052 phy_data |= (freq & BIT(0)) <<
Bruce Allan2fbe4522012-04-19 03:21:47 +00002053 HV_SMB_ADDR_FREQ_LOW_SHIFT;
Jacob Keller18dd2392016-04-13 16:08:32 -07002054 phy_data |= (freq & BIT(1)) <<
Bruce Allan2fbe4522012-04-19 03:21:47 +00002055 (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
2056 } else {
2057 e_dbg("Unsupported SMB frequency in PHY\n");
2058 }
2059 }
2060
Bruce Allan5015e532012-02-08 02:55:56 +00002061 return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
Bruce Allan8395ae82010-09-22 17:15:08 +00002062}
2063
2064/**
Bruce Allanf523d212009-10-29 13:45:45 +00002065 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
2066 * @hw: pointer to the HW structure
2067 *
2068 * SW should configure the LCD from the NVM extended configuration region
2069 * as a workaround for certain parts.
2070 **/
2071static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
2072{
2073 struct e1000_phy_info *phy = &hw->phy;
2074 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +00002075 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +00002076 u16 word_addr, reg_data, reg_addr, phy_page = 0;
2077
Bruce Allane921eb12012-11-28 09:28:37 +00002078 /* Initialize the PHY from the NVM on ICH platforms. This
Bruce Allanf523d212009-10-29 13:45:45 +00002079 * is needed due to an issue where the NVM configuration is
2080 * not properly autoloaded after power transitions.
2081 * Therefore, after each PHY reset, we will load the
2082 * configuration data out of the NVM manually.
2083 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002084 switch (hw->mac.type) {
2085 case e1000_ich8lan:
2086 if (phy->type != e1000_phy_igp_3)
2087 return ret_val;
2088
Bruce Allan5f3eed62010-09-22 17:15:54 +00002089 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
2090 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002091 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
2092 break;
2093 }
2094 /* Fall-thru */
2095 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00002096 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00002097 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00002098 case e1000_pch_spt:
Bruce Allan8b802a72010-05-10 15:01:10 +00002099 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002100 break;
2101 default:
2102 return ret_val;
2103 }
2104
2105 ret_val = hw->phy.ops.acquire(hw);
2106 if (ret_val)
2107 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00002108
Bruce Allan8b802a72010-05-10 15:01:10 +00002109 data = er32(FEXTNVM);
2110 if (!(data & sw_cfg_mask))
Bruce Allan75ce1532012-02-08 02:54:48 +00002111 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002112
Bruce Allane921eb12012-11-28 09:28:37 +00002113 /* Make sure HW does not configure LCD from PHY
Bruce Allan8b802a72010-05-10 15:01:10 +00002114 * extended configuration before SW configuration
2115 */
2116 data = er32(EXTCNF_CTRL);
Bruce Allan2fbe4522012-04-19 03:21:47 +00002117 if ((hw->mac.type < e1000_pch2lan) &&
2118 (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
2119 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002120
Bruce Allan8b802a72010-05-10 15:01:10 +00002121 cnf_size = er32(EXTCNF_SIZE);
2122 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
2123 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
2124 if (!cnf_size)
Bruce Allan75ce1532012-02-08 02:54:48 +00002125 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00002126
2127 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
2128 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
2129
Bruce Allan2fbe4522012-04-19 03:21:47 +00002130 if (((hw->mac.type == e1000_pchlan) &&
2131 !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
2132 (hw->mac.type > e1000_pchlan)) {
Bruce Allane921eb12012-11-28 09:28:37 +00002133 /* HW configures the SMBus address and LEDs when the
Bruce Allan8b802a72010-05-10 15:01:10 +00002134 * OEM and LCD Write Enable bits are set in the NVM.
2135 * When both NVM bits are cleared, SW will configure
2136 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00002137 */
Bruce Allan8395ae82010-09-22 17:15:08 +00002138 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00002139 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002140 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002141
Bruce Allan8b802a72010-05-10 15:01:10 +00002142 data = er32(LEDCTL);
2143 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
2144 (u16)data);
2145 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002146 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00002147 }
2148
2149 /* Configure LCD from extended configuration region. */
2150
2151 /* cnf_base_addr is in DWORD */
2152 word_addr = (u16)(cnf_base_addr << 1);
2153
2154 for (i = 0; i < cnf_size; i++) {
Bruce Allane5fe2542013-02-20 04:06:27 +00002155 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, &reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00002156 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002157 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002158
Bruce Allan8b802a72010-05-10 15:01:10 +00002159 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
2160 1, &reg_addr);
2161 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002162 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002163
Bruce Allan8b802a72010-05-10 15:01:10 +00002164 /* Save off the PHY page for future writes. */
2165 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
2166 phy_page = reg_data;
2167 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00002168 }
Bruce Allanf523d212009-10-29 13:45:45 +00002169
Bruce Allan8b802a72010-05-10 15:01:10 +00002170 reg_addr &= PHY_REG_MASK;
2171 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00002172
Bruce Allanf1430d62012-04-14 04:21:52 +00002173 ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00002174 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002175 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002176 }
2177
Bruce Allan75ce1532012-02-08 02:54:48 +00002178release:
Bruce Allan94d81862009-11-20 23:25:26 +00002179 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002180 return ret_val;
2181}
2182
2183/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00002184 * e1000_k1_gig_workaround_hv - K1 Si workaround
2185 * @hw: pointer to the HW structure
2186 * @link: link up bool flag
2187 *
2188 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
2189 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
2190 * If link is down, the function will restore the default K1 setting located
2191 * in the NVM.
2192 **/
2193static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
2194{
2195 s32 ret_val = 0;
2196 u16 status_reg = 0;
2197 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
2198
2199 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00002200 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002201
2202 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00002203 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002204 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002205 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002206
2207 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
2208 if (link) {
2209 if (hw->phy.type == e1000_phy_82578) {
Bruce Allanf1430d62012-04-14 04:21:52 +00002210 ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
2211 &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002212 if (ret_val)
2213 goto release;
2214
Bruce Allanf0ff4392013-02-20 04:05:39 +00002215 status_reg &= (BM_CS_STATUS_LINK_UP |
2216 BM_CS_STATUS_RESOLVED |
2217 BM_CS_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002218
2219 if (status_reg == (BM_CS_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00002220 BM_CS_STATUS_RESOLVED |
2221 BM_CS_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00002222 k1_enable = false;
2223 }
2224
2225 if (hw->phy.type == e1000_phy_82577) {
Bruce Allanf1430d62012-04-14 04:21:52 +00002226 ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002227 if (ret_val)
2228 goto release;
2229
Bruce Allanf0ff4392013-02-20 04:05:39 +00002230 status_reg &= (HV_M_STATUS_LINK_UP |
2231 HV_M_STATUS_AUTONEG_COMPLETE |
2232 HV_M_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002233
2234 if (status_reg == (HV_M_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00002235 HV_M_STATUS_AUTONEG_COMPLETE |
2236 HV_M_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00002237 k1_enable = false;
2238 }
2239
2240 /* Link stall fix for link up */
Bruce Allanf1430d62012-04-14 04:21:52 +00002241 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002242 if (ret_val)
2243 goto release;
2244
2245 } else {
2246 /* Link stall fix for link down */
Bruce Allanf1430d62012-04-14 04:21:52 +00002247 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002248 if (ret_val)
2249 goto release;
2250 }
2251
2252 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
2253
2254release:
Bruce Allan94d81862009-11-20 23:25:26 +00002255 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00002256
Bruce Allan1d5846b2009-10-29 13:46:05 +00002257 return ret_val;
2258}
2259
2260/**
2261 * e1000_configure_k1_ich8lan - Configure K1 power state
2262 * @hw: pointer to the HW structure
2263 * @enable: K1 state to configure
2264 *
2265 * Configure the K1 power state based on the provided parameter.
2266 * Assumes semaphore already acquired.
2267 *
2268 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
2269 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00002270s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00002271{
Bruce Allan70806a72013-01-05 05:08:37 +00002272 s32 ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002273 u32 ctrl_reg = 0;
2274 u32 ctrl_ext = 0;
2275 u32 reg = 0;
2276 u16 kmrn_reg = 0;
2277
Bruce Allan3d3a1672012-02-23 03:13:18 +00002278 ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
2279 &kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002280 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002281 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002282
2283 if (k1_enable)
2284 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
2285 else
2286 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
2287
Bruce Allan3d3a1672012-02-23 03:13:18 +00002288 ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
2289 kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002290 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002291 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002292
Bruce Allance43a212013-02-20 04:06:32 +00002293 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002294 ctrl_ext = er32(CTRL_EXT);
2295 ctrl_reg = er32(CTRL);
2296
2297 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
2298 reg |= E1000_CTRL_FRCSPD;
2299 ew32(CTRL, reg);
2300
2301 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002302 e1e_flush();
Bruce Allance43a212013-02-20 04:06:32 +00002303 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002304 ew32(CTRL, ctrl_reg);
2305 ew32(CTRL_EXT, ctrl_ext);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002306 e1e_flush();
Bruce Allance43a212013-02-20 04:06:32 +00002307 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002308
Bruce Allan5015e532012-02-08 02:55:56 +00002309 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002310}
2311
2312/**
Bruce Allanf523d212009-10-29 13:45:45 +00002313 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
2314 * @hw: pointer to the HW structure
2315 * @d0_state: boolean if entering d0 or d3 device state
2316 *
2317 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
2318 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
2319 * in NVM determines whether HW should configure LPLU and Gbe Disable.
2320 **/
2321static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
2322{
2323 s32 ret_val = 0;
2324 u32 mac_reg;
2325 u16 oem_reg;
2326
Bruce Allan2fbe4522012-04-19 03:21:47 +00002327 if (hw->mac.type < e1000_pchlan)
Bruce Allanf523d212009-10-29 13:45:45 +00002328 return ret_val;
2329
Bruce Allan94d81862009-11-20 23:25:26 +00002330 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002331 if (ret_val)
2332 return ret_val;
2333
Bruce Allan2fbe4522012-04-19 03:21:47 +00002334 if (hw->mac.type == e1000_pchlan) {
Bruce Alland3738bb2010-06-16 13:27:28 +00002335 mac_reg = er32(EXTCNF_CTRL);
2336 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
Bruce Allan75ce1532012-02-08 02:54:48 +00002337 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00002338 }
Bruce Allanf523d212009-10-29 13:45:45 +00002339
2340 mac_reg = er32(FEXTNVM);
2341 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
Bruce Allan75ce1532012-02-08 02:54:48 +00002342 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002343
2344 mac_reg = er32(PHY_CTRL);
2345
Bruce Allanf1430d62012-04-14 04:21:52 +00002346 ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00002347 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002348 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002349
2350 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
2351
2352 if (d0_state) {
2353 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
2354 oem_reg |= HV_OEM_BITS_GBE_DIS;
2355
2356 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
2357 oem_reg |= HV_OEM_BITS_LPLU;
2358 } else {
Bruce Allan03299e42011-09-30 08:07:05 +00002359 if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
2360 E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
Bruce Allanf523d212009-10-29 13:45:45 +00002361 oem_reg |= HV_OEM_BITS_GBE_DIS;
2362
Bruce Allan03299e42011-09-30 08:07:05 +00002363 if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
2364 E1000_PHY_CTRL_NOND0A_LPLU))
Bruce Allanf523d212009-10-29 13:45:45 +00002365 oem_reg |= HV_OEM_BITS_LPLU;
2366 }
Bruce Allan03299e42011-09-30 08:07:05 +00002367
Bruce Allan92fe1732012-04-12 06:27:03 +00002368 /* Set Restart auto-neg to activate the bits */
2369 if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
2370 !hw->phy.ops.check_reset_block(hw))
2371 oem_reg |= HV_OEM_BITS_RESTART_AN;
2372
Bruce Allanf1430d62012-04-14 04:21:52 +00002373 ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00002374
Bruce Allan75ce1532012-02-08 02:54:48 +00002375release:
Bruce Allan94d81862009-11-20 23:25:26 +00002376 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002377
2378 return ret_val;
2379}
2380
Bruce Allanf523d212009-10-29 13:45:45 +00002381/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002382 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
2383 * @hw: pointer to the HW structure
2384 **/
2385static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
2386{
2387 s32 ret_val;
2388 u16 data;
2389
2390 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
2391 if (ret_val)
2392 return ret_val;
2393
2394 data |= HV_KMRN_MDIO_SLOW;
2395
2396 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
2397
2398 return ret_val;
2399}
2400
2401/**
Bruce Allana4f58f52009-06-02 11:29:18 +00002402 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
2403 * done after every PHY reset.
2404 **/
2405static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
2406{
2407 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00002408 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00002409
2410 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00002411 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00002412
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002413 /* Set MDIO slow mode before any other MDIO access */
2414 if (hw->phy.type == e1000_phy_82577) {
2415 ret_val = e1000_set_mdio_slow_mode_hv(hw);
2416 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002417 return ret_val;
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002418 }
2419
Bruce Allana4f58f52009-06-02 11:29:18 +00002420 if (((hw->phy.type == e1000_phy_82577) &&
2421 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
2422 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
2423 /* Disable generation of early preamble */
2424 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
2425 if (ret_val)
2426 return ret_val;
2427
2428 /* Preamble tuning for SSC */
Bruce Allan1d2101a72011-07-22 06:21:56 +00002429 ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
Bruce Allana4f58f52009-06-02 11:29:18 +00002430 if (ret_val)
2431 return ret_val;
2432 }
2433
2434 if (hw->phy.type == e1000_phy_82578) {
Bruce Allane921eb12012-11-28 09:28:37 +00002435 /* Return registers to default by doing a soft reset then
Bruce Allana4f58f52009-06-02 11:29:18 +00002436 * writing 0x3140 to the control register.
2437 */
2438 if (hw->phy.revision < 2) {
2439 e1000e_phy_sw_reset(hw);
Bruce Allanc2ade1a2013-01-16 08:54:35 +00002440 ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
Bruce Allana4f58f52009-06-02 11:29:18 +00002441 }
2442 }
2443
2444 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00002445 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00002446 if (ret_val)
2447 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002448
Bruce Allana4f58f52009-06-02 11:29:18 +00002449 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002450 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002451 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002452 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002453 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00002454
Bruce Allane921eb12012-11-28 09:28:37 +00002455 /* Configure the K1 Si workaround during phy reset assuming there is
Bruce Allan1d5846b2009-10-29 13:46:05 +00002456 * link so that it disables K1 if link is in 1Gbps.
2457 */
2458 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002459 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002460 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002461
Bruce Allanbaf86c92010-01-13 01:53:08 +00002462 /* Workaround for link disconnects on a busy hub in half duplex */
2463 ret_val = hw->phy.ops.acquire(hw);
2464 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002465 return ret_val;
Bruce Allanf1430d62012-04-14 04:21:52 +00002466 ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002467 if (ret_val)
2468 goto release;
Bruce Allanf1430d62012-04-14 04:21:52 +00002469 ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
Bruce Allan651fb102012-12-05 06:26:03 +00002470 if (ret_val)
2471 goto release;
2472
2473 /* set MSE higher to enable link to stay up when noise is high */
2474 ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002475release:
2476 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00002477
Bruce Allana4f58f52009-06-02 11:29:18 +00002478 return ret_val;
2479}
2480
2481/**
Bruce Alland3738bb2010-06-16 13:27:28 +00002482 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
2483 * @hw: pointer to the HW structure
2484 **/
2485void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
2486{
2487 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00002488 u16 i, phy_reg = 0;
2489 s32 ret_val;
2490
2491 ret_val = hw->phy.ops.acquire(hw);
2492 if (ret_val)
2493 return;
2494 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
2495 if (ret_val)
2496 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00002497
David Ertmanc3a0dce2013-09-05 04:24:25 +00002498 /* Copy both RAL/H (rar_entry_count) and SHRAL/H to PHY */
2499 for (i = 0; i < (hw->mac.rar_entry_count); i++) {
Bruce Alland3738bb2010-06-16 13:27:28 +00002500 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00002501 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
2502 (u16)(mac_reg & 0xFFFF));
2503 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
2504 (u16)((mac_reg >> 16) & 0xFFFF));
2505
Bruce Alland3738bb2010-06-16 13:27:28 +00002506 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00002507 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
2508 (u16)(mac_reg & 0xFFFF));
2509 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
2510 (u16)((mac_reg & E1000_RAH_AV)
2511 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00002512 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00002513
2514 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
2515
2516release:
2517 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00002518}
2519
Bruce Alland3738bb2010-06-16 13:27:28 +00002520/**
2521 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
2522 * with 82579 PHY
2523 * @hw: pointer to the HW structure
2524 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
2525 **/
2526s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
2527{
2528 s32 ret_val = 0;
2529 u16 phy_reg, data;
2530 u32 mac_reg;
2531 u16 i;
2532
Bruce Allan2fbe4522012-04-19 03:21:47 +00002533 if (hw->mac.type < e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002534 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00002535
2536 /* disable Rx path while enabling/disabling workaround */
2537 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
Jacob Keller18dd2392016-04-13 16:08:32 -07002538 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | BIT(14));
Bruce Alland3738bb2010-06-16 13:27:28 +00002539 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002540 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002541
2542 if (enable) {
David Ertmanc3a0dce2013-09-05 04:24:25 +00002543 /* Write Rx addresses (rar_entry_count for RAL/H, and
Bruce Alland3738bb2010-06-16 13:27:28 +00002544 * SHRAL/H) and initial CRC values to the MAC
2545 */
David Ertmanc3a0dce2013-09-05 04:24:25 +00002546 for (i = 0; i < hw->mac.rar_entry_count; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00002547 u8 mac_addr[ETH_ALEN] = { 0 };
Bruce Alland3738bb2010-06-16 13:27:28 +00002548 u32 addr_high, addr_low;
2549
2550 addr_high = er32(RAH(i));
2551 if (!(addr_high & E1000_RAH_AV))
2552 continue;
2553 addr_low = er32(RAL(i));
2554 mac_addr[0] = (addr_low & 0xFF);
2555 mac_addr[1] = ((addr_low >> 8) & 0xFF);
2556 mac_addr[2] = ((addr_low >> 16) & 0xFF);
2557 mac_addr[3] = ((addr_low >> 24) & 0xFF);
2558 mac_addr[4] = (addr_high & 0xFF);
2559 mac_addr[5] = ((addr_high >> 8) & 0xFF);
2560
Bruce Allanfe46f582011-01-06 14:29:51 +00002561 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00002562 }
2563
2564 /* Write Rx addresses to the PHY */
2565 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
2566
2567 /* Enable jumbo frame workaround in the MAC */
2568 mac_reg = er32(FFLT_DBG);
Jacob Keller18dd2392016-04-13 16:08:32 -07002569 mac_reg &= ~BIT(14);
Bruce Alland3738bb2010-06-16 13:27:28 +00002570 mac_reg |= (7 << 15);
2571 ew32(FFLT_DBG, mac_reg);
2572
2573 mac_reg = er32(RCTL);
2574 mac_reg |= E1000_RCTL_SECRC;
2575 ew32(RCTL, mac_reg);
2576
2577 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002578 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2579 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002580 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002581 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002582 ret_val = e1000e_write_kmrn_reg(hw,
2583 E1000_KMRNCTRLSTA_CTRL_OFFSET,
Jacob Keller18dd2392016-04-13 16:08:32 -07002584 data | BIT(0));
Bruce Alland3738bb2010-06-16 13:27:28 +00002585 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002586 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002587 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002588 E1000_KMRNCTRLSTA_HD_CTRL,
2589 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002590 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002591 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002592 data &= ~(0xF << 8);
2593 data |= (0xB << 8);
2594 ret_val = e1000e_write_kmrn_reg(hw,
2595 E1000_KMRNCTRLSTA_HD_CTRL,
2596 data);
2597 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002598 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002599
2600 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00002601 e1e_rphy(hw, PHY_REG(769, 23), &data);
2602 data &= ~(0x7F << 5);
2603 data |= (0x37 << 5);
2604 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
2605 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002606 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002607 e1e_rphy(hw, PHY_REG(769, 16), &data);
Jacob Keller18dd2392016-04-13 16:08:32 -07002608 data &= ~BIT(13);
Bruce Alland3738bb2010-06-16 13:27:28 +00002609 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
2610 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002611 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002612 e1e_rphy(hw, PHY_REG(776, 20), &data);
2613 data &= ~(0x3FF << 2);
David Ertman493004d2014-07-04 01:44:32 +00002614 data |= (E1000_TX_PTR_GAP << 2);
Bruce Alland3738bb2010-06-16 13:27:28 +00002615 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
2616 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002617 return ret_val;
Bruce Allanb64e9dd2011-09-30 08:07:00 +00002618 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
Bruce Alland3738bb2010-06-16 13:27:28 +00002619 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002620 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002621 e1e_rphy(hw, HV_PM_CTRL, &data);
Jacob Keller18dd2392016-04-13 16:08:32 -07002622 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | BIT(10));
Bruce Alland3738bb2010-06-16 13:27:28 +00002623 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002624 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002625 } else {
2626 /* Write MAC register values back to h/w defaults */
2627 mac_reg = er32(FFLT_DBG);
2628 mac_reg &= ~(0xF << 14);
2629 ew32(FFLT_DBG, mac_reg);
2630
2631 mac_reg = er32(RCTL);
2632 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00002633 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00002634
2635 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002636 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2637 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002638 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002639 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002640 ret_val = e1000e_write_kmrn_reg(hw,
2641 E1000_KMRNCTRLSTA_CTRL_OFFSET,
Jacob Keller18dd2392016-04-13 16:08:32 -07002642 data & ~BIT(0));
Bruce Alland3738bb2010-06-16 13:27:28 +00002643 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002644 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002645 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002646 E1000_KMRNCTRLSTA_HD_CTRL,
2647 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002648 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002649 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002650 data &= ~(0xF << 8);
2651 data |= (0xB << 8);
2652 ret_val = e1000e_write_kmrn_reg(hw,
2653 E1000_KMRNCTRLSTA_HD_CTRL,
2654 data);
2655 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002656 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002657
2658 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00002659 e1e_rphy(hw, PHY_REG(769, 23), &data);
2660 data &= ~(0x7F << 5);
2661 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
2662 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002663 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002664 e1e_rphy(hw, PHY_REG(769, 16), &data);
Jacob Keller18dd2392016-04-13 16:08:32 -07002665 data |= BIT(13);
Bruce Alland3738bb2010-06-16 13:27:28 +00002666 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
2667 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002668 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002669 e1e_rphy(hw, PHY_REG(776, 20), &data);
2670 data &= ~(0x3FF << 2);
2671 data |= (0x8 << 2);
2672 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
2673 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002674 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002675 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
2676 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002677 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002678 e1e_rphy(hw, HV_PM_CTRL, &data);
Jacob Keller18dd2392016-04-13 16:08:32 -07002679 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~BIT(10));
Bruce Alland3738bb2010-06-16 13:27:28 +00002680 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002681 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002682 }
2683
2684 /* re-enable Rx path after enabling/disabling workaround */
Jacob Keller18dd2392016-04-13 16:08:32 -07002685 return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~BIT(14));
Bruce Alland3738bb2010-06-16 13:27:28 +00002686}
2687
2688/**
2689 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
2690 * done after every PHY reset.
2691 **/
2692static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
2693{
2694 s32 ret_val = 0;
2695
2696 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002697 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00002698
2699 /* Set MDIO slow mode before any other MDIO access */
2700 ret_val = e1000_set_mdio_slow_mode_hv(hw);
Bruce Allan8e5ab422012-12-05 06:26:19 +00002701 if (ret_val)
2702 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002703
Bruce Allan4d241362011-12-16 00:46:06 +00002704 ret_val = hw->phy.ops.acquire(hw);
2705 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002706 return ret_val;
Bruce Allan4d241362011-12-16 00:46:06 +00002707 /* set MSE higher to enable link to stay up when noise is high */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002708 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
Bruce Allan4d241362011-12-16 00:46:06 +00002709 if (ret_val)
2710 goto release;
2711 /* drop link after 5 times MSE threshold was reached */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002712 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
Bruce Allan4d241362011-12-16 00:46:06 +00002713release:
2714 hw->phy.ops.release(hw);
2715
Bruce Alland3738bb2010-06-16 13:27:28 +00002716 return ret_val;
2717}
2718
2719/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00002720 * e1000_k1_gig_workaround_lv - K1 Si workaround
2721 * @hw: pointer to the HW structure
2722 *
David Ertman77e61142014-04-22 05:25:53 +00002723 * Workaround to set the K1 beacon duration for 82579 parts in 10Mbps
2724 * Disable K1 in 1000Mbps and 100Mbps
Bruce Allan831bd2e2010-09-22 17:16:18 +00002725 **/
2726static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
2727{
2728 s32 ret_val = 0;
2729 u16 status_reg = 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002730
2731 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002732 return 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002733
David Ertman77e61142014-04-22 05:25:53 +00002734 /* Set K1 beacon duration based on 10Mbs speed */
Bruce Allan831bd2e2010-09-22 17:16:18 +00002735 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
2736 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002737 return ret_val;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002738
2739 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
2740 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
David Ertman77e61142014-04-22 05:25:53 +00002741 if (status_reg &
2742 (HV_M_STATUS_SPEED_1000 | HV_M_STATUS_SPEED_100)) {
Bruce Allan36ceeb42012-03-20 03:47:47 +00002743 u16 pm_phy_reg;
2744
David Ertman77e61142014-04-22 05:25:53 +00002745 /* LV 1G/100 Packet drop issue wa */
Bruce Allan36ceeb42012-03-20 03:47:47 +00002746 ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
2747 if (ret_val)
2748 return ret_val;
David Ertman77e61142014-04-22 05:25:53 +00002749 pm_phy_reg &= ~HV_PM_CTRL_K1_ENABLE;
Bruce Allan36ceeb42012-03-20 03:47:47 +00002750 ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
2751 if (ret_val)
2752 return ret_val;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002753 } else {
David Ertman77e61142014-04-22 05:25:53 +00002754 u32 mac_reg;
2755
2756 mac_reg = er32(FEXTNVM4);
2757 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002758 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
David Ertman77e61142014-04-22 05:25:53 +00002759 ew32(FEXTNVM4, mac_reg);
Bruce Allan0ed013e2011-07-29 05:52:56 +00002760 }
Bruce Allan831bd2e2010-09-22 17:16:18 +00002761 }
2762
Bruce Allan831bd2e2010-09-22 17:16:18 +00002763 return ret_val;
2764}
2765
2766/**
Bruce Allan605c82b2010-09-22 17:17:01 +00002767 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
2768 * @hw: pointer to the HW structure
2769 * @gate: boolean set to true to gate, false to ungate
2770 *
2771 * Gate/ungate the automatic PHY configuration via hardware; perform
2772 * the configuration via software instead.
2773 **/
2774static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
2775{
2776 u32 extcnf_ctrl;
2777
Bruce Allan2fbe4522012-04-19 03:21:47 +00002778 if (hw->mac.type < e1000_pch2lan)
Bruce Allan605c82b2010-09-22 17:17:01 +00002779 return;
2780
2781 extcnf_ctrl = er32(EXTCNF_CTRL);
2782
2783 if (gate)
2784 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2785 else
2786 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2787
2788 ew32(EXTCNF_CTRL, extcnf_ctrl);
Bruce Allan605c82b2010-09-22 17:17:01 +00002789}
2790
2791/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00002792 * e1000_lan_init_done_ich8lan - Check for PHY config completion
2793 * @hw: pointer to the HW structure
2794 *
2795 * Check the appropriate indication the MAC has finished configuring the
2796 * PHY after a software reset.
2797 **/
2798static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
2799{
2800 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
2801
2802 /* Wait for basic configuration completes before proceeding */
2803 do {
2804 data = er32(STATUS);
2805 data &= E1000_STATUS_LAN_INIT_DONE;
Bruce Allance43a212013-02-20 04:06:32 +00002806 usleep_range(100, 200);
Bruce Allanfc0c7762009-07-01 13:27:55 +00002807 } while ((!data) && --loop);
2808
Bruce Allane921eb12012-11-28 09:28:37 +00002809 /* If basic configuration is incomplete before the above loop
Bruce Allanfc0c7762009-07-01 13:27:55 +00002810 * count reaches 0, loading the configuration from NVM will
2811 * leave the PHY in a bad state possibly resulting in no link.
2812 */
2813 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002814 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00002815
2816 /* Clear the Init Done bit for the next init event */
2817 data = er32(STATUS);
2818 data &= ~E1000_STATUS_LAN_INIT_DONE;
2819 ew32(STATUS, data);
2820}
2821
2822/**
Bruce Allane98cac42010-05-10 15:02:32 +00002823 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002824 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002825 **/
Bruce Allane98cac42010-05-10 15:02:32 +00002826static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002827{
Bruce Allanf523d212009-10-29 13:45:45 +00002828 s32 ret_val = 0;
2829 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002830
Bruce Allan44abd5c2012-02-22 09:02:37 +00002831 if (hw->phy.ops.check_reset_block(hw))
Bruce Allan5015e532012-02-08 02:55:56 +00002832 return 0;
Bruce Allanfc0c7762009-07-01 13:27:55 +00002833
Bruce Allan5f3eed62010-09-22 17:15:54 +00002834 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00002835 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00002836
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002837 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00002838 switch (hw->mac.type) {
2839 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00002840 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
2841 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002842 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002843 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00002844 case e1000_pch2lan:
2845 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
2846 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002847 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002848 break;
Bruce Allane98cac42010-05-10 15:02:32 +00002849 default:
2850 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00002851 }
2852
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00002853 /* Clear the host wakeup bit after lcd reset */
2854 if (hw->mac.type >= e1000_pchlan) {
2855 e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
2856 reg &= ~BM_WUC_HOST_WU_BIT;
2857 e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
2858 }
Bruce Allandb2932e2009-10-26 11:22:47 +00002859
Bruce Allanf523d212009-10-29 13:45:45 +00002860 /* Configure the LCD with the extended configuration region in NVM */
2861 ret_val = e1000_sw_lcd_config_ich8lan(hw);
2862 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002863 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002864
Bruce Allanf523d212009-10-29 13:45:45 +00002865 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00002866 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002867
Bruce Allan1effb452011-02-25 06:58:03 +00002868 if (hw->mac.type == e1000_pch2lan) {
2869 /* Ungate automatic PHY configuration on non-managed 82579 */
2870 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00002871 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00002872 e1000_gate_hw_phy_config_ich8lan(hw, false);
2873 }
2874
2875 /* Set EEE LPI Update Timer to 200usec */
2876 ret_val = hw->phy.ops.acquire(hw);
2877 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002878 return ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002879 ret_val = e1000_write_emi_reg_locked(hw,
2880 I82579_LPI_UPDATE_TIMER,
2881 0x1387);
Bruce Allan1effb452011-02-25 06:58:03 +00002882 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00002883 }
2884
Bruce Allane98cac42010-05-10 15:02:32 +00002885 return ret_val;
2886}
2887
2888/**
2889 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
2890 * @hw: pointer to the HW structure
2891 *
2892 * Resets the PHY
2893 * This is a function pointer entry point called by drivers
2894 * or other shared routines.
2895 **/
2896static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
2897{
2898 s32 ret_val = 0;
2899
Bruce Allan605c82b2010-09-22 17:17:01 +00002900 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
2901 if ((hw->mac.type == e1000_pch2lan) &&
2902 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
2903 e1000_gate_hw_phy_config_ich8lan(hw, true);
2904
Bruce Allane98cac42010-05-10 15:02:32 +00002905 ret_val = e1000e_phy_hw_reset_generic(hw);
2906 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002907 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002908
Bruce Allan5015e532012-02-08 02:55:56 +00002909 return e1000_post_phy_reset_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002910}
2911
2912/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00002913 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
2914 * @hw: pointer to the HW structure
2915 * @active: true to enable LPLU, false to disable
2916 *
2917 * Sets the LPLU state according to the active flag. For PCH, if OEM write
2918 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
2919 * the phy speed. This function will manually set the LPLU bit and restart
2920 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
2921 * since it configures the same bit.
2922 **/
2923static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
2924{
Bruce Allan70806a72013-01-05 05:08:37 +00002925 s32 ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002926 u16 oem_reg;
2927
2928 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
2929 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002930 return ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002931
2932 if (active)
2933 oem_reg |= HV_OEM_BITS_LPLU;
2934 else
2935 oem_reg &= ~HV_OEM_BITS_LPLU;
2936
Bruce Allan44abd5c2012-02-22 09:02:37 +00002937 if (!hw->phy.ops.check_reset_block(hw))
Bruce Allan464c85e2011-12-16 00:46:49 +00002938 oem_reg |= HV_OEM_BITS_RESTART_AN;
2939
Bruce Allan5015e532012-02-08 02:55:56 +00002940 return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
Bruce Allanfa2ce132009-10-26 11:23:25 +00002941}
2942
2943/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002944 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
2945 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00002946 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07002947 *
2948 * Sets the LPLU D0 state according to the active flag. When
2949 * activating LPLU this function also disables smart speed
2950 * and vice versa. LPLU will not be activated unless the
2951 * device autonegotiation advertisement meets standards of
2952 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2953 * This is a function pointer entry point only called by
2954 * PHY setup routines.
2955 **/
2956static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2957{
2958 struct e1000_phy_info *phy = &hw->phy;
2959 u32 phy_ctrl;
2960 s32 ret_val = 0;
2961 u16 data;
2962
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002963 if (phy->type == e1000_phy_ife)
Bruce Allan82607252012-02-08 02:55:09 +00002964 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002965
2966 phy_ctrl = er32(PHY_CTRL);
2967
2968 if (active) {
2969 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
2970 ew32(PHY_CTRL, phy_ctrl);
2971
Bruce Allan60f12922009-07-01 13:28:14 +00002972 if (phy->type != e1000_phy_igp_3)
2973 return 0;
2974
Bruce Allane921eb12012-11-28 09:28:37 +00002975 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07002976 * any PHY registers
2977 */
Bruce Allan60f12922009-07-01 13:28:14 +00002978 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002979 e1000e_gig_downshift_workaround_ich8lan(hw);
2980
2981 /* When LPLU is enabled, we should disable SmartSpeed */
2982 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00002983 if (ret_val)
2984 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002985 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2986 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2987 if (ret_val)
2988 return ret_val;
2989 } else {
2990 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
2991 ew32(PHY_CTRL, phy_ctrl);
2992
Bruce Allan60f12922009-07-01 13:28:14 +00002993 if (phy->type != e1000_phy_igp_3)
2994 return 0;
2995
Bruce Allane921eb12012-11-28 09:28:37 +00002996 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002997 * during Dx states where the power conservation is most
2998 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002999 * SmartSpeed, so performance is maintained.
3000 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003001 if (phy->smart_speed == e1000_smart_speed_on) {
3002 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07003003 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003004 if (ret_val)
3005 return ret_val;
3006
3007 data |= IGP01E1000_PSCFR_SMART_SPEED;
3008 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07003009 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003010 if (ret_val)
3011 return ret_val;
3012 } else if (phy->smart_speed == e1000_smart_speed_off) {
3013 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07003014 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003015 if (ret_val)
3016 return ret_val;
3017
3018 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
3019 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07003020 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003021 if (ret_val)
3022 return ret_val;
3023 }
3024 }
3025
3026 return 0;
3027}
3028
3029/**
3030 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
3031 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00003032 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07003033 *
3034 * Sets the LPLU D3 state according to the active flag. When
3035 * activating LPLU this function also disables smart speed
3036 * and vice versa. LPLU will not be activated unless the
3037 * device autonegotiation advertisement meets standards of
3038 * either 10 or 10/100 or 10/100/1000 at all duplexes.
3039 * This is a function pointer entry point only called by
3040 * PHY setup routines.
3041 **/
3042static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
3043{
3044 struct e1000_phy_info *phy = &hw->phy;
3045 u32 phy_ctrl;
Bruce Alland7eb3382012-02-08 02:55:14 +00003046 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003047 u16 data;
3048
3049 phy_ctrl = er32(PHY_CTRL);
3050
3051 if (!active) {
3052 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
3053 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00003054
3055 if (phy->type != e1000_phy_igp_3)
3056 return 0;
3057
Bruce Allane921eb12012-11-28 09:28:37 +00003058 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07003059 * during Dx states where the power conservation is most
3060 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07003061 * SmartSpeed, so performance is maintained.
3062 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003063 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07003064 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3065 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003066 if (ret_val)
3067 return ret_val;
3068
3069 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003070 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3071 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003072 if (ret_val)
3073 return ret_val;
3074 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07003075 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3076 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003077 if (ret_val)
3078 return ret_val;
3079
3080 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003081 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3082 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003083 if (ret_val)
3084 return ret_val;
3085 }
3086 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
3087 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
3088 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
3089 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
3090 ew32(PHY_CTRL, phy_ctrl);
3091
Bruce Allan60f12922009-07-01 13:28:14 +00003092 if (phy->type != e1000_phy_igp_3)
3093 return 0;
3094
Bruce Allane921eb12012-11-28 09:28:37 +00003095 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07003096 * any PHY registers
3097 */
Bruce Allan60f12922009-07-01 13:28:14 +00003098 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003099 e1000e_gig_downshift_workaround_ich8lan(hw);
3100
3101 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07003102 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003103 if (ret_val)
3104 return ret_val;
3105
3106 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003107 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003108 }
3109
Bruce Alland7eb3382012-02-08 02:55:14 +00003110 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003111}
3112
3113/**
Bruce Allanf4187b52008-08-26 18:36:50 -07003114 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
3115 * @hw: pointer to the HW structure
3116 * @bank: pointer to the variable that returns the active bank
3117 *
3118 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08003119 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07003120 **/
3121static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
3122{
Bruce Allane2434552008-11-21 17:02:41 -08003123 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07003124 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07003125 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
3126 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003127 u32 nvm_dword = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003128 u8 sig_byte = 0;
Bruce Allanf71dde62012-02-08 02:55:35 +00003129 s32 ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07003130
Bruce Allane2434552008-11-21 17:02:41 -08003131 switch (hw->mac.type) {
David Ertman79849eb2015-02-10 09:10:43 +00003132 case e1000_pch_spt:
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003133 bank1_offset = nvm->flash_bank_size;
3134 act_offset = E1000_ICH_NVM_SIG_WORD;
3135
3136 /* set bank to 0 in case flash read fails */
3137 *bank = 0;
3138
3139 /* Check bank 0 */
3140 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset,
3141 &nvm_dword);
3142 if (ret_val)
3143 return ret_val;
3144 sig_byte = (u8)((nvm_dword & 0xFF00) >> 8);
3145 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3146 E1000_ICH_NVM_SIG_VALUE) {
3147 *bank = 0;
David Ertman79849eb2015-02-10 09:10:43 +00003148 return 0;
3149 }
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003150
3151 /* Check bank 1 */
3152 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset +
3153 bank1_offset,
3154 &nvm_dword);
3155 if (ret_val)
3156 return ret_val;
3157 sig_byte = (u8)((nvm_dword & 0xFF00) >> 8);
3158 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3159 E1000_ICH_NVM_SIG_VALUE) {
3160 *bank = 1;
3161 return 0;
3162 }
3163
3164 e_dbg("ERROR: No valid NVM bank present\n");
3165 return -E1000_ERR_NVM;
Bruce Allane2434552008-11-21 17:02:41 -08003166 case e1000_ich8lan:
3167 case e1000_ich9lan:
3168 eecd = er32(EECD);
3169 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
3170 E1000_EECD_SEC1VAL_VALID_MASK) {
3171 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07003172 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08003173 else
3174 *bank = 0;
3175
3176 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003177 }
Bruce Allan434f1392011-12-16 00:46:54 +00003178 e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
Bruce Allane2434552008-11-21 17:02:41 -08003179 /* fall-thru */
3180 default:
3181 /* set bank to 0 in case flash read fails */
3182 *bank = 0;
3183
3184 /* Check bank 0 */
3185 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003186 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08003187 if (ret_val)
3188 return ret_val;
3189 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3190 E1000_ICH_NVM_SIG_VALUE) {
3191 *bank = 0;
3192 return 0;
3193 }
3194
3195 /* Check bank 1 */
3196 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
Bruce Allanf0ff4392013-02-20 04:05:39 +00003197 bank1_offset,
3198 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08003199 if (ret_val)
3200 return ret_val;
3201 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3202 E1000_ICH_NVM_SIG_VALUE) {
3203 *bank = 1;
3204 return 0;
3205 }
3206
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003207 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08003208 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07003209 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003210}
3211
3212/**
David Ertman79849eb2015-02-10 09:10:43 +00003213 * e1000_read_nvm_spt - NVM access for SPT
3214 * @hw: pointer to the HW structure
3215 * @offset: The offset (in bytes) of the word(s) to read.
3216 * @words: Size of data to read in words.
3217 * @data: pointer to the word(s) to read at offset.
3218 *
3219 * Reads a word(s) from the NVM
3220 **/
3221static s32 e1000_read_nvm_spt(struct e1000_hw *hw, u16 offset, u16 words,
3222 u16 *data)
3223{
3224 struct e1000_nvm_info *nvm = &hw->nvm;
3225 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3226 u32 act_offset;
3227 s32 ret_val = 0;
3228 u32 bank = 0;
3229 u32 dword = 0;
3230 u16 offset_to_read;
3231 u16 i;
3232
3233 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3234 (words == 0)) {
3235 e_dbg("nvm parameter(s) out of bounds\n");
3236 ret_val = -E1000_ERR_NVM;
3237 goto out;
3238 }
3239
3240 nvm->ops.acquire(hw);
3241
3242 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
3243 if (ret_val) {
3244 e_dbg("Could not detect valid bank, assuming bank 0\n");
3245 bank = 0;
3246 }
3247
3248 act_offset = (bank) ? nvm->flash_bank_size : 0;
3249 act_offset += offset;
3250
3251 ret_val = 0;
3252
3253 for (i = 0; i < words; i += 2) {
3254 if (words - i == 1) {
3255 if (dev_spec->shadow_ram[offset + i].modified) {
3256 data[i] =
3257 dev_spec->shadow_ram[offset + i].value;
3258 } else {
3259 offset_to_read = act_offset + i -
3260 ((act_offset + i) % 2);
3261 ret_val =
3262 e1000_read_flash_dword_ich8lan(hw,
3263 offset_to_read,
3264 &dword);
3265 if (ret_val)
3266 break;
3267 if ((act_offset + i) % 2 == 0)
3268 data[i] = (u16)(dword & 0xFFFF);
3269 else
3270 data[i] = (u16)((dword >> 16) & 0xFFFF);
3271 }
3272 } else {
3273 offset_to_read = act_offset + i;
3274 if (!(dev_spec->shadow_ram[offset + i].modified) ||
3275 !(dev_spec->shadow_ram[offset + i + 1].modified)) {
3276 ret_val =
3277 e1000_read_flash_dword_ich8lan(hw,
3278 offset_to_read,
3279 &dword);
3280 if (ret_val)
3281 break;
3282 }
3283 if (dev_spec->shadow_ram[offset + i].modified)
3284 data[i] =
3285 dev_spec->shadow_ram[offset + i].value;
3286 else
3287 data[i] = (u16)(dword & 0xFFFF);
3288 if (dev_spec->shadow_ram[offset + i].modified)
3289 data[i + 1] =
3290 dev_spec->shadow_ram[offset + i + 1].value;
3291 else
3292 data[i + 1] = (u16)(dword >> 16 & 0xFFFF);
3293 }
3294 }
3295
3296 nvm->ops.release(hw);
3297
3298out:
3299 if (ret_val)
3300 e_dbg("NVM read error: %d\n", ret_val);
3301
3302 return ret_val;
3303}
3304
3305/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003306 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
3307 * @hw: pointer to the HW structure
3308 * @offset: The offset (in bytes) of the word(s) to read.
3309 * @words: Size of data to read in words
3310 * @data: Pointer to the word(s) to read at offset.
3311 *
3312 * Reads a word(s) from the NVM using the flash access registers.
3313 **/
3314static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
3315 u16 *data)
3316{
3317 struct e1000_nvm_info *nvm = &hw->nvm;
3318 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3319 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00003320 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003321 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003322 u16 i, word;
3323
3324 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3325 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003326 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00003327 ret_val = -E1000_ERR_NVM;
3328 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003329 }
3330
Bruce Allan94d81862009-11-20 23:25:26 +00003331 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003332
Bruce Allanf4187b52008-08-26 18:36:50 -07003333 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00003334 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003335 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00003336 bank = 0;
3337 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003338
3339 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003340 act_offset += offset;
3341
Bruce Allan148675a2009-08-07 07:41:56 +00003342 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003343 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00003344 if (dev_spec->shadow_ram[offset + i].modified) {
3345 data[i] = dev_spec->shadow_ram[offset + i].value;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003346 } else {
3347 ret_val = e1000_read_flash_word_ich8lan(hw,
3348 act_offset + i,
3349 &word);
3350 if (ret_val)
3351 break;
3352 data[i] = word;
3353 }
3354 }
3355
Bruce Allan94d81862009-11-20 23:25:26 +00003356 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003357
Bruce Allane2434552008-11-21 17:02:41 -08003358out:
3359 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003360 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08003361
Auke Kokbc7f75f2007-09-17 12:30:59 -07003362 return ret_val;
3363}
3364
3365/**
3366 * e1000_flash_cycle_init_ich8lan - Initialize flash
3367 * @hw: pointer to the HW structure
3368 *
3369 * This function does initial flash setup so that a new read/write/erase cycle
3370 * can be started.
3371 **/
3372static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
3373{
3374 union ich8_hws_flash_status hsfsts;
3375 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003376
3377 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3378
3379 /* Check if the flash descriptor is valid */
Bruce Allan04499ec2012-04-13 00:08:31 +00003380 if (!hsfsts.hsf_status.fldesvalid) {
Bruce Allan434f1392011-12-16 00:46:54 +00003381 e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003382 return -E1000_ERR_NVM;
3383 }
3384
3385 /* Clear FCERR and DAEL in hw status by writing 1 */
3386 hsfsts.hsf_status.flcerr = 1;
3387 hsfsts.hsf_status.dael = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003388 if (hw->mac.type == e1000_pch_spt)
3389 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF);
3390 else
3391 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003392
Bruce Allane921eb12012-11-28 09:28:37 +00003393 /* Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07003394 * bit to check against, in order to start a new cycle or
3395 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08003396 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07003397 * indication whether a cycle is in progress or has been
3398 * completed.
3399 */
3400
Bruce Allan04499ec2012-04-13 00:08:31 +00003401 if (!hsfsts.hsf_status.flcinprog) {
Bruce Allane921eb12012-11-28 09:28:37 +00003402 /* There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00003403 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07003404 * Begin by setting Flash Cycle Done.
3405 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003406 hsfsts.hsf_status.flcdone = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003407 if (hw->mac.type == e1000_pch_spt)
3408 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF);
3409 else
3410 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003411 ret_val = 0;
3412 } else {
Bruce Allanf71dde62012-02-08 02:55:35 +00003413 s32 i;
Bruce Allan90da0662011-01-06 07:02:53 +00003414
Bruce Allane921eb12012-11-28 09:28:37 +00003415 /* Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07003416 * cycle has a chance to end before giving up.
3417 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003418 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
Bruce Allanc8243ee2011-12-17 08:32:57 +00003419 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003420 if (!hsfsts.hsf_status.flcinprog) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003421 ret_val = 0;
3422 break;
3423 }
3424 udelay(1);
3425 }
Bruce Allan9e2d7652012-01-31 06:37:27 +00003426 if (!ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00003427 /* Successful in waiting for previous cycle to timeout,
Bruce Allanad680762008-03-28 09:15:03 -07003428 * now set the Flash Cycle Done.
3429 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003430 hsfsts.hsf_status.flcdone = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003431 if (hw->mac.type == e1000_pch_spt)
3432 ew32flash(ICH_FLASH_HSFSTS,
3433 hsfsts.regval & 0xFFFF);
3434 else
3435 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003436 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00003437 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003438 }
3439 }
3440
3441 return ret_val;
3442}
3443
3444/**
3445 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
3446 * @hw: pointer to the HW structure
3447 * @timeout: maximum time to wait for completion
3448 *
3449 * This function starts a flash cycle and waits for its completion.
3450 **/
3451static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
3452{
3453 union ich8_hws_flash_ctrl hsflctl;
3454 union ich8_hws_flash_status hsfsts;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003455 u32 i = 0;
3456
3457 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
David Ertman79849eb2015-02-10 09:10:43 +00003458 if (hw->mac.type == e1000_pch_spt)
3459 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
3460 else
3461 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003462 hsflctl.hsf_ctrl.flcgo = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003463
3464 if (hw->mac.type == e1000_pch_spt)
3465 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
3466 else
3467 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003468
3469 /* wait till FDONE bit is set to 1 */
3470 do {
3471 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003472 if (hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003473 break;
3474 udelay(1);
3475 } while (i++ < timeout);
3476
Bruce Allan04499ec2012-04-13 00:08:31 +00003477 if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003478 return 0;
3479
Bruce Allan55920b52012-02-08 02:55:25 +00003480 return -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003481}
3482
3483/**
David Ertman79849eb2015-02-10 09:10:43 +00003484 * e1000_read_flash_dword_ich8lan - Read dword from flash
3485 * @hw: pointer to the HW structure
3486 * @offset: offset to data location
3487 * @data: pointer to the location for storing the data
3488 *
3489 * Reads the flash dword at offset into data. Offset is converted
3490 * to bytes before read.
3491 **/
3492static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw, u32 offset,
3493 u32 *data)
3494{
3495 /* Must convert word offset into bytes. */
3496 offset <<= 1;
3497 return e1000_read_flash_data32_ich8lan(hw, offset, data);
3498}
3499
3500/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003501 * e1000_read_flash_word_ich8lan - Read word from flash
3502 * @hw: pointer to the HW structure
3503 * @offset: offset to data location
3504 * @data: pointer to the location for storing the data
3505 *
3506 * Reads the flash word at offset into data. Offset is converted
3507 * to bytes before read.
3508 **/
3509static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
3510 u16 *data)
3511{
3512 /* Must convert offset into bytes. */
3513 offset <<= 1;
3514
3515 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
3516}
3517
3518/**
Bruce Allanf4187b52008-08-26 18:36:50 -07003519 * e1000_read_flash_byte_ich8lan - Read byte from flash
3520 * @hw: pointer to the HW structure
3521 * @offset: The offset of the byte to read.
3522 * @data: Pointer to a byte to store the value read.
3523 *
3524 * Reads a single byte from the NVM using the flash access registers.
3525 **/
3526static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
3527 u8 *data)
3528{
3529 s32 ret_val;
3530 u16 word = 0;
3531
David Ertman79849eb2015-02-10 09:10:43 +00003532 /* In SPT, only 32 bits access is supported,
3533 * so this function should not be called.
3534 */
3535 if (hw->mac.type == e1000_pch_spt)
3536 return -E1000_ERR_NVM;
3537 else
3538 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
3539
Bruce Allanf4187b52008-08-26 18:36:50 -07003540 if (ret_val)
3541 return ret_val;
3542
3543 *data = (u8)word;
3544
3545 return 0;
3546}
3547
3548/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003549 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
3550 * @hw: pointer to the HW structure
3551 * @offset: The offset (in bytes) of the byte or word to read.
3552 * @size: Size of data to read, 1=byte 2=word
3553 * @data: Pointer to the word to store the value read.
3554 *
3555 * Reads a byte or word from the NVM using the flash access registers.
3556 **/
3557static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
3558 u8 size, u16 *data)
3559{
3560 union ich8_hws_flash_status hsfsts;
3561 union ich8_hws_flash_ctrl hsflctl;
3562 u32 flash_linear_addr;
3563 u32 flash_data = 0;
3564 s32 ret_val = -E1000_ERR_NVM;
3565 u8 count = 0;
3566
Bruce Allane80bd1d2013-05-01 01:19:46 +00003567 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003568 return -E1000_ERR_NVM;
3569
Bruce Allanf0ff4392013-02-20 04:05:39 +00003570 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
3571 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003572
3573 do {
3574 udelay(1);
3575 /* Steps */
3576 ret_val = e1000_flash_cycle_init_ich8lan(hw);
Bruce Allan9e2d7652012-01-31 06:37:27 +00003577 if (ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003578 break;
3579
3580 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
3581 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3582 hsflctl.hsf_ctrl.fldbcount = size - 1;
3583 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
3584 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
3585
3586 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3587
Bruce Allan17e813e2013-02-20 04:06:01 +00003588 ret_val =
3589 e1000_flash_cycle_ich8lan(hw,
3590 ICH_FLASH_READ_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003591
Bruce Allane921eb12012-11-28 09:28:37 +00003592 /* Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07003593 * and try the whole sequence a few more times, else
3594 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07003595 * least significant byte first msb to lsb
3596 */
Bruce Allan9e2d7652012-01-31 06:37:27 +00003597 if (!ret_val) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003598 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00003599 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003600 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00003601 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003602 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003603 break;
3604 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00003605 /* If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07003606 * completely hosed, but if the error condition is
3607 * detected, it won't hurt to give it another try...
3608 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
3609 */
3610 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003611 if (hsfsts.hsf_status.flcerr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003612 /* Repeat for some time before giving up. */
3613 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00003614 } else if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00003615 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003616 break;
3617 }
3618 }
3619 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3620
3621 return ret_val;
3622}
3623
3624/**
David Ertman79849eb2015-02-10 09:10:43 +00003625 * e1000_read_flash_data32_ich8lan - Read dword from NVM
3626 * @hw: pointer to the HW structure
3627 * @offset: The offset (in bytes) of the dword to read.
3628 * @data: Pointer to the dword to store the value read.
3629 *
3630 * Reads a byte or word from the NVM using the flash access registers.
3631 **/
3632
3633static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
3634 u32 *data)
3635{
3636 union ich8_hws_flash_status hsfsts;
3637 union ich8_hws_flash_ctrl hsflctl;
3638 u32 flash_linear_addr;
3639 s32 ret_val = -E1000_ERR_NVM;
3640 u8 count = 0;
3641
3642 if (offset > ICH_FLASH_LINEAR_ADDR_MASK ||
3643 hw->mac.type != e1000_pch_spt)
3644 return -E1000_ERR_NVM;
3645 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
3646 hw->nvm.flash_base_addr);
3647
3648 do {
3649 udelay(1);
3650 /* Steps */
3651 ret_val = e1000_flash_cycle_init_ich8lan(hw);
3652 if (ret_val)
3653 break;
3654 /* In SPT, This register is in Lan memory space, not flash.
3655 * Therefore, only 32 bit access is supported
3656 */
3657 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
3658
3659 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3660 hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1;
3661 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
3662 /* In SPT, This register is in Lan memory space, not flash.
3663 * Therefore, only 32 bit access is supported
3664 */
3665 ew32flash(ICH_FLASH_HSFSTS, (u32)hsflctl.regval << 16);
3666 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3667
3668 ret_val =
3669 e1000_flash_cycle_ich8lan(hw,
3670 ICH_FLASH_READ_COMMAND_TIMEOUT);
3671
3672 /* Check if FCERR is set to 1, if set to 1, clear it
3673 * and try the whole sequence a few more times, else
3674 * read in (shift in) the Flash Data0, the order is
3675 * least significant byte first msb to lsb
3676 */
3677 if (!ret_val) {
3678 *data = er32flash(ICH_FLASH_FDATA0);
3679 break;
3680 } else {
3681 /* If we've gotten here, then things are probably
3682 * completely hosed, but if the error condition is
3683 * detected, it won't hurt to give it another try...
3684 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
3685 */
3686 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3687 if (hsfsts.hsf_status.flcerr) {
3688 /* Repeat for some time before giving up. */
3689 continue;
3690 } else if (!hsfsts.hsf_status.flcdone) {
3691 e_dbg("Timeout error - flash cycle did not complete.\n");
3692 break;
3693 }
3694 }
3695 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3696
3697 return ret_val;
3698}
3699
3700/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003701 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
3702 * @hw: pointer to the HW structure
3703 * @offset: The offset (in bytes) of the word(s) to write.
3704 * @words: Size of data to write in words
3705 * @data: Pointer to the word(s) to write at offset.
3706 *
3707 * Writes a byte or word to the NVM using the flash access registers.
3708 **/
3709static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
3710 u16 *data)
3711{
3712 struct e1000_nvm_info *nvm = &hw->nvm;
3713 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003714 u16 i;
3715
3716 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3717 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003718 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003719 return -E1000_ERR_NVM;
3720 }
3721
Bruce Allan94d81862009-11-20 23:25:26 +00003722 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00003723
Auke Kokbc7f75f2007-09-17 12:30:59 -07003724 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00003725 dev_spec->shadow_ram[offset + i].modified = true;
3726 dev_spec->shadow_ram[offset + i].value = data[i];
Auke Kokbc7f75f2007-09-17 12:30:59 -07003727 }
3728
Bruce Allan94d81862009-11-20 23:25:26 +00003729 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00003730
Auke Kokbc7f75f2007-09-17 12:30:59 -07003731 return 0;
3732}
3733
3734/**
David Ertman79849eb2015-02-10 09:10:43 +00003735 * e1000_update_nvm_checksum_spt - Update the checksum for NVM
Auke Kokbc7f75f2007-09-17 12:30:59 -07003736 * @hw: pointer to the HW structure
3737 *
3738 * The NVM checksum is updated by calling the generic update_nvm_checksum,
3739 * which writes the checksum to the shadow ram. The changes in the shadow
3740 * ram are then committed to the EEPROM by processing each bank at a time
3741 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08003742 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07003743 * future writes.
3744 **/
David Ertman79849eb2015-02-10 09:10:43 +00003745static s32 e1000_update_nvm_checksum_spt(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003746{
3747 struct e1000_nvm_info *nvm = &hw->nvm;
3748 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07003749 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003750 s32 ret_val;
David Ertman79849eb2015-02-10 09:10:43 +00003751 u32 dword = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003752
3753 ret_val = e1000e_update_nvm_checksum_generic(hw);
3754 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08003755 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003756
3757 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08003758 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003759
Bruce Allan94d81862009-11-20 23:25:26 +00003760 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003761
Bruce Allane921eb12012-11-28 09:28:37 +00003762 /* We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003763 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07003764 * is going to be written
3765 */
Bruce Allane80bd1d2013-05-01 01:19:46 +00003766 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08003767 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003768 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00003769 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003770 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003771
3772 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003773 new_bank_offset = nvm->flash_bank_size;
3774 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003775 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003776 if (ret_val)
3777 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003778 } else {
3779 old_bank_offset = nvm->flash_bank_size;
3780 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003781 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003782 if (ret_val)
3783 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003784 }
David Ertman79849eb2015-02-10 09:10:43 +00003785 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i += 2) {
Bruce Allane921eb12012-11-28 09:28:37 +00003786 /* Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07003787 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07003788 * in the shadow RAM
3789 */
David Ertman79849eb2015-02-10 09:10:43 +00003790 ret_val = e1000_read_flash_dword_ich8lan(hw,
3791 i + old_bank_offset,
3792 &dword);
3793
3794 if (dev_spec->shadow_ram[i].modified) {
3795 dword &= 0xffff0000;
3796 dword |= (dev_spec->shadow_ram[i].value & 0xffff);
3797 }
3798 if (dev_spec->shadow_ram[i + 1].modified) {
3799 dword &= 0x0000ffff;
3800 dword |= ((dev_spec->shadow_ram[i + 1].value & 0xffff)
3801 << 16);
3802 }
3803 if (ret_val)
3804 break;
3805
3806 /* If the word is 0x13, then make sure the signature bits
3807 * (15:14) are 11b until the commit has completed.
3808 * This will allow us to write 10b which indicates the
3809 * signature is valid. We want to do this after the write
3810 * has completed so that we don't mark the segment valid
3811 * while the write is still in progress
3812 */
3813 if (i == E1000_ICH_NVM_SIG_WORD - 1)
3814 dword |= E1000_ICH_NVM_SIG_MASK << 16;
3815
3816 /* Convert offset to bytes. */
3817 act_offset = (i + new_bank_offset) << 1;
3818
3819 usleep_range(100, 200);
3820
3821 /* Write the data to the new bank. Offset in words */
3822 act_offset = i + new_bank_offset;
3823 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset,
3824 dword);
3825 if (ret_val)
3826 break;
3827 }
3828
3829 /* Don't bother writing the segment valid bits if sector
3830 * programming failed.
3831 */
3832 if (ret_val) {
3833 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
3834 e_dbg("Flash commit failed.\n");
3835 goto release;
3836 }
3837
3838 /* Finally validate the new segment by setting bit 15:14
3839 * to 10b in word 0x13 , this can be done without an
3840 * erase as well since these bits are 11 to start with
3841 * and we need to change bit 14 to 0b
3842 */
3843 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
3844
3845 /*offset in words but we read dword */
3846 --act_offset;
3847 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword);
3848
3849 if (ret_val)
3850 goto release;
3851
3852 dword &= 0xBFFFFFFF;
3853 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword);
3854
3855 if (ret_val)
3856 goto release;
3857
3858 /* And invalidate the previously valid segment by setting
3859 * its signature word (0x13) high_byte to 0b. This can be
3860 * done without an erase because flash erase sets all bits
3861 * to 1's. We can write 1's to 0's without an erase
3862 */
3863 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
3864
3865 /* offset in words but we read dword */
3866 act_offset = old_bank_offset + E1000_ICH_NVM_SIG_WORD - 1;
3867 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword);
3868
3869 if (ret_val)
3870 goto release;
3871
3872 dword &= 0x00FFFFFF;
3873 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword);
3874
3875 if (ret_val)
3876 goto release;
3877
3878 /* Great! Everything worked, we can now clear the cached entries. */
3879 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
3880 dev_spec->shadow_ram[i].modified = false;
3881 dev_spec->shadow_ram[i].value = 0xFFFF;
3882 }
3883
3884release:
3885 nvm->ops.release(hw);
3886
3887 /* Reload the EEPROM, or else modifications will not appear
3888 * until after the next adapter reset.
3889 */
3890 if (!ret_val) {
3891 nvm->ops.reload(hw);
3892 usleep_range(10000, 20000);
3893 }
3894
3895out:
3896 if (ret_val)
3897 e_dbg("NVM update error: %d\n", ret_val);
3898
3899 return ret_val;
3900}
3901
3902/**
3903 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
3904 * @hw: pointer to the HW structure
3905 *
3906 * The NVM checksum is updated by calling the generic update_nvm_checksum,
3907 * which writes the checksum to the shadow ram. The changes in the shadow
3908 * ram are then committed to the EEPROM by processing each bank at a time
3909 * checking for the modified bit and writing only the pending changes.
3910 * After a successful commit, the shadow ram is cleared and is ready for
3911 * future writes.
3912 **/
3913static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
3914{
3915 struct e1000_nvm_info *nvm = &hw->nvm;
3916 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3917 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
3918 s32 ret_val;
3919 u16 data = 0;
3920
3921 ret_val = e1000e_update_nvm_checksum_generic(hw);
3922 if (ret_val)
3923 goto out;
3924
3925 if (nvm->type != e1000_nvm_flash_sw)
3926 goto out;
3927
3928 nvm->ops.acquire(hw);
3929
3930 /* We're writing to the opposite bank so if we're on bank 1,
3931 * write to bank 0 etc. We also need to erase the segment that
3932 * is going to be written
3933 */
3934 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
3935 if (ret_val) {
3936 e_dbg("Could not detect valid bank, assuming bank 0\n");
3937 bank = 0;
3938 }
3939
3940 if (bank == 0) {
3941 new_bank_offset = nvm->flash_bank_size;
3942 old_bank_offset = 0;
3943 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
3944 if (ret_val)
3945 goto release;
3946 } else {
3947 old_bank_offset = nvm->flash_bank_size;
3948 new_bank_offset = 0;
3949 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
3950 if (ret_val)
3951 goto release;
3952 }
3953 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003954 if (dev_spec->shadow_ram[i].modified) {
3955 data = dev_spec->shadow_ram[i].value;
3956 } else {
Bruce Allane2434552008-11-21 17:02:41 -08003957 ret_val = e1000_read_flash_word_ich8lan(hw, i +
Bruce Allanf0ff4392013-02-20 04:05:39 +00003958 old_bank_offset,
3959 &data);
Bruce Allane2434552008-11-21 17:02:41 -08003960 if (ret_val)
3961 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003962 }
3963
Bruce Allane921eb12012-11-28 09:28:37 +00003964 /* If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07003965 * (15:14) are 11b until the commit has completed.
3966 * This will allow us to write 10b which indicates the
3967 * signature is valid. We want to do this after the write
3968 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07003969 * while the write is still in progress
3970 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003971 if (i == E1000_ICH_NVM_SIG_WORD)
3972 data |= E1000_ICH_NVM_SIG_MASK;
3973
3974 /* Convert offset to bytes. */
3975 act_offset = (i + new_bank_offset) << 1;
3976
Bruce Allance43a212013-02-20 04:06:32 +00003977 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003978 /* Write the bytes to the new bank. */
3979 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
3980 act_offset,
3981 (u8)data);
3982 if (ret_val)
3983 break;
3984
Bruce Allance43a212013-02-20 04:06:32 +00003985 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003986 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003987 act_offset + 1,
3988 (u8)(data >> 8));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003989 if (ret_val)
3990 break;
3991 }
3992
Bruce Allane921eb12012-11-28 09:28:37 +00003993 /* Don't bother writing the segment valid bits if sector
Bruce Allanad680762008-03-28 09:15:03 -07003994 * programming failed.
3995 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003996 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07003997 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003998 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00003999 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004000 }
4001
Bruce Allane921eb12012-11-28 09:28:37 +00004002 /* Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07004003 * to 10b in word 0x13 , this can be done without an
4004 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07004005 * and we need to change bit 14 to 0b
4006 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004007 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08004008 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00004009 if (ret_val)
4010 goto release;
4011
Auke Kokbc7f75f2007-09-17 12:30:59 -07004012 data &= 0xBFFF;
4013 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
4014 act_offset * 2 + 1,
4015 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00004016 if (ret_val)
4017 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004018
Bruce Allane921eb12012-11-28 09:28:37 +00004019 /* And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07004020 * its signature word (0x13) high_byte to 0b. This can be
4021 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07004022 * to 1's. We can write 1's to 0's without an erase
4023 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004024 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
4025 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00004026 if (ret_val)
4027 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004028
4029 /* Great! Everything worked, we can now clear the cached entries. */
4030 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00004031 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004032 dev_spec->shadow_ram[i].value = 0xFFFF;
4033 }
4034
Bruce Allan9c5e2092010-05-10 15:00:31 +00004035release:
Bruce Allan94d81862009-11-20 23:25:26 +00004036 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004037
Bruce Allane921eb12012-11-28 09:28:37 +00004038 /* Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07004039 * until after the next adapter reset.
4040 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00004041 if (!ret_val) {
Bruce Allane85e3632012-02-22 09:03:14 +00004042 nvm->ops.reload(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00004043 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00004044 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004045
Bruce Allane2434552008-11-21 17:02:41 -08004046out:
4047 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004048 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08004049
Auke Kokbc7f75f2007-09-17 12:30:59 -07004050 return ret_val;
4051}
4052
4053/**
4054 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
4055 * @hw: pointer to the HW structure
4056 *
4057 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
4058 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
4059 * calculated, in which case we need to calculate the checksum and set bit 6.
4060 **/
4061static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
4062{
4063 s32 ret_val;
4064 u16 data;
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004065 u16 word;
4066 u16 valid_csum_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004067
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004068 /* Read NVM and check Invalid Image CSUM bit. If this bit is 0,
4069 * the checksum needs to be fixed. This bit is an indication that
4070 * the NVM was prepared by OEM software and did not calculate
4071 * the checksum...a likely scenario.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004072 */
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004073 switch (hw->mac.type) {
4074 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00004075 case e1000_pch_spt:
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004076 word = NVM_COMPAT;
4077 valid_csum_mask = NVM_COMPAT_VALID_CSUM;
4078 break;
4079 default:
4080 word = NVM_FUTURE_INIT_WORD1;
4081 valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
4082 break;
4083 }
4084
4085 ret_val = e1000_read_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004086 if (ret_val)
4087 return ret_val;
4088
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004089 if (!(data & valid_csum_mask)) {
4090 data |= valid_csum_mask;
4091 ret_val = e1000_write_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004092 if (ret_val)
4093 return ret_val;
4094 ret_val = e1000e_update_nvm_checksum(hw);
4095 if (ret_val)
4096 return ret_val;
4097 }
4098
4099 return e1000e_validate_nvm_checksum_generic(hw);
4100}
4101
4102/**
Bruce Allan4a770352008-10-01 17:18:35 -07004103 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
4104 * @hw: pointer to the HW structure
4105 *
4106 * To prevent malicious write/erase of the NVM, set it to be read-only
4107 * so that the hardware ignores all write/erase cycles of the NVM via
4108 * the flash control registers. The shadow-ram copy of the NVM will
4109 * still be updated, however any updates to this copy will not stick
4110 * across driver reloads.
4111 **/
4112void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
4113{
Bruce Allanca15df52009-10-26 11:23:43 +00004114 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07004115 union ich8_flash_protected_range pr0;
4116 union ich8_hws_flash_status hsfsts;
4117 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07004118
Bruce Allan94d81862009-11-20 23:25:26 +00004119 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07004120
4121 gfpreg = er32flash(ICH_FLASH_GFPREG);
4122
4123 /* Write-protect GbE Sector of NVM */
4124 pr0.regval = er32flash(ICH_FLASH_PR0);
4125 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
4126 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
4127 pr0.range.wpe = true;
4128 ew32flash(ICH_FLASH_PR0, pr0.regval);
4129
Bruce Allane921eb12012-11-28 09:28:37 +00004130 /* Lock down a subset of GbE Flash Control Registers, e.g.
Bruce Allan4a770352008-10-01 17:18:35 -07004131 * PR0 to prevent the write-protection from being lifted.
4132 * Once FLOCKDN is set, the registers protected by it cannot
4133 * be written until FLOCKDN is cleared by a hardware reset.
4134 */
4135 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4136 hsfsts.hsf_status.flockdn = true;
4137 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
4138
Bruce Allan94d81862009-11-20 23:25:26 +00004139 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07004140}
4141
4142/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004143 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
4144 * @hw: pointer to the HW structure
4145 * @offset: The offset (in bytes) of the byte/word to read.
4146 * @size: Size of data to read, 1=byte 2=word
4147 * @data: The byte(s) to write to the NVM.
4148 *
4149 * Writes one/two bytes to the NVM using the flash access registers.
4150 **/
4151static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
4152 u8 size, u16 data)
4153{
4154 union ich8_hws_flash_status hsfsts;
4155 union ich8_hws_flash_ctrl hsflctl;
4156 u32 flash_linear_addr;
4157 u32 flash_data = 0;
4158 s32 ret_val;
4159 u8 count = 0;
4160
David Ertman79849eb2015-02-10 09:10:43 +00004161 if (hw->mac.type == e1000_pch_spt) {
4162 if (size != 4 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
4163 return -E1000_ERR_NVM;
4164 } else {
4165 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
4166 return -E1000_ERR_NVM;
4167 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004168
Bruce Allanf0ff4392013-02-20 04:05:39 +00004169 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
4170 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004171
4172 do {
4173 udelay(1);
4174 /* Steps */
4175 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4176 if (ret_val)
4177 break;
David Ertman79849eb2015-02-10 09:10:43 +00004178 /* In SPT, This register is in Lan memory space, not
4179 * flash. Therefore, only 32 bit access is supported
4180 */
4181 if (hw->mac.type == e1000_pch_spt)
4182 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
4183 else
4184 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004185
Auke Kokbc7f75f2007-09-17 12:30:59 -07004186 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
Bruce Allan362e20c2013-02-20 04:05:45 +00004187 hsflctl.hsf_ctrl.fldbcount = size - 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004188 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
David Ertman79849eb2015-02-10 09:10:43 +00004189 /* In SPT, This register is in Lan memory space,
4190 * not flash. Therefore, only 32 bit access is
4191 * supported
4192 */
4193 if (hw->mac.type == e1000_pch_spt)
4194 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
4195 else
4196 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004197
4198 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4199
4200 if (size == 1)
4201 flash_data = (u32)data & 0x00FF;
4202 else
4203 flash_data = (u32)data;
4204
4205 ew32flash(ICH_FLASH_FDATA0, flash_data);
4206
Bruce Allane921eb12012-11-28 09:28:37 +00004207 /* check if FCERR is set to 1 , if set to 1, clear it
Bruce Allanad680762008-03-28 09:15:03 -07004208 * and try the whole sequence a few more times else done
4209 */
Bruce Allan17e813e2013-02-20 04:06:01 +00004210 ret_val =
4211 e1000_flash_cycle_ich8lan(hw,
4212 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004213 if (!ret_val)
4214 break;
4215
Bruce Allane921eb12012-11-28 09:28:37 +00004216 /* If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07004217 * completely hosed, but if the error condition
4218 * is detected, it won't hurt to give it another
4219 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
4220 */
4221 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00004222 if (hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004223 /* Repeat for some time before giving up. */
4224 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00004225 if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00004226 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004227 break;
4228 }
4229 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
4230
4231 return ret_val;
4232}
4233
4234/**
David Ertman79849eb2015-02-10 09:10:43 +00004235* e1000_write_flash_data32_ich8lan - Writes 4 bytes to the NVM
4236* @hw: pointer to the HW structure
4237* @offset: The offset (in bytes) of the dwords to read.
4238* @data: The 4 bytes to write to the NVM.
4239*
4240* Writes one/two/four bytes to the NVM using the flash access registers.
4241**/
4242static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
4243 u32 data)
4244{
4245 union ich8_hws_flash_status hsfsts;
4246 union ich8_hws_flash_ctrl hsflctl;
4247 u32 flash_linear_addr;
4248 s32 ret_val;
4249 u8 count = 0;
4250
4251 if (hw->mac.type == e1000_pch_spt) {
4252 if (offset > ICH_FLASH_LINEAR_ADDR_MASK)
4253 return -E1000_ERR_NVM;
4254 }
4255 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
4256 hw->nvm.flash_base_addr);
4257 do {
4258 udelay(1);
4259 /* Steps */
4260 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4261 if (ret_val)
4262 break;
4263
4264 /* In SPT, This register is in Lan memory space, not
4265 * flash. Therefore, only 32 bit access is supported
4266 */
4267 if (hw->mac.type == e1000_pch_spt)
4268 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS)
4269 >> 16;
4270 else
4271 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
4272
4273 hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1;
4274 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
4275
4276 /* In SPT, This register is in Lan memory space,
4277 * not flash. Therefore, only 32 bit access is
4278 * supported
4279 */
4280 if (hw->mac.type == e1000_pch_spt)
4281 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
4282 else
4283 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
4284
4285 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4286
4287 ew32flash(ICH_FLASH_FDATA0, data);
4288
4289 /* check if FCERR is set to 1 , if set to 1, clear it
4290 * and try the whole sequence a few more times else done
4291 */
4292 ret_val =
4293 e1000_flash_cycle_ich8lan(hw,
4294 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
4295
4296 if (!ret_val)
4297 break;
4298
4299 /* If we're here, then things are most likely
4300 * completely hosed, but if the error condition
4301 * is detected, it won't hurt to give it another
4302 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
4303 */
4304 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4305
4306 if (hsfsts.hsf_status.flcerr)
4307 /* Repeat for some time before giving up. */
4308 continue;
4309 if (!hsfsts.hsf_status.flcdone) {
4310 e_dbg("Timeout error - flash cycle did not complete.\n");
4311 break;
4312 }
4313 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
4314
4315 return ret_val;
4316}
4317
4318/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004319 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
4320 * @hw: pointer to the HW structure
4321 * @offset: The index of the byte to read.
4322 * @data: The byte to write to the NVM.
4323 *
4324 * Writes a single byte to the NVM using the flash access registers.
4325 **/
4326static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
4327 u8 data)
4328{
4329 u16 word = (u16)data;
4330
4331 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
4332}
4333
4334/**
David Ertman79849eb2015-02-10 09:10:43 +00004335* e1000_retry_write_flash_dword_ich8lan - Writes a dword to NVM
4336* @hw: pointer to the HW structure
4337* @offset: The offset of the word to write.
4338* @dword: The dword to write to the NVM.
4339*
4340* Writes a single dword to the NVM using the flash access registers.
4341* Goes through a retry algorithm before giving up.
4342**/
4343static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw,
4344 u32 offset, u32 dword)
4345{
4346 s32 ret_val;
4347 u16 program_retries;
4348
4349 /* Must convert word offset into bytes. */
4350 offset <<= 1;
4351 ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword);
4352
4353 if (!ret_val)
4354 return ret_val;
4355 for (program_retries = 0; program_retries < 100; program_retries++) {
4356 e_dbg("Retrying Byte %8.8X at offset %u\n", dword, offset);
4357 usleep_range(100, 200);
4358 ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword);
4359 if (!ret_val)
4360 break;
4361 }
4362 if (program_retries == 100)
4363 return -E1000_ERR_NVM;
4364
4365 return 0;
4366}
4367
4368/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004369 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
4370 * @hw: pointer to the HW structure
4371 * @offset: The offset of the byte to write.
4372 * @byte: The byte to write to the NVM.
4373 *
4374 * Writes a single byte to the NVM using the flash access registers.
4375 * Goes through a retry algorithm before giving up.
4376 **/
4377static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
4378 u32 offset, u8 byte)
4379{
4380 s32 ret_val;
4381 u16 program_retries;
4382
4383 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
4384 if (!ret_val)
4385 return ret_val;
4386
4387 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004388 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Bruce Allance43a212013-02-20 04:06:32 +00004389 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004390 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
4391 if (!ret_val)
4392 break;
4393 }
4394 if (program_retries == 100)
4395 return -E1000_ERR_NVM;
4396
4397 return 0;
4398}
4399
4400/**
4401 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
4402 * @hw: pointer to the HW structure
4403 * @bank: 0 for first bank, 1 for second bank, etc.
4404 *
4405 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
4406 * bank N is 4096 * N + flash_reg_addr.
4407 **/
4408static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
4409{
4410 struct e1000_nvm_info *nvm = &hw->nvm;
4411 union ich8_hws_flash_status hsfsts;
4412 union ich8_hws_flash_ctrl hsflctl;
4413 u32 flash_linear_addr;
4414 /* bank size is in 16bit words - adjust to bytes */
4415 u32 flash_bank_size = nvm->flash_bank_size * 2;
4416 s32 ret_val;
4417 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00004418 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004419
4420 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4421
Bruce Allane921eb12012-11-28 09:28:37 +00004422 /* Determine HW Sector size: Read BERASE bits of hw flash status
Bruce Allanad680762008-03-28 09:15:03 -07004423 * register
4424 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07004425 * consecutive sectors. The start index for the nth Hw sector
4426 * can be calculated as = bank * 4096 + n * 256
4427 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
4428 * The start index for the nth Hw sector can be calculated
4429 * as = bank * 4096
4430 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
4431 * (ich9 only, otherwise error condition)
4432 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
4433 */
4434 switch (hsfsts.hsf_status.berasesz) {
4435 case 0:
4436 /* Hw sector size 256 */
4437 sector_size = ICH_FLASH_SEG_SIZE_256;
4438 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
4439 break;
4440 case 1:
4441 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00004442 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004443 break;
4444 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00004445 sector_size = ICH_FLASH_SEG_SIZE_8K;
4446 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004447 break;
4448 case 3:
4449 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00004450 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004451 break;
4452 default:
4453 return -E1000_ERR_NVM;
4454 }
4455
4456 /* Start with the base address, then add the sector offset. */
4457 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00004458 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004459
Bruce Allan53aa82d2013-02-20 04:06:06 +00004460 for (j = 0; j < iteration; j++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004461 do {
Bruce Allan17e813e2013-02-20 04:06:01 +00004462 u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;
4463
Auke Kokbc7f75f2007-09-17 12:30:59 -07004464 /* Steps */
4465 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4466 if (ret_val)
4467 return ret_val;
4468
Bruce Allane921eb12012-11-28 09:28:37 +00004469 /* Write a value 11 (block Erase) in Flash
Bruce Allanad680762008-03-28 09:15:03 -07004470 * Cycle field in hw flash control
4471 */
David Ertman79849eb2015-02-10 09:10:43 +00004472 if (hw->mac.type == e1000_pch_spt)
4473 hsflctl.regval =
4474 er32flash(ICH_FLASH_HSFSTS) >> 16;
4475 else
4476 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
4477
Auke Kokbc7f75f2007-09-17 12:30:59 -07004478 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
David Ertman79849eb2015-02-10 09:10:43 +00004479 if (hw->mac.type == e1000_pch_spt)
4480 ew32flash(ICH_FLASH_HSFSTS,
4481 hsflctl.regval << 16);
4482 else
4483 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004484
Bruce Allane921eb12012-11-28 09:28:37 +00004485 /* Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07004486 * block into Flash Linear address field in Flash
4487 * Address.
4488 */
4489 flash_linear_addr += (j * sector_size);
4490 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4491
Bruce Allan17e813e2013-02-20 04:06:01 +00004492 ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
Bruce Allan9e2d7652012-01-31 06:37:27 +00004493 if (!ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004494 break;
4495
Bruce Allane921eb12012-11-28 09:28:37 +00004496 /* Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004497 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07004498 * a few more times else Done
4499 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004500 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00004501 if (hsfsts.hsf_status.flcerr)
Bruce Allanad680762008-03-28 09:15:03 -07004502 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004503 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00004504 else if (!hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004505 return ret_val;
4506 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
4507 }
4508
4509 return 0;
4510}
4511
4512/**
4513 * e1000_valid_led_default_ich8lan - Set the default LED settings
4514 * @hw: pointer to the HW structure
4515 * @data: Pointer to the LED settings
4516 *
4517 * Reads the LED default settings from the NVM to data. If the NVM LED
4518 * settings is all 0's or F's, set the LED default to a valid LED default
4519 * setting.
4520 **/
4521static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
4522{
4523 s32 ret_val;
4524
4525 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
4526 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004527 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004528 return ret_val;
4529 }
4530
Bruce Allane5fe2542013-02-20 04:06:27 +00004531 if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004532 *data = ID_LED_DEFAULT_ICH8LAN;
4533
4534 return 0;
4535}
4536
4537/**
Bruce Allana4f58f52009-06-02 11:29:18 +00004538 * e1000_id_led_init_pchlan - store LED configurations
4539 * @hw: pointer to the HW structure
4540 *
4541 * PCH does not control LEDs via the LEDCTL register, rather it uses
4542 * the PHY LED configuration register.
4543 *
4544 * PCH also does not have an "always on" or "always off" mode which
4545 * complicates the ID feature. Instead of using the "on" mode to indicate
Bruce Alland1964eb2012-02-22 09:02:21 +00004546 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
Bruce Allana4f58f52009-06-02 11:29:18 +00004547 * use "link_up" mode. The LEDs will still ID on request if there is no
4548 * link based on logic in e1000_led_[on|off]_pchlan().
4549 **/
4550static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
4551{
4552 struct e1000_mac_info *mac = &hw->mac;
4553 s32 ret_val;
4554 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
4555 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
4556 u16 data, i, temp, shift;
4557
4558 /* Get default ID LED modes */
4559 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
4560 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004561 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00004562
4563 mac->ledctl_default = er32(LEDCTL);
4564 mac->ledctl_mode1 = mac->ledctl_default;
4565 mac->ledctl_mode2 = mac->ledctl_default;
4566
4567 for (i = 0; i < 4; i++) {
4568 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
4569 shift = (i * 5);
4570 switch (temp) {
4571 case ID_LED_ON1_DEF2:
4572 case ID_LED_ON1_ON2:
4573 case ID_LED_ON1_OFF2:
4574 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
4575 mac->ledctl_mode1 |= (ledctl_on << shift);
4576 break;
4577 case ID_LED_OFF1_DEF2:
4578 case ID_LED_OFF1_ON2:
4579 case ID_LED_OFF1_OFF2:
4580 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
4581 mac->ledctl_mode1 |= (ledctl_off << shift);
4582 break;
4583 default:
4584 /* Do nothing */
4585 break;
4586 }
4587 switch (temp) {
4588 case ID_LED_DEF1_ON2:
4589 case ID_LED_ON1_ON2:
4590 case ID_LED_OFF1_ON2:
4591 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
4592 mac->ledctl_mode2 |= (ledctl_on << shift);
4593 break;
4594 case ID_LED_DEF1_OFF2:
4595 case ID_LED_ON1_OFF2:
4596 case ID_LED_OFF1_OFF2:
4597 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
4598 mac->ledctl_mode2 |= (ledctl_off << shift);
4599 break;
4600 default:
4601 /* Do nothing */
4602 break;
4603 }
4604 }
4605
Bruce Allan5015e532012-02-08 02:55:56 +00004606 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00004607}
4608
4609/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004610 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
4611 * @hw: pointer to the HW structure
4612 *
4613 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
4614 * register, so the the bus width is hard coded.
4615 **/
4616static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
4617{
4618 struct e1000_bus_info *bus = &hw->bus;
4619 s32 ret_val;
4620
4621 ret_val = e1000e_get_bus_info_pcie(hw);
4622
Bruce Allane921eb12012-11-28 09:28:37 +00004623 /* ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07004624 * a configuration space, but do not contain
4625 * PCI Express Capability registers, so bus width
4626 * must be hardcoded.
4627 */
4628 if (bus->width == e1000_bus_width_unknown)
4629 bus->width = e1000_bus_width_pcie_x1;
4630
4631 return ret_val;
4632}
4633
4634/**
4635 * e1000_reset_hw_ich8lan - Reset the hardware
4636 * @hw: pointer to the HW structure
4637 *
4638 * Does a full reset of the hardware which includes a reset of the PHY and
4639 * MAC.
4640 **/
4641static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
4642{
Bruce Allan1d5846b2009-10-29 13:46:05 +00004643 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan62bc8132012-03-20 03:47:57 +00004644 u16 kum_cfg;
4645 u32 ctrl, reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004646 s32 ret_val;
4647
Bruce Allane921eb12012-11-28 09:28:37 +00004648 /* Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07004649 * on the last TLP read/write transaction when MAC is reset.
4650 */
4651 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00004652 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004653 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004654
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004655 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004656 ew32(IMC, 0xffffffff);
4657
Bruce Allane921eb12012-11-28 09:28:37 +00004658 /* Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07004659 * any pending transactions to complete before we hit the MAC
4660 * with the global reset.
4661 */
4662 ew32(RCTL, 0);
4663 ew32(TCTL, E1000_TCTL_PSP);
4664 e1e_flush();
4665
Bruce Allan1bba4382011-03-19 00:27:20 +00004666 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004667
4668 /* Workaround for ICH8 bit corruption issue in FIFO memory */
4669 if (hw->mac.type == e1000_ich8lan) {
4670 /* Set Tx and Rx buffer allocation to 8k apiece. */
4671 ew32(PBA, E1000_PBA_8K);
4672 /* Set Packet Buffer Size to 16k. */
4673 ew32(PBS, E1000_PBS_16K);
4674 }
4675
Bruce Allan1d5846b2009-10-29 13:46:05 +00004676 if (hw->mac.type == e1000_pchlan) {
Bruce Allan62bc8132012-03-20 03:47:57 +00004677 /* Save the NVM K1 bit setting */
4678 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00004679 if (ret_val)
4680 return ret_val;
4681
Bruce Allan62bc8132012-03-20 03:47:57 +00004682 if (kum_cfg & E1000_NVM_K1_ENABLE)
Bruce Allan1d5846b2009-10-29 13:46:05 +00004683 dev_spec->nvm_k1_enabled = true;
4684 else
4685 dev_spec->nvm_k1_enabled = false;
4686 }
4687
Auke Kokbc7f75f2007-09-17 12:30:59 -07004688 ctrl = er32(CTRL);
4689
Bruce Allan44abd5c2012-02-22 09:02:37 +00004690 if (!hw->phy.ops.check_reset_block(hw)) {
Bruce Allane921eb12012-11-28 09:28:37 +00004691 /* Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07004692 * time to make sure the interface between MAC and the
4693 * external PHY is reset.
4694 */
4695 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00004696
Bruce Allane921eb12012-11-28 09:28:37 +00004697 /* Gate automatic PHY configuration by hardware on
Bruce Allan605c82b2010-09-22 17:17:01 +00004698 * non-managed 82579
4699 */
4700 if ((hw->mac.type == e1000_pch2lan) &&
4701 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
4702 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004703 }
4704 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004705 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004706 ew32(CTRL, (ctrl | E1000_CTRL_RST));
Jesse Brandeburg945a5152011-07-20 00:56:21 +00004707 /* cannot issue a flush here because it hangs the hardware */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004708 msleep(20);
4709
Bruce Allan62bc8132012-03-20 03:47:57 +00004710 /* Set Phy Config Counter to 50msec */
4711 if (hw->mac.type == e1000_pch2lan) {
4712 reg = er32(FEXTNVM3);
4713 reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
4714 reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
4715 ew32(FEXTNVM3, reg);
4716 }
4717
Bruce Allanfc0c7762009-07-01 13:27:55 +00004718 if (!ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00004719 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07004720
Bruce Allane98cac42010-05-10 15:02:32 +00004721 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00004722 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00004723 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004724 return ret_val;
Bruce Allanfc0c7762009-07-01 13:27:55 +00004725
Bruce Allane98cac42010-05-10 15:02:32 +00004726 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00004727 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004728 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00004729 }
Bruce Allane98cac42010-05-10 15:02:32 +00004730
Bruce Allane921eb12012-11-28 09:28:37 +00004731 /* For PCH, this write will make sure that any noise
Bruce Allan7d3cabb2009-07-01 13:29:08 +00004732 * will be detected as a CRC error and be dropped rather than show up
4733 * as a bad packet to the DMA engine.
4734 */
4735 if (hw->mac.type == e1000_pchlan)
4736 ew32(CRC_OFFSET, 0x65656565);
4737
Auke Kokbc7f75f2007-09-17 12:30:59 -07004738 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00004739 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004740
Bruce Allan62bc8132012-03-20 03:47:57 +00004741 reg = er32(KABGTXD);
4742 reg |= E1000_KABGTXD_BGSQLBIAS;
4743 ew32(KABGTXD, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004744
Bruce Allan5015e532012-02-08 02:55:56 +00004745 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004746}
4747
4748/**
4749 * e1000_init_hw_ich8lan - Initialize the hardware
4750 * @hw: pointer to the HW structure
4751 *
4752 * Prepares the hardware for transmit and receive by doing the following:
4753 * - initialize hardware bits
4754 * - initialize LED identification
4755 * - setup receive address registers
4756 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08004757 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07004758 * - clear statistics
4759 **/
4760static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
4761{
4762 struct e1000_mac_info *mac = &hw->mac;
4763 u32 ctrl_ext, txdctl, snoop;
4764 s32 ret_val;
4765 u16 i;
4766
4767 e1000_initialize_hw_bits_ich8lan(hw);
4768
4769 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00004770 ret_val = mac->ops.id_led_init(hw);
Bruce Allan33550ce2013-02-20 04:06:16 +00004771 /* An error is not fatal and we should not stop init due to this */
Bruce Allande39b752009-11-20 23:27:59 +00004772 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004773 e_dbg("Error initializing identification LED\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004774
4775 /* Setup the receive address. */
4776 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
4777
4778 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004779 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004780 for (i = 0; i < mac->mta_reg_count; i++)
4781 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
4782
Bruce Allane921eb12012-11-28 09:28:37 +00004783 /* The 82578 Rx buffer will stall if wakeup is enabled in host and
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00004784 * the ME. Disable wakeup by clearing the host wakeup bit.
Bruce Allanfc0c7762009-07-01 13:27:55 +00004785 * Reset the phy after disabling host wakeup to reset the Rx buffer.
4786 */
4787 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00004788 e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
4789 i &= ~BM_WUC_HOST_WU_BIT;
4790 e1e_wphy(hw, BM_PORT_GEN_CFG, i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00004791 ret_val = e1000_phy_hw_reset_ich8lan(hw);
4792 if (ret_val)
4793 return ret_val;
4794 }
4795
Auke Kokbc7f75f2007-09-17 12:30:59 -07004796 /* Setup link and flow control */
Bruce Allan1a46b402012-02-22 09:02:26 +00004797 ret_val = mac->ops.setup_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004798
4799 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004800 txdctl = er32(TXDCTL(0));
Bruce Allanf0ff4392013-02-20 04:05:39 +00004801 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
4802 E1000_TXDCTL_FULL_TX_DESC_WB);
4803 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
4804 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004805 ew32(TXDCTL(0), txdctl);
4806 txdctl = er32(TXDCTL(1));
Bruce Allanf0ff4392013-02-20 04:05:39 +00004807 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
4808 E1000_TXDCTL_FULL_TX_DESC_WB);
4809 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
4810 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004811 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004812
Bruce Allane921eb12012-11-28 09:28:37 +00004813 /* ICH8 has opposite polarity of no_snoop bits.
Bruce Allanad680762008-03-28 09:15:03 -07004814 * By default, we should use snoop behavior.
4815 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004816 if (mac->type == e1000_ich8lan)
4817 snoop = PCIE_ICH8_SNOOP_ALL;
4818 else
Bruce Allan53aa82d2013-02-20 04:06:06 +00004819 snoop = (u32)~(PCIE_NO_SNOOP_ALL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004820 e1000e_set_pcie_no_snoop(hw, snoop);
4821
4822 ctrl_ext = er32(CTRL_EXT);
4823 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
4824 ew32(CTRL_EXT, ctrl_ext);
4825
Bruce Allane921eb12012-11-28 09:28:37 +00004826 /* Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07004827 * important that we do this after we have tried to establish link
4828 * because the symbol error count will increment wildly if there
4829 * is no link.
4830 */
4831 e1000_clear_hw_cntrs_ich8lan(hw);
4832
Bruce Allane561a702012-02-08 02:55:46 +00004833 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004834}
Bruce Allanfc830b72013-02-20 04:06:11 +00004835
Auke Kokbc7f75f2007-09-17 12:30:59 -07004836/**
4837 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
4838 * @hw: pointer to the HW structure
4839 *
4840 * Sets/Clears required hardware bits necessary for correctly setting up the
4841 * hardware for transmit and receive.
4842 **/
4843static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
4844{
4845 u32 reg;
4846
4847 /* Extended Device Control */
4848 reg = er32(CTRL_EXT);
Jacob Keller18dd2392016-04-13 16:08:32 -07004849 reg |= BIT(22);
Bruce Allana4f58f52009-06-02 11:29:18 +00004850 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
4851 if (hw->mac.type >= e1000_pchlan)
4852 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004853 ew32(CTRL_EXT, reg);
4854
4855 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004856 reg = er32(TXDCTL(0));
Jacob Keller18dd2392016-04-13 16:08:32 -07004857 reg |= BIT(22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004858 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004859
4860 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004861 reg = er32(TXDCTL(1));
Jacob Keller18dd2392016-04-13 16:08:32 -07004862 reg |= BIT(22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004863 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004864
4865 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004866 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004867 if (hw->mac.type == e1000_ich8lan)
Jacob Keller18dd2392016-04-13 16:08:32 -07004868 reg |= BIT(28) | BIT(29);
4869 reg |= BIT(23) | BIT(24) | BIT(26) | BIT(27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004870 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004871
4872 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004873 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004874 if (er32(TCTL) & E1000_TCTL_MULR)
Jacob Keller18dd2392016-04-13 16:08:32 -07004875 reg &= ~BIT(28);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004876 else
Jacob Keller18dd2392016-04-13 16:08:32 -07004877 reg |= BIT(28);
4878 reg |= BIT(24) | BIT(26) | BIT(30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004879 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004880
4881 /* Device Status */
4882 if (hw->mac.type == e1000_ich8lan) {
4883 reg = er32(STATUS);
Jacob Keller18dd2392016-04-13 16:08:32 -07004884 reg &= ~BIT(31);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004885 ew32(STATUS, reg);
4886 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004887
Bruce Allane921eb12012-11-28 09:28:37 +00004888 /* work-around descriptor data corruption issue during nfs v2 udp
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004889 * traffic, just disable the nfs filtering capability
4890 */
4891 reg = er32(RFCTL);
4892 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
Matthew Vickf6bd5572012-04-25 08:01:05 +00004893
Bruce Allane921eb12012-11-28 09:28:37 +00004894 /* Disable IPv6 extension header parsing because some malformed
Matthew Vickf6bd5572012-04-25 08:01:05 +00004895 * IPv6 headers can hang the Rx.
4896 */
4897 if (hw->mac.type == e1000_ich8lan)
4898 reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004899 ew32(RFCTL, reg);
Bruce Allan94fb8482013-01-23 09:00:03 +00004900
4901 /* Enable ECC on Lynxpoint */
David Ertman79849eb2015-02-10 09:10:43 +00004902 if ((hw->mac.type == e1000_pch_lpt) ||
4903 (hw->mac.type == e1000_pch_spt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00004904 reg = er32(PBECCSTS);
4905 reg |= E1000_PBECCSTS_ECC_ENABLE;
4906 ew32(PBECCSTS, reg);
4907
4908 reg = er32(CTRL);
4909 reg |= E1000_CTRL_MEHE;
4910 ew32(CTRL, reg);
4911 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004912}
4913
4914/**
4915 * e1000_setup_link_ich8lan - Setup flow control and link settings
4916 * @hw: pointer to the HW structure
4917 *
4918 * Determines which flow control settings to use, then configures flow
4919 * control. Calls the appropriate media-specific link configuration
4920 * function. Assuming the adapter has a valid link partner, a valid link
4921 * should be established. Assumes the hardware has previously been reset
4922 * and the transmitter and receiver are not enabled.
4923 **/
4924static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
4925{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004926 s32 ret_val;
4927
Bruce Allan44abd5c2012-02-22 09:02:37 +00004928 if (hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07004929 return 0;
4930
Bruce Allane921eb12012-11-28 09:28:37 +00004931 /* ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07004932 * the default flow control setting, so we explicitly
4933 * set it to full.
4934 */
Bruce Allan37289d92009-06-02 11:29:37 +00004935 if (hw->fc.requested_mode == e1000_fc_default) {
4936 /* Workaround h/w hang when Tx flow control enabled */
4937 if (hw->mac.type == e1000_pchlan)
4938 hw->fc.requested_mode = e1000_fc_rx_pause;
4939 else
4940 hw->fc.requested_mode = e1000_fc_full;
4941 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004942
Bruce Allane921eb12012-11-28 09:28:37 +00004943 /* Save off the requested flow control mode for use later. Depending
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08004944 * on the link partner's capabilities, we may or may not use this mode.
4945 */
4946 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004947
Bruce Allan17e813e2013-02-20 04:06:01 +00004948 e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004949
4950 /* Continue to configure the copper link. */
Bruce Allan944ce012012-02-22 09:02:42 +00004951 ret_val = hw->mac.ops.setup_physical_interface(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004952 if (ret_val)
4953 return ret_val;
4954
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004955 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00004956 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00004957 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00004958 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00004959 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00004960 ew32(FCRTV_PCH, hw->fc.refresh_time);
4961
Bruce Allan482fed82011-01-06 14:29:49 +00004962 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
4963 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00004964 if (ret_val)
4965 return ret_val;
4966 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004967
4968 return e1000e_set_fc_watermarks(hw);
4969}
4970
4971/**
4972 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
4973 * @hw: pointer to the HW structure
4974 *
4975 * Configures the kumeran interface to the PHY to wait the appropriate time
4976 * when polling the PHY, then call the generic setup_copper_link to finish
4977 * configuring the copper link.
4978 **/
4979static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
4980{
4981 u32 ctrl;
4982 s32 ret_val;
4983 u16 reg_data;
4984
4985 ctrl = er32(CTRL);
4986 ctrl |= E1000_CTRL_SLU;
4987 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
4988 ew32(CTRL, ctrl);
4989
Bruce Allane921eb12012-11-28 09:28:37 +00004990 /* Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07004991 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07004992 * this fixes erroneous timeouts at 10Mbps.
4993 */
Bruce Allan07818952009-12-08 07:28:01 +00004994 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004995 if (ret_val)
4996 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00004997 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00004998 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004999 if (ret_val)
5000 return ret_val;
5001 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00005002 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00005003 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005004 if (ret_val)
5005 return ret_val;
5006
Bruce Allana4f58f52009-06-02 11:29:18 +00005007 switch (hw->phy.type) {
5008 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07005009 ret_val = e1000e_copper_link_setup_igp(hw);
5010 if (ret_val)
5011 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00005012 break;
5013 case e1000_phy_bm:
5014 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005015 ret_val = e1000e_copper_link_setup_m88(hw);
5016 if (ret_val)
5017 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00005018 break;
5019 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00005020 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +00005021 ret_val = e1000_copper_link_setup_82577(hw);
5022 if (ret_val)
5023 return ret_val;
5024 break;
5025 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00005026 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005027 if (ret_val)
5028 return ret_val;
5029
5030 reg_data &= ~IFE_PMC_AUTO_MDIX;
5031
5032 switch (hw->phy.mdix) {
5033 case 1:
5034 reg_data &= ~IFE_PMC_FORCE_MDIX;
5035 break;
5036 case 2:
5037 reg_data |= IFE_PMC_FORCE_MDIX;
5038 break;
5039 case 0:
5040 default:
5041 reg_data |= IFE_PMC_AUTO_MDIX;
5042 break;
5043 }
Bruce Allan482fed82011-01-06 14:29:49 +00005044 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005045 if (ret_val)
5046 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00005047 break;
5048 default:
5049 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005050 }
Bruce Allan3fa82932012-02-08 02:55:40 +00005051
Auke Kokbc7f75f2007-09-17 12:30:59 -07005052 return e1000e_setup_copper_link(hw);
5053}
5054
5055/**
Bruce Allanea8179a2013-03-06 09:02:47 +00005056 * e1000_setup_copper_link_pch_lpt - Configure MAC/PHY interface
5057 * @hw: pointer to the HW structure
5058 *
5059 * Calls the PHY specific link setup function and then calls the
5060 * generic setup_copper_link to finish configuring the link for
5061 * Lynxpoint PCH devices
5062 **/
5063static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw)
5064{
5065 u32 ctrl;
5066 s32 ret_val;
5067
5068 ctrl = er32(CTRL);
5069 ctrl |= E1000_CTRL_SLU;
5070 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
5071 ew32(CTRL, ctrl);
5072
5073 ret_val = e1000_copper_link_setup_82577(hw);
5074 if (ret_val)
5075 return ret_val;
5076
5077 return e1000e_setup_copper_link(hw);
5078}
5079
5080/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005081 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
5082 * @hw: pointer to the HW structure
5083 * @speed: pointer to store current link speed
5084 * @duplex: pointer to store the current link duplex
5085 *
Bruce Allanad680762008-03-28 09:15:03 -07005086 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07005087 * information and then calls the Kumeran lock loss workaround for links at
5088 * gigabit speeds.
5089 **/
5090static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
5091 u16 *duplex)
5092{
5093 s32 ret_val;
5094
5095 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
5096 if (ret_val)
5097 return ret_val;
5098
5099 if ((hw->mac.type == e1000_ich8lan) &&
Bruce Allane5fe2542013-02-20 04:06:27 +00005100 (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005101 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
5102 }
5103
5104 return ret_val;
5105}
5106
5107/**
5108 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
5109 * @hw: pointer to the HW structure
5110 *
5111 * Work-around for 82566 Kumeran PCS lock loss:
5112 * On link status change (i.e. PCI reset, speed change) and link is up and
5113 * speed is gigabit-
5114 * 0) if workaround is optionally disabled do nothing
5115 * 1) wait 1ms for Kumeran link to come up
5116 * 2) check Kumeran Diagnostic register PCS lock loss bit
5117 * 3) if not set the link is locked (all is good), otherwise...
5118 * 4) reset the PHY
5119 * 5) repeat up to 10 times
5120 * Note: this is only called for IGP3 copper when speed is 1gb.
5121 **/
5122static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
5123{
5124 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
5125 u32 phy_ctrl;
5126 s32 ret_val;
5127 u16 i, data;
5128 bool link;
5129
5130 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
5131 return 0;
5132
Bruce Allane921eb12012-11-28 09:28:37 +00005133 /* Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005134 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07005135 * stability
5136 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005137 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
5138 if (!link)
5139 return 0;
5140
5141 for (i = 0; i < 10; i++) {
5142 /* read once to clear */
5143 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
5144 if (ret_val)
5145 return ret_val;
5146 /* and again to get new status */
5147 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
5148 if (ret_val)
5149 return ret_val;
5150
5151 /* check for PCS lock */
5152 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
5153 return 0;
5154
5155 /* Issue PHY reset */
5156 e1000_phy_hw_reset(hw);
5157 mdelay(5);
5158 }
5159 /* Disable GigE link negotiation */
5160 phy_ctrl = er32(PHY_CTRL);
5161 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
5162 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
5163 ew32(PHY_CTRL, phy_ctrl);
5164
Bruce Allane921eb12012-11-28 09:28:37 +00005165 /* Call gig speed drop workaround on Gig disable before accessing
Bruce Allanad680762008-03-28 09:15:03 -07005166 * any PHY registers
5167 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005168 e1000e_gig_downshift_workaround_ich8lan(hw);
5169
5170 /* unable to acquire PCS lock */
5171 return -E1000_ERR_PHY;
5172}
5173
5174/**
Bruce Allan6e3c8072012-02-22 09:02:47 +00005175 * e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07005176 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08005177 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07005178 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00005179 * If ICH8, set the current Kumeran workaround state (enabled - true
5180 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07005181 **/
5182void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00005183 bool state)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005184{
5185 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
5186
5187 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00005188 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005189 return;
5190 }
5191
5192 dev_spec->kmrn_lock_loss_workaround_enabled = state;
5193}
5194
5195/**
5196 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
5197 * @hw: pointer to the HW structure
5198 *
5199 * Workaround for 82566 power-down on D3 entry:
5200 * 1) disable gigabit link
5201 * 2) write VR power-down enable
5202 * 3) read it back
5203 * Continue if successful, else issue LCD reset and repeat
5204 **/
5205void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
5206{
5207 u32 reg;
5208 u16 data;
Bruce Allane80bd1d2013-05-01 01:19:46 +00005209 u8 retry = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005210
5211 if (hw->phy.type != e1000_phy_igp_3)
5212 return;
5213
5214 /* Try the workaround twice (if needed) */
5215 do {
5216 /* Disable link */
5217 reg = er32(PHY_CTRL);
5218 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
5219 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
5220 ew32(PHY_CTRL, reg);
5221
Bruce Allane921eb12012-11-28 09:28:37 +00005222 /* Call gig speed drop workaround on Gig disable before
Bruce Allanad680762008-03-28 09:15:03 -07005223 * accessing any PHY registers
5224 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005225 if (hw->mac.type == e1000_ich8lan)
5226 e1000e_gig_downshift_workaround_ich8lan(hw);
5227
5228 /* Write VR power-down enable */
5229 e1e_rphy(hw, IGP3_VR_CTRL, &data);
5230 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
5231 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
5232
5233 /* Read it back and test */
5234 e1e_rphy(hw, IGP3_VR_CTRL, &data);
5235 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
5236 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
5237 break;
5238
5239 /* Issue PHY reset and repeat at most one more time */
5240 reg = er32(CTRL);
5241 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
5242 retry++;
5243 } while (retry);
5244}
5245
5246/**
5247 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
5248 * @hw: pointer to the HW structure
5249 *
5250 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08005251 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07005252 * 1) Set Kumeran Near-end loopback
5253 * 2) Clear Kumeran Near-end loopback
Bruce Allan462d5992011-09-30 08:07:11 +00005254 * Should only be called for ICH8[m] devices with any 1G Phy.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005255 **/
5256void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
5257{
5258 s32 ret_val;
5259 u16 reg_data;
5260
Bruce Allan462d5992011-09-30 08:07:11 +00005261 if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005262 return;
5263
5264 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00005265 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005266 if (ret_val)
5267 return;
5268 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
5269 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00005270 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005271 if (ret_val)
5272 return;
5273 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00005274 e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005275}
5276
5277/**
Bruce Allan99730e42011-05-13 07:19:48 +00005278 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005279 * @hw: pointer to the HW structure
5280 *
5281 * During S0 to Sx transition, it is possible the link remains at gig
5282 * instead of negotiating to a lower speed. Before going to Sx, set
Bruce Allanc077a902011-12-16 00:46:38 +00005283 * 'Gig Disable' to force link speed negotiation to a lower speed based on
5284 * the LPLU setting in the NVM or custom setting. For PCH and newer parts,
5285 * the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
5286 * needs to be written.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005287 * Parts that support (and are linked to a partner which support) EEE in
5288 * 100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
5289 * than 10Mbps w/o EEE.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005290 **/
Bruce Allan99730e42011-05-13 07:19:48 +00005291void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005292{
Bruce Allan2fbe4522012-04-19 03:21:47 +00005293 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005294 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00005295 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005296
Bruce Allan17f085d2010-06-17 18:59:48 +00005297 phy_ctrl = er32(PHY_CTRL);
Bruce Allanc077a902011-12-16 00:46:38 +00005298 phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
Bruce Allane08f6262013-02-20 03:06:34 +00005299
Bruce Allan2fbe4522012-04-19 03:21:47 +00005300 if (hw->phy.type == e1000_phy_i217) {
Bruce Allane08f6262013-02-20 03:06:34 +00005301 u16 phy_reg, device_id = hw->adapter->pdev->device;
5302
5303 if ((device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
Bruce Allan91a3d822013-06-29 01:15:16 +00005304 (device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
5305 (device_id == E1000_DEV_ID_PCH_I218_LM3) ||
David Ertman79849eb2015-02-10 09:10:43 +00005306 (device_id == E1000_DEV_ID_PCH_I218_V3) ||
5307 (hw->mac.type == e1000_pch_spt)) {
Bruce Allane08f6262013-02-20 03:06:34 +00005308 u32 fextnvm6 = er32(FEXTNVM6);
5309
5310 ew32(FEXTNVM6, fextnvm6 & ~E1000_FEXTNVM6_REQ_PLL_CLK);
5311 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005312
5313 ret_val = hw->phy.ops.acquire(hw);
5314 if (ret_val)
5315 goto out;
5316
5317 if (!dev_spec->eee_disable) {
5318 u16 eee_advert;
5319
Bruce Allan4ddc48a2012-12-05 06:25:58 +00005320 ret_val =
5321 e1000_read_emi_reg_locked(hw,
5322 I217_EEE_ADVERTISEMENT,
5323 &eee_advert);
Bruce Allan2fbe4522012-04-19 03:21:47 +00005324 if (ret_val)
5325 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005326
Bruce Allane921eb12012-11-28 09:28:37 +00005327 /* Disable LPLU if both link partners support 100BaseT
Bruce Allan2fbe4522012-04-19 03:21:47 +00005328 * EEE and 100Full is advertised on both ends of the
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005329 * link, and enable Auto Enable LPI since there will
5330 * be no driver to enable LPI while in Sx.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005331 */
Bruce Allan3d4d5752012-12-05 06:26:08 +00005332 if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
Bruce Allan2fbe4522012-04-19 03:21:47 +00005333 (dev_spec->eee_lp_ability &
Bruce Allan3d4d5752012-12-05 06:26:08 +00005334 I82579_EEE_100_SUPPORTED) &&
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005335 (hw->phy.autoneg_advertised & ADVERTISE_100_FULL)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005336 phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
5337 E1000_PHY_CTRL_NOND0A_LPLU);
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005338
5339 /* Set Auto Enable LPI after link up */
5340 e1e_rphy_locked(hw,
5341 I217_LPI_GPIO_CTRL, &phy_reg);
5342 phy_reg |= I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
5343 e1e_wphy_locked(hw,
5344 I217_LPI_GPIO_CTRL, phy_reg);
5345 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005346 }
5347
Bruce Allane921eb12012-11-28 09:28:37 +00005348 /* For i217 Intel Rapid Start Technology support,
Bruce Allan2fbe4522012-04-19 03:21:47 +00005349 * when the system is going into Sx and no manageability engine
5350 * is present, the driver must configure proxy to reset only on
5351 * power good. LPI (Low Power Idle) state must also reset only
5352 * on power good, as well as the MTA (Multicast table array).
5353 * The SMBus release must also be disabled on LCD reset.
5354 */
5355 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005356 /* Enable proxy to reset only on power good. */
5357 e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
5358 phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
5359 e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);
5360
Bruce Allane921eb12012-11-28 09:28:37 +00005361 /* Set bit enable LPI (EEE) to reset only on
Bruce Allan2fbe4522012-04-19 03:21:47 +00005362 * power good.
5363 */
5364 e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005365 phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005366 e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);
5367
5368 /* Disable the SMB release on LCD reset. */
5369 e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005370 phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005371 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
5372 }
5373
Bruce Allane921eb12012-11-28 09:28:37 +00005374 /* Enable MTA to reset for Intel Rapid Start Technology
Bruce Allan2fbe4522012-04-19 03:21:47 +00005375 * Support
5376 */
5377 e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005378 phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005379 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
5380
5381release:
5382 hw->phy.ops.release(hw);
5383 }
5384out:
Bruce Allan17f085d2010-06-17 18:59:48 +00005385 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00005386
Bruce Allan462d5992011-09-30 08:07:11 +00005387 if (hw->mac.type == e1000_ich8lan)
5388 e1000e_gig_downshift_workaround_ich8lan(hw);
5389
Bruce Allan8395ae82010-09-22 17:15:08 +00005390 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00005391 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan92fe1732012-04-12 06:27:03 +00005392
5393 /* Reset PHY to activate OEM bits on 82577/8 */
5394 if (hw->mac.type == e1000_pchlan)
5395 e1000e_phy_hw_reset_generic(hw);
5396
Bruce Allan8395ae82010-09-22 17:15:08 +00005397 ret_val = hw->phy.ops.acquire(hw);
5398 if (ret_val)
5399 return;
5400 e1000_write_smbus_addr(hw);
5401 hw->phy.ops.release(hw);
5402 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005403}
5404
5405/**
Bruce Allan99730e42011-05-13 07:19:48 +00005406 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
5407 * @hw: pointer to the HW structure
5408 *
5409 * During Sx to S0 transitions on non-managed devices or managed devices
5410 * on which PHY resets are not blocked, if the PHY registers cannot be
5411 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
5412 * the PHY.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005413 * On i217, setup Intel Rapid Start Technology.
Bruce Allan99730e42011-05-13 07:19:48 +00005414 **/
5415void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
5416{
Bruce Allan90b82982011-12-16 00:46:33 +00005417 s32 ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +00005418
Bruce Allancb17aab2012-04-13 03:16:22 +00005419 if (hw->mac.type < e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00005420 return;
5421
Bruce Allancb17aab2012-04-13 03:16:22 +00005422 ret_val = e1000_init_phy_workarounds_pchlan(hw);
Bruce Allan90b82982011-12-16 00:46:33 +00005423 if (ret_val) {
Bruce Allancb17aab2012-04-13 03:16:22 +00005424 e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
Bruce Allan99730e42011-05-13 07:19:48 +00005425 return;
5426 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005427
Bruce Allane921eb12012-11-28 09:28:37 +00005428 /* For i217 Intel Rapid Start Technology support when the system
Bruce Allan2fbe4522012-04-19 03:21:47 +00005429 * is transitioning from Sx and no manageability engine is present
5430 * configure SMBus to restore on reset, disable proxy, and enable
5431 * the reset on MTA (Multicast table array).
5432 */
5433 if (hw->phy.type == e1000_phy_i217) {
5434 u16 phy_reg;
5435
5436 ret_val = hw->phy.ops.acquire(hw);
5437 if (ret_val) {
5438 e_dbg("Failed to setup iRST\n");
5439 return;
5440 }
5441
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005442 /* Clear Auto Enable LPI after link up */
5443 e1e_rphy_locked(hw, I217_LPI_GPIO_CTRL, &phy_reg);
5444 phy_reg &= ~I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
5445 e1e_wphy_locked(hw, I217_LPI_GPIO_CTRL, phy_reg);
5446
Bruce Allan2fbe4522012-04-19 03:21:47 +00005447 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allane921eb12012-11-28 09:28:37 +00005448 /* Restore clear on SMB if no manageability engine
Bruce Allan2fbe4522012-04-19 03:21:47 +00005449 * is present
5450 */
5451 ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
5452 if (ret_val)
5453 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00005454 phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005455 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
5456
5457 /* Disable Proxy */
5458 e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
5459 }
5460 /* Enable reset on MTA */
5461 ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
5462 if (ret_val)
5463 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00005464 phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005465 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
5466release:
5467 if (ret_val)
5468 e_dbg("Error %d in resume workarounds\n", ret_val);
5469 hw->phy.ops.release(hw);
5470 }
Bruce Allan99730e42011-05-13 07:19:48 +00005471}
5472
5473/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005474 * e1000_cleanup_led_ich8lan - Restore the default LED operation
5475 * @hw: pointer to the HW structure
5476 *
5477 * Return the LED back to the default configuration.
5478 **/
5479static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
5480{
5481 if (hw->phy.type == e1000_phy_ife)
5482 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
5483
5484 ew32(LEDCTL, hw->mac.ledctl_default);
5485 return 0;
5486}
5487
5488/**
Auke Kok489815c2008-02-21 15:11:07 -08005489 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07005490 * @hw: pointer to the HW structure
5491 *
Auke Kok489815c2008-02-21 15:11:07 -08005492 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005493 **/
5494static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
5495{
5496 if (hw->phy.type == e1000_phy_ife)
5497 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
5498 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
5499
5500 ew32(LEDCTL, hw->mac.ledctl_mode2);
5501 return 0;
5502}
5503
5504/**
Auke Kok489815c2008-02-21 15:11:07 -08005505 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07005506 * @hw: pointer to the HW structure
5507 *
Auke Kok489815c2008-02-21 15:11:07 -08005508 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005509 **/
5510static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
5511{
5512 if (hw->phy.type == e1000_phy_ife)
5513 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00005514 (IFE_PSCL_PROBE_MODE |
5515 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005516
5517 ew32(LEDCTL, hw->mac.ledctl_mode1);
5518 return 0;
5519}
5520
5521/**
Bruce Allana4f58f52009-06-02 11:29:18 +00005522 * e1000_setup_led_pchlan - Configures SW controllable LED
5523 * @hw: pointer to the HW structure
5524 *
5525 * This prepares the SW controllable LED for use.
5526 **/
5527static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
5528{
Bruce Allan482fed82011-01-06 14:29:49 +00005529 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00005530}
5531
5532/**
5533 * e1000_cleanup_led_pchlan - Restore the default LED operation
5534 * @hw: pointer to the HW structure
5535 *
5536 * Return the LED back to the default configuration.
5537 **/
5538static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
5539{
Bruce Allan482fed82011-01-06 14:29:49 +00005540 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00005541}
5542
5543/**
5544 * e1000_led_on_pchlan - Turn LEDs on
5545 * @hw: pointer to the HW structure
5546 *
5547 * Turn on the LEDs.
5548 **/
5549static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
5550{
5551 u16 data = (u16)hw->mac.ledctl_mode2;
5552 u32 i, led;
5553
Bruce Allane921eb12012-11-28 09:28:37 +00005554 /* If no link, then turn LED on by setting the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00005555 * for each LED that's mode is "link_up" in ledctl_mode2.
5556 */
5557 if (!(er32(STATUS) & E1000_STATUS_LU)) {
5558 for (i = 0; i < 3; i++) {
5559 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
5560 if ((led & E1000_PHY_LED0_MODE_MASK) !=
5561 E1000_LEDCTL_MODE_LINK_UP)
5562 continue;
5563 if (led & E1000_PHY_LED0_IVRT)
5564 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
5565 else
5566 data |= (E1000_PHY_LED0_IVRT << (i * 5));
5567 }
5568 }
5569
Bruce Allan482fed82011-01-06 14:29:49 +00005570 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00005571}
5572
5573/**
5574 * e1000_led_off_pchlan - Turn LEDs off
5575 * @hw: pointer to the HW structure
5576 *
5577 * Turn off the LEDs.
5578 **/
5579static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
5580{
5581 u16 data = (u16)hw->mac.ledctl_mode1;
5582 u32 i, led;
5583
Bruce Allane921eb12012-11-28 09:28:37 +00005584 /* If no link, then turn LED off by clearing the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00005585 * for each LED that's mode is "link_up" in ledctl_mode1.
5586 */
5587 if (!(er32(STATUS) & E1000_STATUS_LU)) {
5588 for (i = 0; i < 3; i++) {
5589 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
5590 if ((led & E1000_PHY_LED0_MODE_MASK) !=
5591 E1000_LEDCTL_MODE_LINK_UP)
5592 continue;
5593 if (led & E1000_PHY_LED0_IVRT)
5594 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
5595 else
5596 data |= (E1000_PHY_LED0_IVRT << (i * 5));
5597 }
5598 }
5599
Bruce Allan482fed82011-01-06 14:29:49 +00005600 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00005601}
5602
5603/**
Bruce Allane98cac42010-05-10 15:02:32 +00005604 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07005605 * @hw: pointer to the HW structure
5606 *
Bruce Allane98cac42010-05-10 15:02:32 +00005607 * Read appropriate register for the config done bit for completion status
5608 * and configure the PHY through s/w for EEPROM-less parts.
5609 *
5610 * NOTE: some silicon which is EEPROM-less will fail trying to read the
5611 * config done bit, so only an error is logged and continues. If we were
5612 * to return with error, EEPROM-less silicon would not be able to be reset
5613 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07005614 **/
5615static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
5616{
Bruce Allane98cac42010-05-10 15:02:32 +00005617 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07005618 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00005619 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00005620
Bruce Allanfe908492013-01-05 08:06:14 +00005621 e1000e_get_cfg_done_generic(hw);
Bruce Allanf4187b52008-08-26 18:36:50 -07005622
Bruce Allane98cac42010-05-10 15:02:32 +00005623 /* Wait for indication from h/w that it has completed basic config */
5624 if (hw->mac.type >= e1000_ich10lan) {
5625 e1000_lan_init_done_ich8lan(hw);
5626 } else {
5627 ret_val = e1000e_get_auto_rd_done(hw);
5628 if (ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00005629 /* When auto config read does not complete, do not
Bruce Allane98cac42010-05-10 15:02:32 +00005630 * return with an error. This can happen in situations
5631 * where there is no eeprom and prevents getting link.
5632 */
5633 e_dbg("Auto Read Done did not complete\n");
5634 ret_val = 0;
5635 }
5636 }
5637
5638 /* Clear PHY Reset Asserted bit */
5639 status = er32(STATUS);
5640 if (status & E1000_STATUS_PHYRA)
5641 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
5642 else
5643 e_dbg("PHY Reset Asserted not set - needs delay\n");
5644
Bruce Allanf4187b52008-08-26 18:36:50 -07005645 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00005646 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allan04499ec2012-04-13 00:08:31 +00005647 if (!(er32(EECD) & E1000_EECD_PRES) &&
Bruce Allanf4187b52008-08-26 18:36:50 -07005648 (hw->phy.type == e1000_phy_igp_3)) {
5649 e1000e_phy_init_script_igp3(hw);
5650 }
5651 } else {
5652 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
5653 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00005654 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00005655 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07005656 }
5657 }
5658
Bruce Allane98cac42010-05-10 15:02:32 +00005659 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07005660}
5661
5662/**
Bruce Allan17f208d2009-12-01 15:47:22 +00005663 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
5664 * @hw: pointer to the HW structure
5665 *
5666 * In the case of a PHY power down to save power, or to turn off link during a
5667 * driver unload, or wake on lan is not enabled, remove the link.
5668 **/
5669static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
5670{
5671 /* If the management interface is not enabled, then power down */
5672 if (!(hw->mac.ops.check_mng_mode(hw) ||
5673 hw->phy.ops.check_reset_block(hw)))
5674 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00005675}
5676
5677/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005678 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
5679 * @hw: pointer to the HW structure
5680 *
5681 * Clears hardware counters specific to the silicon family and calls
5682 * clear_hw_cntrs_generic to clear all general purpose counters.
5683 **/
5684static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
5685{
Bruce Allana4f58f52009-06-02 11:29:18 +00005686 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00005687 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005688
5689 e1000e_clear_hw_cntrs_base(hw);
5690
Bruce Allan99673d92009-11-20 23:27:21 +00005691 er32(ALGNERRC);
5692 er32(RXERRC);
5693 er32(TNCRS);
5694 er32(CEXTERR);
5695 er32(TSCTC);
5696 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005697
Bruce Allan99673d92009-11-20 23:27:21 +00005698 er32(MGTPRC);
5699 er32(MGTPDC);
5700 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005701
Bruce Allan99673d92009-11-20 23:27:21 +00005702 er32(IAC);
5703 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005704
Bruce Allana4f58f52009-06-02 11:29:18 +00005705 /* Clear PHY statistics registers */
5706 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00005707 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00005708 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00005709 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00005710 ret_val = hw->phy.ops.acquire(hw);
5711 if (ret_val)
5712 return;
5713 ret_val = hw->phy.ops.set_page(hw,
5714 HV_STATS_PAGE << IGP_PAGE_SHIFT);
5715 if (ret_val)
5716 goto release;
5717 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
5718 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
5719 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
5720 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
5721 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
5722 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
5723 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
5724 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
5725 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
5726 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
5727 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
5728 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
5729 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
5730 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
5731release:
5732 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00005733 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005734}
5735
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005736static const struct e1000_mac_operations ich8_mac_ops = {
Bruce Allaneb7700d2010-06-16 13:27:05 +00005737 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00005738 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005739 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005740 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
5741 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00005742 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005743 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005744 /* led_on dependent on mac type */
5745 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07005746 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005747 .reset_hw = e1000_reset_hw_ich8lan,
5748 .init_hw = e1000_init_hw_ich8lan,
5749 .setup_link = e1000_setup_link_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00005750 .setup_physical_interface = e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005751 /* id_led_init dependent on mac type */
Bruce Allan57cde762012-02-22 09:02:58 +00005752 .config_collision_dist = e1000e_config_collision_dist_generic,
Bruce Allan69e1e012012-04-14 03:28:50 +00005753 .rar_set = e1000e_rar_set_generic,
David Ertmanb3e5bf12014-05-06 03:50:17 +00005754 .rar_get_count = e1000e_rar_get_count_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005755};
5756
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005757static const struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00005758 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005759 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005760 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07005761 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005762 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00005763 .read_reg = e1000e_read_phy_reg_igp,
5764 .release = e1000_release_swflag_ich8lan,
5765 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005766 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
5767 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005768 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005769};
5770
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005771static const struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00005772 .acquire = e1000_acquire_nvm_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00005773 .read = e1000_read_nvm_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005774 .release = e1000_release_nvm_ich8lan,
Bruce Allane85e3632012-02-22 09:03:14 +00005775 .reload = e1000e_reload_nvm_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00005776 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005777 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005778 .validate = e1000_validate_nvm_checksum_ich8lan,
5779 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005780};
5781
David Ertman79849eb2015-02-10 09:10:43 +00005782static const struct e1000_nvm_operations spt_nvm_ops = {
5783 .acquire = e1000_acquire_nvm_ich8lan,
5784 .release = e1000_release_nvm_ich8lan,
5785 .read = e1000_read_nvm_spt,
5786 .update = e1000_update_nvm_checksum_spt,
5787 .reload = e1000e_reload_nvm_generic,
5788 .valid_led_default = e1000_valid_led_default_ich8lan,
5789 .validate = e1000_validate_nvm_checksum_ich8lan,
5790 .write = e1000_write_nvm_ich8lan,
5791};
5792
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005793const struct e1000_info e1000_ich8_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005794 .mac = e1000_ich8lan,
5795 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005796 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07005797 | FLAG_HAS_CTRLEXT_ON_LOAD
5798 | FLAG_HAS_AMT
5799 | FLAG_HAS_FLASH
5800 | FLAG_APME_IN_WUC,
5801 .pba = 8,
Alexander Duyck8084b862015-05-02 00:52:00 -07005802 .max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07005803 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005804 .mac_ops = &ich8_mac_ops,
5805 .phy_ops = &ich8_phy_ops,
5806 .nvm_ops = &ich8_nvm_ops,
5807};
5808
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005809const struct e1000_info e1000_ich9_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005810 .mac = e1000_ich9lan,
5811 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005812 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07005813 | FLAG_HAS_WOL
Auke Kokbc7f75f2007-09-17 12:30:59 -07005814 | FLAG_HAS_CTRLEXT_ON_LOAD
5815 | FLAG_HAS_AMT
Auke Kokbc7f75f2007-09-17 12:30:59 -07005816 | FLAG_HAS_FLASH
5817 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00005818 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00005819 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07005820 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005821 .mac_ops = &ich8_mac_ops,
5822 .phy_ops = &ich8_phy_ops,
5823 .nvm_ops = &ich8_nvm_ops,
5824};
5825
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005826const struct e1000_info e1000_ich10_info = {
Bruce Allanf4187b52008-08-26 18:36:50 -07005827 .mac = e1000_ich10lan,
5828 .flags = FLAG_HAS_JUMBO_FRAMES
5829 | FLAG_IS_ICH
5830 | FLAG_HAS_WOL
Bruce Allanf4187b52008-08-26 18:36:50 -07005831 | FLAG_HAS_CTRLEXT_ON_LOAD
5832 | FLAG_HAS_AMT
Bruce Allanf4187b52008-08-26 18:36:50 -07005833 | FLAG_HAS_FLASH
5834 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00005835 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00005836 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07005837 .get_variants = e1000_get_variants_ich8lan,
5838 .mac_ops = &ich8_mac_ops,
5839 .phy_ops = &ich8_phy_ops,
5840 .nvm_ops = &ich8_nvm_ops,
5841};
Bruce Allana4f58f52009-06-02 11:29:18 +00005842
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005843const struct e1000_info e1000_pch_info = {
Bruce Allana4f58f52009-06-02 11:29:18 +00005844 .mac = e1000_pchlan,
5845 .flags = FLAG_IS_ICH
5846 | FLAG_HAS_WOL
Bruce Allana4f58f52009-06-02 11:29:18 +00005847 | FLAG_HAS_CTRLEXT_ON_LOAD
5848 | FLAG_HAS_AMT
5849 | FLAG_HAS_FLASH
5850 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00005851 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00005852 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00005853 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00005854 .pba = 26,
5855 .max_hw_frame_size = 4096,
5856 .get_variants = e1000_get_variants_ich8lan,
5857 .mac_ops = &ich8_mac_ops,
5858 .phy_ops = &ich8_phy_ops,
5859 .nvm_ops = &ich8_nvm_ops,
5860};
Bruce Alland3738bb2010-06-16 13:27:28 +00005861
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005862const struct e1000_info e1000_pch2_info = {
Bruce Alland3738bb2010-06-16 13:27:28 +00005863 .mac = e1000_pch2lan,
5864 .flags = FLAG_IS_ICH
5865 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00005866 | FLAG_HAS_HW_TIMESTAMP
Bruce Alland3738bb2010-06-16 13:27:28 +00005867 | FLAG_HAS_CTRLEXT_ON_LOAD
5868 | FLAG_HAS_AMT
5869 | FLAG_HAS_FLASH
5870 | FLAG_HAS_JUMBO_FRAMES
5871 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00005872 .flags2 = FLAG2_HAS_PHY_STATS
5873 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00005874 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005875 .max_hw_frame_size = 9022,
Bruce Alland3738bb2010-06-16 13:27:28 +00005876 .get_variants = e1000_get_variants_ich8lan,
5877 .mac_ops = &ich8_mac_ops,
5878 .phy_ops = &ich8_phy_ops,
5879 .nvm_ops = &ich8_nvm_ops,
5880};
Bruce Allan2fbe4522012-04-19 03:21:47 +00005881
5882const struct e1000_info e1000_pch_lpt_info = {
5883 .mac = e1000_pch_lpt,
5884 .flags = FLAG_IS_ICH
5885 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00005886 | FLAG_HAS_HW_TIMESTAMP
Bruce Allan2fbe4522012-04-19 03:21:47 +00005887 | FLAG_HAS_CTRLEXT_ON_LOAD
5888 | FLAG_HAS_AMT
5889 | FLAG_HAS_FLASH
5890 | FLAG_HAS_JUMBO_FRAMES
5891 | FLAG_APME_IN_WUC,
5892 .flags2 = FLAG2_HAS_PHY_STATS
Jarod Wilson8037dd62016-07-26 14:25:35 -04005893 | FLAG2_HAS_EEE
5894 | FLAG2_CHECK_SYSTIM_OVERFLOW,
Bruce Allan2fbe4522012-04-19 03:21:47 +00005895 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005896 .max_hw_frame_size = 9022,
Bruce Allan2fbe4522012-04-19 03:21:47 +00005897 .get_variants = e1000_get_variants_ich8lan,
5898 .mac_ops = &ich8_mac_ops,
5899 .phy_ops = &ich8_phy_ops,
5900 .nvm_ops = &ich8_nvm_ops,
5901};
David Ertman79849eb2015-02-10 09:10:43 +00005902
5903const struct e1000_info e1000_pch_spt_info = {
5904 .mac = e1000_pch_spt,
5905 .flags = FLAG_IS_ICH
5906 | FLAG_HAS_WOL
5907 | FLAG_HAS_HW_TIMESTAMP
5908 | FLAG_HAS_CTRLEXT_ON_LOAD
5909 | FLAG_HAS_AMT
5910 | FLAG_HAS_FLASH
5911 | FLAG_HAS_JUMBO_FRAMES
5912 | FLAG_APME_IN_WUC,
5913 .flags2 = FLAG2_HAS_PHY_STATS
5914 | FLAG2_HAS_EEE,
5915 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005916 .max_hw_frame_size = 9022,
David Ertman79849eb2015-02-10 09:10:43 +00005917 .get_variants = e1000_get_variants_ich8lan,
5918 .mac_ops = &ich8_mac_ops,
5919 .phy_ops = &ich8_phy_ops,
5920 .nvm_ops = &spt_nvm_ops,
5921};