blob: 09211fbeda9d66dc8489a1642e1e5450d348a37c [file] [log] [blame]
Barry Song3370dc92013-05-14 22:17:58 +08001/*
2 * pinctrl pads, groups, functions for CSR SiRFatlasVI
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/pinctrl/pinctrl.h>
10#include <linux/bitops.h>
11
12#include "pinctrl-sirf.h"
13
14/*
15 * pad list for the pinmux subsystem
16 * refer to atlasVI_io_table_v0.93.xls
17 */
18static const struct pinctrl_pin_desc sirfsoc_pads[] = {
19 PINCTRL_PIN(0, "gpio0-0"),
20 PINCTRL_PIN(1, "gpio0-1"),
21 PINCTRL_PIN(2, "gpio0-2"),
22 PINCTRL_PIN(3, "gpio0-3"),
23 PINCTRL_PIN(4, "pwm0"),
24 PINCTRL_PIN(5, "pwm1"),
25 PINCTRL_PIN(6, "pwm2"),
26 PINCTRL_PIN(7, "pwm3"),
27 PINCTRL_PIN(8, "warm_rst_b"),
28 PINCTRL_PIN(9, "odo_0"),
29 PINCTRL_PIN(10, "odo_1"),
30 PINCTRL_PIN(11, "dr_dir"),
31 PINCTRL_PIN(12, "rts_0"),
32 PINCTRL_PIN(13, "scl_1"),
33 PINCTRL_PIN(14, "ntrst"),
34 PINCTRL_PIN(15, "sda_1"),
35 PINCTRL_PIN(16, "x_ldd[16]"),
36 PINCTRL_PIN(17, "x_ldd[17]"),
37 PINCTRL_PIN(18, "x_ldd[18]"),
38 PINCTRL_PIN(19, "x_ldd[19]"),
39 PINCTRL_PIN(20, "x_ldd[20]"),
40 PINCTRL_PIN(21, "x_ldd[21]"),
41 PINCTRL_PIN(22, "x_ldd[22]"),
42 PINCTRL_PIN(23, "x_ldd[23]"),
43 PINCTRL_PIN(24, "gps_sgn"),
44 PINCTRL_PIN(25, "gps_mag"),
45 PINCTRL_PIN(26, "gps_clk"),
46 PINCTRL_PIN(27, "sd_cd_b_2"),
47 PINCTRL_PIN(28, "sd_vcc_on_2"),
48 PINCTRL_PIN(29, "sd_wp_b_2"),
49 PINCTRL_PIN(30, "sd_clk_3"),
50 PINCTRL_PIN(31, "sd_cmd_3"),
51
52 PINCTRL_PIN(32, "x_sd_dat_3[0]"),
53 PINCTRL_PIN(33, "x_sd_dat_3[1]"),
54 PINCTRL_PIN(34, "x_sd_dat_3[2]"),
55 PINCTRL_PIN(35, "x_sd_dat_3[3]"),
56 PINCTRL_PIN(36, "usb_clk"),
57 PINCTRL_PIN(37, "usb_dir"),
58 PINCTRL_PIN(38, "usb_nxt"),
59 PINCTRL_PIN(39, "usb_stp"),
60 PINCTRL_PIN(40, "usb_dat[7]"),
61 PINCTRL_PIN(41, "usb_dat[6]"),
62 PINCTRL_PIN(42, "x_cko_1"),
63 PINCTRL_PIN(43, "spi_clk_1"),
64 PINCTRL_PIN(44, "spi_dout_1"),
65 PINCTRL_PIN(45, "spi_din_1"),
66 PINCTRL_PIN(46, "spi_en_1"),
67 PINCTRL_PIN(47, "x_txd_1"),
68 PINCTRL_PIN(48, "x_txd_2"),
69 PINCTRL_PIN(49, "x_rxd_1"),
70 PINCTRL_PIN(50, "x_rxd_2"),
71 PINCTRL_PIN(51, "x_usclk_0"),
72 PINCTRL_PIN(52, "x_utxd_0"),
73 PINCTRL_PIN(53, "x_urxd_0"),
74 PINCTRL_PIN(54, "x_utfs_0"),
75 PINCTRL_PIN(55, "x_urfs_0"),
76 PINCTRL_PIN(56, "usb_dat5"),
77 PINCTRL_PIN(57, "usb_dat4"),
78 PINCTRL_PIN(58, "usb_dat3"),
79 PINCTRL_PIN(59, "usb_dat2"),
80 PINCTRL_PIN(60, "usb_dat1"),
81 PINCTRL_PIN(61, "usb_dat0"),
82 PINCTRL_PIN(62, "x_ldd[14]"),
83 PINCTRL_PIN(63, "x_ldd[15]"),
84
85 PINCTRL_PIN(64, "x_gps_gpio"),
86 PINCTRL_PIN(65, "x_ldd[13]"),
87 PINCTRL_PIN(66, "x_df_we_b"),
88 PINCTRL_PIN(67, "x_df_re_b"),
89 PINCTRL_PIN(68, "x_txd_0"),
90 PINCTRL_PIN(69, "x_rxd_0"),
91 PINCTRL_PIN(70, "x_l_lck"),
92 PINCTRL_PIN(71, "x_l_fck"),
93 PINCTRL_PIN(72, "x_l_de"),
94 PINCTRL_PIN(73, "x_ldd[0]"),
95 PINCTRL_PIN(74, "x_ldd[1]"),
96 PINCTRL_PIN(75, "x_ldd[2]"),
97 PINCTRL_PIN(76, "x_ldd[3]"),
98 PINCTRL_PIN(77, "x_ldd[4]"),
99 PINCTRL_PIN(78, "x_cko_0"),
100 PINCTRL_PIN(79, "x_ldd[5]"),
101 PINCTRL_PIN(80, "x_ldd[6]"),
102 PINCTRL_PIN(81, "x_ldd[7]"),
103 PINCTRL_PIN(82, "x_ldd[8]"),
104 PINCTRL_PIN(83, "x_ldd[9]"),
105 PINCTRL_PIN(84, "x_ldd[10]"),
106 PINCTRL_PIN(85, "x_ldd[11]"),
107 PINCTRL_PIN(86, "x_ldd[12]"),
108 PINCTRL_PIN(87, "x_vip_vsync"),
109 PINCTRL_PIN(88, "x_vip_hsync"),
110 PINCTRL_PIN(89, "x_vip_pxclk"),
111 PINCTRL_PIN(90, "x_sda_0"),
112 PINCTRL_PIN(91, "x_scl_0"),
113 PINCTRL_PIN(92, "x_df_ry_by"),
114 PINCTRL_PIN(93, "x_df_cs_b[1]"),
115 PINCTRL_PIN(94, "x_df_cs_b[0]"),
116 PINCTRL_PIN(95, "x_l_pclk"),
117
118 PINCTRL_PIN(96, "x_df_dqs"),
119 PINCTRL_PIN(97, "x_df_wp_b"),
120 PINCTRL_PIN(98, "ac97_sync"),
121 PINCTRL_PIN(99, "ac97_bit_clk "),
122 PINCTRL_PIN(100, "ac97_dout"),
123 PINCTRL_PIN(101, "ac97_din"),
124 PINCTRL_PIN(102, "x_rtc_io"),
Rong Wang6a08a922013-09-29 22:27:59 +0800125
126 PINCTRL_PIN(103, "x_usb1_dp"),
127 PINCTRL_PIN(104, "x_usb1_dn"),
Barry Song3370dc92013-05-14 22:17:58 +0800128};
129
130static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
131 {
132 .group = 1,
133 .mask = BIT(30) | BIT(31),
134 }, {
135 .group = 2,
136 .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
137 BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
138 BIT(20) | BIT(21) | BIT(22) | BIT(31),
139 },
140};
141
142static const struct sirfsoc_padmux lcd_16bits_padmux = {
143 .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
144 .muxmask = lcd_16bits_sirfsoc_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800145 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800146 .funcmask = BIT(4),
147 .funcval = 0,
148};
149
150static const unsigned lcd_16bits_pins[] = { 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
151 84, 85, 86, 95 };
152
153static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
154 {
155 .group = 2,
156 .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
157 BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
158 BIT(20) | BIT(21) | BIT(22) | BIT(31),
159 }, {
160 .group = 1,
161 .mask = BIT(30) | BIT(31),
162 }, {
163 .group = 0,
164 .mask = BIT(16) | BIT(17),
165 },
166};
167
168static const struct sirfsoc_padmux lcd_18bits_padmux = {
169 .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
170 .muxmask = lcd_18bits_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800171 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800172 .funcmask = BIT(4) | BIT(15),
173 .funcval = 0,
174};
175
176static const unsigned lcd_18bits_pins[] = { 16, 17, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
177 84, 85, 86, 95 };
178
179static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
180 {
181 .group = 2,
182 .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
183 BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
184 BIT(20) | BIT(21) | BIT(22) | BIT(31),
185 }, {
186 .group = 1,
187 .mask = BIT(30) | BIT(31),
188 }, {
189 .group = 0,
190 .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
191 },
192};
193
194static const struct sirfsoc_padmux lcd_24bits_padmux = {
195 .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
196 .muxmask = lcd_24bits_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800197 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800198 .funcmask = BIT(4) | BIT(15),
199 .funcval = 0,
200};
201
202static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79,
203 80, 81, 82, 83, 84, 85, 86, 95};
204
205static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
206 {
207 .group = 2,
208 .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
209 BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
210 BIT(20) | BIT(21) | BIT(22) | BIT(31),
211 }, {
212 .group = 1,
213 .mask = BIT(30) | BIT(31),
214 }, {
215 .group = 0,
216 .mask = BIT(8),
217 },
218};
219
220static const struct sirfsoc_padmux lcdrom_padmux = {
221 .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
222 .muxmask = lcdrom_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800223 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800224 .funcmask = BIT(4),
225 .funcval = BIT(4),
226};
227
228static const unsigned lcdrom_pins[] = { 8, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
229 84, 85, 86, 95};
230
231static const struct sirfsoc_muxmask uart0_muxmask[] = {
232 {
233 .group = 0,
234 .mask = BIT(12),
235 }, {
236 .group = 1,
237 .mask = BIT(23),
238 }, {
239 .group = 2,
240 .mask = BIT(4) | BIT(5),
241 },
242};
243
244static const struct sirfsoc_padmux uart0_padmux = {
245 .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
246 .muxmask = uart0_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800247 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800248 .funcmask = BIT(9),
249 .funcval = BIT(9),
250};
251
252static const unsigned uart0_pins[] = { 12, 55, 68, 69 };
253
254static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
255 {
256 .group = 2,
257 .mask = BIT(4) | BIT(5),
258 },
259};
260
261static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
262 .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
263 .muxmask = uart0_nostreamctrl_muxmask,
264};
265
266static const unsigned uart0_nostreamctrl_pins[] = { 68, 69 };
267
268static const struct sirfsoc_muxmask uart1_muxmask[] = {
269 {
270 .group = 1,
271 .mask = BIT(15) | BIT(17),
272 },
273};
274
275static const struct sirfsoc_padmux uart1_padmux = {
276 .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
277 .muxmask = uart1_muxmask,
278};
279
280static const unsigned uart1_pins[] = { 47, 49 };
281
282static const struct sirfsoc_muxmask uart2_muxmask[] = {
283 {
284 .group = 0,
285 .mask = BIT(10) | BIT(14),
286 }, {
287 .group = 1,
288 .mask = BIT(16) | BIT(18),
289 },
290};
291
292static const struct sirfsoc_padmux uart2_padmux = {
293 .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
294 .muxmask = uart2_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800295 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800296 .funcmask = BIT(10),
297 .funcval = BIT(10),
298};
299
300static const unsigned uart2_pins[] = { 10, 14, 48, 50 };
301
302static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
303 {
304 .group = 1,
305 .mask = BIT(16) | BIT(18),
306 },
307};
308
309static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
310 .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
311 .muxmask = uart2_nostreamctrl_muxmask,
312};
313
314static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
315
316static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
317 {
318 .group = 0,
319 .mask = BIT(30) | BIT(31),
320 }, {
321 .group = 1,
322 .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
323 },
324};
325
326static const struct sirfsoc_padmux sdmmc3_padmux = {
327 .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
328 .muxmask = sdmmc3_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800329 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800330 .funcmask = BIT(7),
331 .funcval = 0,
332};
333
334static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
335
336static const struct sirfsoc_muxmask spi0_muxmask[] = {
337 {
338 .group = 0,
339 .mask = BIT(30),
340 }, {
341 .group = 1,
342 .mask = BIT(0) | BIT(2) | BIT(3),
343 },
344};
345
346static const struct sirfsoc_padmux spi0_padmux = {
347 .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
348 .muxmask = spi0_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800349 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800350 .funcmask = BIT(7),
351 .funcval = BIT(7),
352};
353
354static const unsigned spi0_pins[] = { 30, 32, 34, 35 };
355
356static const struct sirfsoc_muxmask cko1_muxmask[] = {
357 {
358 .group = 1,
359 .mask = BIT(10),
360 },
361};
362
363static const struct sirfsoc_padmux cko1_padmux = {
364 .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
365 .muxmask = cko1_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800366 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800367 .funcmask = BIT(3),
368 .funcval = 0,
369};
370
371static const unsigned cko1_pins[] = { 42 };
372
373static const struct sirfsoc_muxmask i2s_muxmask[] = {
374 {
375 .group = 1,
376 .mask = BIT(10),
377 }, {
378 .group = 3,
379 .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
380 },
381};
382
383static const struct sirfsoc_padmux i2s_padmux = {
384 .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
385 .muxmask = i2s_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800386 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800387 .funcmask = BIT(3),
388 .funcval = BIT(3),
389};
390
391static const unsigned i2s_pins[] = { 42, 98, 99, 100, 101 };
392
393static const struct sirfsoc_muxmask i2s_no_din_muxmask[] = {
394 {
395 .group = 1,
396 .mask = BIT(10),
397 }, {
398 .group = 3,
399 .mask = BIT(2) | BIT(3) | BIT(4),
400 },
401};
402
403static const struct sirfsoc_padmux i2s_no_din_padmux = {
404 .muxmask_counts = ARRAY_SIZE(i2s_no_din_muxmask),
405 .muxmask = i2s_no_din_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800406 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800407 .funcmask = BIT(3),
408 .funcval = BIT(3),
409};
410
411static const unsigned i2s_no_din_pins[] = { 42, 98, 99, 100 };
412
413static const struct sirfsoc_muxmask i2s_6chn_muxmask[] = {
414 {
415 .group = 1,
416 .mask = BIT(10) | BIT(20) | BIT(23),
417 }, {
418 .group = 3,
419 .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
420 },
421};
422
423static const struct sirfsoc_padmux i2s_6chn_padmux = {
424 .muxmask_counts = ARRAY_SIZE(i2s_6chn_muxmask),
425 .muxmask = i2s_6chn_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800426 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800427 .funcmask = BIT(1) | BIT(3) | BIT(9),
428 .funcval = BIT(1) | BIT(3) | BIT(9),
429};
430
431static const unsigned i2s_6chn_pins[] = { 42, 52, 55, 98, 99, 100, 101 };
432
433static const struct sirfsoc_muxmask ac97_muxmask[] = {
434 {
435 .group = 3,
436 .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
437 },
438};
439
440static const struct sirfsoc_padmux ac97_padmux = {
441 .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
442 .muxmask = ac97_muxmask,
443};
444
445static const unsigned ac97_pins[] = { 98, 99, 100, 101 };
446
447static const struct sirfsoc_muxmask spi1_muxmask[] = {
448 {
449 .group = 1,
450 .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
451 },
452};
453
454static const struct sirfsoc_padmux spi1_padmux = {
455 .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
456 .muxmask = spi1_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800457 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800458 .funcmask = BIT(16),
459 .funcval = 0,
460};
461
462static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
463
464static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
465 {
466 .group = 2,
467 .mask = BIT(2) | BIT(3),
468 },
469};
470
471static const struct sirfsoc_padmux sdmmc1_padmux = {
472 .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
473 .muxmask = sdmmc1_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800474 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800475 .funcmask = BIT(5),
476 .funcval = BIT(5),
477};
478
479static const unsigned sdmmc1_pins[] = { 66, 67 };
480
481static const struct sirfsoc_muxmask gps_muxmask[] = {
482 {
483 .group = 0,
484 .mask = BIT(24) | BIT(25) | BIT(26),
485 },
486};
487
488static const struct sirfsoc_padmux gps_padmux = {
489 .muxmask_counts = ARRAY_SIZE(gps_muxmask),
490 .muxmask = gps_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800491 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800492 .funcmask = BIT(13),
493 .funcval = 0,
494};
495
496static const unsigned gps_pins[] = { 24, 25, 26 };
497
498static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
499 {
500 .group = 0,
501 .mask = BIT(24) | BIT(25) | BIT(26),
502 },
503};
504
505static const struct sirfsoc_padmux sdmmc5_padmux = {
506 .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
507 .muxmask = sdmmc5_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800508 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800509 .funcmask = BIT(13),
510 .funcval = BIT(13),
511};
512
513static const unsigned sdmmc5_pins[] = { 24, 25, 26 };
514
515static const struct sirfsoc_muxmask usp0_muxmask[] = {
516 {
517 .group = 1,
Qipan Li42a708c2013-07-04 15:55:25 +0800518 .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
Barry Song3370dc92013-05-14 22:17:58 +0800519 },
520};
521
522static const struct sirfsoc_padmux usp0_padmux = {
523 .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
524 .muxmask = usp0_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800525 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800526 .funcmask = BIT(1) | BIT(2) | BIT(9),
527 .funcval = 0,
528};
529
Qipan Li42a708c2013-07-04 15:55:25 +0800530static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
Barry Song3370dc92013-05-14 22:17:58 +0800531
Rongjun Ying58ffe7a02014-01-30 13:54:24 +0800532static const struct sirfsoc_muxmask usp0_only_utfs_muxmask[] = {
533 {
534 .group = 1,
535 .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22),
536 },
537};
538
539static const struct sirfsoc_padmux usp0_only_utfs_padmux = {
540 .muxmask_counts = ARRAY_SIZE(usp0_only_utfs_muxmask),
541 .muxmask = usp0_only_utfs_muxmask,
542 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
543 .funcmask = BIT(1) | BIT(2) | BIT(6),
544 .funcval = 0,
545};
546
547static const unsigned usp0_only_utfs_pins[] = { 51, 52, 53, 54 };
548
549static const struct sirfsoc_muxmask usp0_only_urfs_muxmask[] = {
550 {
551 .group = 1,
552 .mask = BIT(19) | BIT(20) | BIT(21) | BIT(23),
553 },
554};
555
556static const struct sirfsoc_padmux usp0_only_urfs_padmux = {
557 .muxmask_counts = ARRAY_SIZE(usp0_only_urfs_muxmask),
558 .muxmask = usp0_only_urfs_muxmask,
559 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
560 .funcmask = BIT(1) | BIT(2) | BIT(9),
561 .funcval = 0,
562};
563
564static const unsigned usp0_only_urfs_pins[] = { 51, 52, 53, 55 };
565
Qipan Lid58e9a02013-07-04 15:55:26 +0800566static const struct sirfsoc_muxmask usp0_uart_nostreamctrl_muxmask[] = {
567 {
568 .group = 1,
569 .mask = BIT(20) | BIT(21),
570 },
571};
572
573static const struct sirfsoc_padmux usp0_uart_nostreamctrl_padmux = {
574 .muxmask_counts = ARRAY_SIZE(usp0_uart_nostreamctrl_muxmask),
575 .muxmask = usp0_uart_nostreamctrl_muxmask,
576};
577
578static const unsigned usp0_uart_nostreamctrl_pins[] = { 52, 53 };
Barry Song3370dc92013-05-14 22:17:58 +0800579static const struct sirfsoc_muxmask usp1_muxmask[] = {
580 {
581 .group = 0,
582 .mask = BIT(15),
583 }, {
584 .group = 1,
585 .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
586 },
587};
588
589static const struct sirfsoc_padmux usp1_padmux = {
590 .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
591 .muxmask = usp1_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800592 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800593 .funcmask = BIT(16),
594 .funcval = BIT(16),
595};
596
597static const unsigned usp1_pins[] = { 15, 43, 44, 45, 46 };
598
Qipan Li62256332014-01-03 10:59:22 +0800599static const struct sirfsoc_muxmask usp1_uart_nostreamctrl_muxmask[] = {
600 {
601 .group = 1,
602 .mask = BIT(12) | BIT(13),
603 },
604};
605
606static const struct sirfsoc_padmux usp1_uart_nostreamctrl_padmux = {
607 .muxmask_counts = ARRAY_SIZE(usp1_uart_nostreamctrl_muxmask),
608 .muxmask = usp1_uart_nostreamctrl_muxmask,
609 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
610 .funcmask = BIT(16),
611 .funcval = BIT(16),
612};
613
614static const unsigned usp1_uart_nostreamctrl_pins[] = { 44, 45 };
615
Barry Song3370dc92013-05-14 22:17:58 +0800616static const struct sirfsoc_muxmask nand_muxmask[] = {
617 {
618 .group = 2,
619 .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
620 }, {
621 .group = 3,
622 .mask = BIT(0) | BIT(1),
623 },
624};
625
626static const struct sirfsoc_padmux nand_padmux = {
627 .muxmask_counts = ARRAY_SIZE(nand_muxmask),
628 .muxmask = nand_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800629 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800630 .funcmask = BIT(5) | BIT(19),
631 .funcval = 0,
632};
633
634static const unsigned nand_pins[] = { 66, 67, 92, 93, 94, 96, 97 };
635
636static const struct sirfsoc_muxmask sdmmc0_muxmask[] = {
637 {
638 .group = 3,
639 .mask = BIT(1),
640 },
641};
642
643static const struct sirfsoc_padmux sdmmc0_padmux = {
644 .muxmask_counts = ARRAY_SIZE(sdmmc0_muxmask),
645 .muxmask = sdmmc0_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800646 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800647 .funcmask = BIT(5) | BIT(19),
648 .funcval = BIT(19),
649};
650
651static const unsigned sdmmc0_pins[] = { 97 };
652
653static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
654 {
655 .group = 0,
656 .mask = BIT(27) | BIT(28) | BIT(29),
657 },
658};
659
660static const struct sirfsoc_padmux sdmmc2_padmux = {
661 .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
662 .muxmask = sdmmc2_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800663 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800664 .funcmask = BIT(11),
665 .funcval = 0,
666};
667
668static const unsigned sdmmc2_pins[] = { 27, 28, 29 };
669
670static const struct sirfsoc_muxmask sdmmc2_nowp_muxmask[] = {
671 {
672 .group = 0,
673 .mask = BIT(27) | BIT(28),
674 },
675};
676
677static const struct sirfsoc_padmux sdmmc2_nowp_padmux = {
678 .muxmask_counts = ARRAY_SIZE(sdmmc2_nowp_muxmask),
679 .muxmask = sdmmc2_nowp_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800680 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800681 .funcmask = BIT(11),
682 .funcval = 0,
683};
684
685static const unsigned sdmmc2_nowp_pins[] = { 27, 28 };
686
687static const struct sirfsoc_muxmask cko0_muxmask[] = {
688 {
689 .group = 2,
690 .mask = BIT(14),
691 },
692};
693
694static const struct sirfsoc_padmux cko0_padmux = {
695 .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
696 .muxmask = cko0_muxmask,
697};
698
699static const unsigned cko0_pins[] = { 78 };
700
701static const struct sirfsoc_muxmask vip_muxmask[] = {
702 {
703 .group = 1,
704 .mask = BIT(4) | BIT(5) | BIT(6) | BIT(8) | BIT(9)
705 | BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28) |
706 BIT(29),
707 },
708};
709
710static const struct sirfsoc_padmux vip_padmux = {
711 .muxmask_counts = ARRAY_SIZE(vip_muxmask),
712 .muxmask = vip_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800713 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800714 .funcmask = BIT(18),
715 .funcval = BIT(18),
716};
717
718static const unsigned vip_pins[] = { 36, 37, 38, 40, 41, 56, 57, 58, 59, 60, 61 };
719
720static const struct sirfsoc_muxmask vip_noupli_muxmask[] = {
721 {
722 .group = 0,
723 .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20)
724 | BIT(21) | BIT(22) | BIT(23),
725 }, {
726 .group = 2,
727 .mask = BIT(23) | BIT(24) | BIT(25),
728 },
729};
730
731static const struct sirfsoc_padmux vip_noupli_padmux = {
732 .muxmask_counts = ARRAY_SIZE(vip_noupli_muxmask),
733 .muxmask = vip_noupli_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800734 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800735 .funcmask = BIT(15),
736 .funcval = BIT(15),
737};
738
739static const unsigned vip_noupli_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 87, 88, 89 };
740
741static const struct sirfsoc_muxmask i2c0_muxmask[] = {
742 {
743 .group = 2,
744 .mask = BIT(26) | BIT(27),
745 },
746};
747
748static const struct sirfsoc_padmux i2c0_padmux = {
749 .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
750 .muxmask = i2c0_muxmask,
751};
752
753static const unsigned i2c0_pins[] = { 90, 91 };
754
755static const struct sirfsoc_muxmask i2c1_muxmask[] = {
756 {
757 .group = 0,
758 .mask = BIT(13) | BIT(15),
759 },
760};
761
762static const struct sirfsoc_padmux i2c1_padmux = {
763 .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
764 .muxmask = i2c1_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800765 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800766 .funcmask = BIT(16),
767 .funcval = 0,
768};
769
770static const unsigned i2c1_pins[] = { 13, 15 };
771
772static const struct sirfsoc_muxmask pwm0_muxmask[] = {
773 {
774 .group = 0,
775 .mask = BIT(4),
776 },
777};
778
779static const struct sirfsoc_padmux pwm0_padmux = {
780 .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
781 .muxmask = pwm0_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800782 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800783 .funcmask = BIT(12),
784 .funcval = 0,
785};
786
787static const unsigned pwm0_pins[] = { 4 };
788
789static const struct sirfsoc_muxmask pwm1_muxmask[] = {
790 {
791 .group = 0,
792 .mask = BIT(5),
793 },
794};
795
796static const struct sirfsoc_padmux pwm1_padmux = {
797 .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
798 .muxmask = pwm1_muxmask,
799};
800
801static const unsigned pwm1_pins[] = { 5 };
802
803static const struct sirfsoc_muxmask pwm2_muxmask[] = {
804 {
805 .group = 0,
806 .mask = BIT(6),
807 },
808};
809
810static const struct sirfsoc_padmux pwm2_padmux = {
811 .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
812 .muxmask = pwm2_muxmask,
813};
814
815static const unsigned pwm2_pins[] = { 6 };
816
817static const struct sirfsoc_muxmask pwm3_muxmask[] = {
818 {
819 .group = 0,
820 .mask = BIT(7),
821 },
822};
823
824static const struct sirfsoc_padmux pwm3_padmux = {
825 .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
826 .muxmask = pwm3_muxmask,
827};
828
829static const unsigned pwm3_pins[] = { 7 };
830
831static const struct sirfsoc_muxmask pwm4_muxmask[] = {
832 {
833 .group = 2,
834 .mask = BIT(14),
835 },
836};
837
838static const struct sirfsoc_padmux pwm4_padmux = {
839 .muxmask_counts = ARRAY_SIZE(pwm4_muxmask),
840 .muxmask = pwm4_muxmask,
841};
842
843static const unsigned pwm4_pins[] = { 78 };
844
845static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
846 {
847 .group = 0,
848 .mask = BIT(8),
849 },
850};
851
852static const struct sirfsoc_padmux warm_rst_padmux = {
853 .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
854 .muxmask = warm_rst_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800855 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800856 .funcmask = BIT(4),
857 .funcval = 0,
858};
859
860static const unsigned warm_rst_pins[] = { 8 };
861
862static const struct sirfsoc_muxmask usb0_upli_drvbus_muxmask[] = {
863 {
864 .group = 1,
865 .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8)
866 | BIT(9) | BIT(24) | BIT(25) | BIT(26) |
867 BIT(27) | BIT(28) | BIT(29),
868 },
869};
870static const struct sirfsoc_padmux usb0_upli_drvbus_padmux = {
871 .muxmask_counts = ARRAY_SIZE(usb0_upli_drvbus_muxmask),
872 .muxmask = usb0_upli_drvbus_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800873 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800874 .funcmask = BIT(18),
875 .funcval = 0,
876};
877
878static const unsigned usb0_upli_drvbus_pins[] = { 36, 37, 38, 39, 40, 41, 56, 57, 58, 59, 60, 61 };
879
880static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
881 {
882 .group = 0,
883 .mask = BIT(28),
884 },
885};
886
887static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
888 .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
889 .muxmask = usb1_utmi_drvbus_muxmask,
Rong Wang6a08a922013-09-29 22:27:59 +0800890 .ctrlreg = SIRFSOC_RSC_PIN_MUX,
Barry Song3370dc92013-05-14 22:17:58 +0800891 .funcmask = BIT(11),
892 .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
893};
894
895static const unsigned usb1_utmi_drvbus_pins[] = { 28 };
896
Rong Wang6a08a922013-09-29 22:27:59 +0800897static const struct sirfsoc_padmux usb1_dp_dn_padmux = {
898 .muxmask_counts = 0,
899 .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
900 .funcmask = BIT(2),
901 .funcval = BIT(2),
902};
903
904static const unsigned usb1_dp_dn_pins[] = { 103, 104 };
905
906static const struct sirfsoc_padmux uart1_route_io_usb1_padmux = {
907 .muxmask_counts = 0,
908 .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
909 .funcmask = BIT(2),
910 .funcval = 0,
911};
912
913static const unsigned uart1_route_io_usb1_pins[] = { 103, 104 };
914
Barry Song3370dc92013-05-14 22:17:58 +0800915static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
916 {
917 .group = 0,
918 .mask = BIT(9) | BIT(10) | BIT(11),
919 },
920};
921
922static const struct sirfsoc_padmux pulse_count_padmux = {
923 .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
924 .muxmask = pulse_count_muxmask,
925};
926
927static const unsigned pulse_count_pins[] = { 9, 10, 11 };
928
929static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
930 SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
931 SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
932 SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
933 SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
934 SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
Qipan Li031b8ce2013-08-19 16:15:49 +0800935 SIRFSOC_PIN_GROUP("uart0_nostreamctrlgrp", uart0_nostreamctrl_pins),
Barry Song3370dc92013-05-14 22:17:58 +0800936 SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
937 SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
938 SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
939 SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
Qipan Lid58e9a02013-07-04 15:55:26 +0800940 SIRFSOC_PIN_GROUP("usp0_uart_nostreamctrl_grp",
941 usp0_uart_nostreamctrl_pins),
Rongjun Ying58ffe7a02014-01-30 13:54:24 +0800942 SIRFSOC_PIN_GROUP("usp0_only_utfs_grp", usp0_only_utfs_pins),
943 SIRFSOC_PIN_GROUP("usp0_only_urfs_grp", usp0_only_urfs_pins),
Barry Song3370dc92013-05-14 22:17:58 +0800944 SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
Qipan Li62256332014-01-03 10:59:22 +0800945 SIRFSOC_PIN_GROUP("usp1_uart_nostreamctrl_grp",
946 usp1_uart_nostreamctrl_pins),
Barry Song3370dc92013-05-14 22:17:58 +0800947 SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
948 SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
949 SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
950 SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
951 SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
952 SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
953 SIRFSOC_PIN_GROUP("pwm4grp", pwm4_pins),
954 SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
955 SIRFSOC_PIN_GROUP("vip_noupligrp", vip_noupli_pins),
956 SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
957 SIRFSOC_PIN_GROUP("cko0grp", cko0_pins),
958 SIRFSOC_PIN_GROUP("cko1grp", cko1_pins),
959 SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
960 SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
961 SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
962 SIRFSOC_PIN_GROUP("sdmmc2_nowpgrp", sdmmc2_nowp_pins),
963 SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
964 SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
965 SIRFSOC_PIN_GROUP("usb0_upli_drvbusgrp", usb0_upli_drvbus_pins),
966 SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
Rong Wang6a08a922013-09-29 22:27:59 +0800967 SIRFSOC_PIN_GROUP("usb1_dp_dngrp", usb1_dp_dn_pins),
968 SIRFSOC_PIN_GROUP("uart1_route_io_usb1grp", uart1_route_io_usb1_pins),
Barry Song3370dc92013-05-14 22:17:58 +0800969 SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
970 SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
971 SIRFSOC_PIN_GROUP("i2s_no_dingrp", i2s_no_din_pins),
972 SIRFSOC_PIN_GROUP("i2s_6chngrp", i2s_6chn_pins),
973 SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
974 SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
975 SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
976 SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
977 SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
978};
979
980static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
981static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
982static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
983static const char * const lcdromgrp[] = { "lcdromgrp" };
984static const char * const uart0grp[] = { "uart0grp" };
Qipan Li031b8ce2013-08-19 16:15:49 +0800985static const char * const uart0_nostreamctrlgrp[] = { "uart0_nostreamctrlgrp" };
Barry Song3370dc92013-05-14 22:17:58 +0800986static const char * const uart1grp[] = { "uart1grp" };
987static const char * const uart2grp[] = { "uart2grp" };
988static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
Qipan Lid58e9a02013-07-04 15:55:26 +0800989static const char * const usp0_uart_nostreamctrl_grp[] = {
990 "usp0_uart_nostreamctrl_grp" };
Barry Song3370dc92013-05-14 22:17:58 +0800991static const char * const usp0grp[] = { "usp0grp" };
Rongjun Ying58ffe7a02014-01-30 13:54:24 +0800992static const char * const usp0_only_utfs_grp[] = { "usp0_only_utfs_grp" };
993static const char * const usp0_only_urfs_grp[] = { "usp0_only_urfs_grp" };
994
Barry Song3370dc92013-05-14 22:17:58 +0800995static const char * const usp1grp[] = { "usp1grp" };
Qipan Li62256332014-01-03 10:59:22 +0800996static const char * const usp1_uart_nostreamctrl_grp[] = {
997 "usp1_uart_nostreamctrl_grp" };
Barry Song3370dc92013-05-14 22:17:58 +0800998static const char * const i2c0grp[] = { "i2c0grp" };
999static const char * const i2c1grp[] = { "i2c1grp" };
1000static const char * const pwm0grp[] = { "pwm0grp" };
1001static const char * const pwm1grp[] = { "pwm1grp" };
1002static const char * const pwm2grp[] = { "pwm2grp" };
1003static const char * const pwm3grp[] = { "pwm3grp" };
1004static const char * const pwm4grp[] = { "pwm4grp" };
1005static const char * const vipgrp[] = { "vipgrp" };
1006static const char * const vip_noupligrp[] = { "vip_noupligrp" };
1007static const char * const warm_rstgrp[] = { "warm_rstgrp" };
1008static const char * const cko0grp[] = { "cko0grp" };
1009static const char * const cko1grp[] = { "cko1grp" };
1010static const char * const sdmmc0grp[] = { "sdmmc0grp" };
1011static const char * const sdmmc1grp[] = { "sdmmc1grp" };
1012static const char * const sdmmc2grp[] = { "sdmmc2grp" };
1013static const char * const sdmmc3grp[] = { "sdmmc3grp" };
1014static const char * const sdmmc5grp[] = { "sdmmc5grp" };
1015static const char * const sdmmc2_nowpgrp[] = { "sdmmc2_nowpgrp" };
1016static const char * const usb0_upli_drvbusgrp[] = { "usb0_upli_drvbusgrp" };
1017static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
Rong Wang6a08a922013-09-29 22:27:59 +08001018static const char * const usb1_dp_dngrp[] = { "usb1_dp_dngrp" };
1019static const char * const uart1_route_io_usb1grp[] = { "uart1_route_io_usb1grp" };
Barry Song3370dc92013-05-14 22:17:58 +08001020static const char * const pulse_countgrp[] = { "pulse_countgrp" };
1021static const char * const i2sgrp[] = { "i2sgrp" };
1022static const char * const i2s_no_dingrp[] = { "i2s_no_dingrp" };
1023static const char * const i2s_6chngrp[] = { "i2s_6chngrp" };
1024static const char * const ac97grp[] = { "ac97grp" };
1025static const char * const nandgrp[] = { "nandgrp" };
1026static const char * const spi0grp[] = { "spi0grp" };
1027static const char * const spi1grp[] = { "spi1grp" };
1028static const char * const gpsgrp[] = { "gpsgrp" };
1029
1030static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
1031 SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
1032 SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
1033 SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
1034 SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
1035 SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
Qipan Li031b8ce2013-08-19 16:15:49 +08001036 SIRFSOC_PMX_FUNCTION("uart0_nostreamctrl", uart0_nostreamctrlgrp,
1037 uart0_nostreamctrl_padmux),
Barry Song3370dc92013-05-14 22:17:58 +08001038 SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
1039 SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
1040 SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
1041 SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
Qipan Lid58e9a02013-07-04 15:55:26 +08001042 SIRFSOC_PMX_FUNCTION("usp0_uart_nostreamctrl",
1043 usp0_uart_nostreamctrl_grp,
1044 usp0_uart_nostreamctrl_padmux),
Rongjun Ying58ffe7a02014-01-30 13:54:24 +08001045 SIRFSOC_PMX_FUNCTION("usp0_only_utfs", usp0_only_utfs_grp,
1046 usp0_only_utfs_padmux),
1047 SIRFSOC_PMX_FUNCTION("usp0_only_urfs", usp0_only_urfs_grp,
1048 usp0_only_urfs_padmux),
Barry Song3370dc92013-05-14 22:17:58 +08001049 SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
Qipan Li62256332014-01-03 10:59:22 +08001050 SIRFSOC_PMX_FUNCTION("usp1_uart_nostreamctrl",
1051 usp1_uart_nostreamctrl_grp,
1052 usp1_uart_nostreamctrl_padmux),
Barry Song3370dc92013-05-14 22:17:58 +08001053 SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
1054 SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
1055 SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
1056 SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
1057 SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
1058 SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
1059 SIRFSOC_PMX_FUNCTION("pwm4", pwm4grp, pwm4_padmux),
1060 SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
1061 SIRFSOC_PMX_FUNCTION("vip_noupli", vip_noupligrp, vip_noupli_padmux),
1062 SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
1063 SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
1064 SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
1065 SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
1066 SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
1067 SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
1068 SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
1069 SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
1070 SIRFSOC_PMX_FUNCTION("sdmmc2_nowp", sdmmc2_nowpgrp, sdmmc2_nowp_padmux),
1071 SIRFSOC_PMX_FUNCTION("usb0_upli_drvbus", usb0_upli_drvbusgrp, usb0_upli_drvbus_padmux),
1072 SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
Rong Wang6a08a922013-09-29 22:27:59 +08001073 SIRFSOC_PMX_FUNCTION("usb1_dp_dn", usb1_dp_dngrp, usb1_dp_dn_padmux),
1074 SIRFSOC_PMX_FUNCTION("uart1_route_io_usb1", uart1_route_io_usb1grp, uart1_route_io_usb1_padmux),
Barry Song3370dc92013-05-14 22:17:58 +08001075 SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
1076 SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
1077 SIRFSOC_PMX_FUNCTION("i2s_no_din", i2s_no_dingrp, i2s_no_din_padmux),
1078 SIRFSOC_PMX_FUNCTION("i2s_6chn", i2s_6chngrp, i2s_6chn_padmux),
1079 SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
1080 SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
1081 SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
1082 SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
1083 SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
1084};
1085
1086struct sirfsoc_pinctrl_data atlas6_pinctrl_data = {
1087 (struct pinctrl_pin_desc *)sirfsoc_pads,
1088 ARRAY_SIZE(sirfsoc_pads),
1089 (struct sirfsoc_pin_group *)sirfsoc_pin_groups,
1090 ARRAY_SIZE(sirfsoc_pin_groups),
1091 (struct sirfsoc_pmx_func *)sirfsoc_pmx_functions,
1092 ARRAY_SIZE(sirfsoc_pmx_functions),
1093};
1094