blob: 38493a7142ad4ae7b5f765cfabf3a6fec7fd2264 [file] [log] [blame]
Dirk Brandewie2373f6b2011-10-29 10:57:23 +01001/*
2 * Synopsys DesignWare I2C adapter driver (master only).
3 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010021 * ----------------------------------------------------------------------------
22 *
23 */
24
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010025
26#define DW_IC_CON_MASTER 0x1
27#define DW_IC_CON_SPEED_STD 0x2
28#define DW_IC_CON_SPEED_FAST 0x4
Andy Shevchenkoed1bf032016-06-15 18:05:05 +030029#define DW_IC_CON_SPEED_MASK 0x6
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010030#define DW_IC_CON_10BITADDR_MASTER 0x10
31#define DW_IC_CON_RESTART_EN 0x20
32#define DW_IC_CON_SLAVE_DISABLE 0x40
33
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010034
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010035/**
36 * struct dw_i2c_dev - private i2c-designware data
37 * @dev: driver model device node
38 * @base: IO registers pointer
39 * @cmd_complete: tx completion indicator
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010040 * @clk: input reference clock
41 * @cmd_err: run time hadware error code
42 * @msgs: points to an array of messages currently being transfered
43 * @msgs_num: the number of elements in msgs
44 * @msg_write_idx: the element index of the current tx message in the msgs
45 * array
46 * @tx_buf_len: the length of the current tx buffer
47 * @tx_buf: the current tx buffer
48 * @msg_read_idx: the element index of the current rx message in the msgs
49 * array
50 * @rx_buf_len: the length of the current rx buffer
51 * @rx_buf: the current rx buffer
52 * @msg_err: error status of the current transfer
53 * @status: i2c master status, one of STATUS_*
54 * @abort_source: copy of the TX_ABRT_SOURCE register
55 * @irq: interrupt number for the i2c master
56 * @adapter: i2c subsystem adapter node
57 * @tx_fifo_depth: depth of the hardware tx fifo
58 * @rx_fifo_depth: depth of the hardware rx fifo
Josef Ahmade6f34ce2013-04-19 17:28:10 +010059 * @rx_outstanding: current master-rx elements in tx fifo
Mika Westerbergdefc0b22013-08-19 15:07:53 +030060 * @ss_hcnt: standard speed HCNT value
61 * @ss_lcnt: standard speed LCNT value
62 * @fs_hcnt: fast speed HCNT value
63 * @fs_lcnt: fast speed LCNT value
David Boxc0601d22015-01-15 01:12:16 -080064 * @acquire_lock: function to acquire a hardware lock on the bus
65 * @release_lock: function to release a hardware lock on the bus
66 * @pm_runtime_disabled: true if pm runtime is disabled
Mika Westerbergdefc0b22013-08-19 15:07:53 +030067 *
68 * HCNT and LCNT parameters can be used if the platform knows more accurate
69 * values than the one computed based only on the input clock frequency.
70 * Leave them to be %0 if not used.
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010071 */
72struct dw_i2c_dev {
73 struct device *dev;
74 void __iomem *base;
75 struct completion cmd_complete;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010076 struct clk *clk;
Dirk Brandewie1d31b582011-10-06 11:26:30 -070077 u32 (*get_clk_rate_khz) (struct dw_i2c_dev *dev);
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070078 struct dw_pci_controller *controller;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010079 int cmd_err;
80 struct i2c_msg *msgs;
81 int msgs_num;
82 int msg_write_idx;
83 u32 tx_buf_len;
84 u8 *tx_buf;
85 int msg_read_idx;
86 u32 rx_buf_len;
87 u8 *rx_buf;
88 int msg_err;
89 unsigned int status;
90 u32 abort_source;
91 int irq;
Stefan Roesea8a9f3f2012-04-18 15:01:41 +020092 u32 accessor_flags;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010093 struct i2c_adapter adapter;
Dirk Brandewie2fa83262011-10-06 11:26:31 -070094 u32 functionality;
Dirk Brandewiee18563f2011-10-06 11:26:32 -070095 u32 master_cfg;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010096 unsigned int tx_fifo_depth;
97 unsigned int rx_fifo_depth;
Josef Ahmade6f34ce2013-04-19 17:28:10 +010098 int rx_outstanding;
Christian Ruppert9803f862013-06-26 10:55:06 +020099 u32 sda_hold_time;
Romain Baeriswyl64682762014-01-20 17:43:43 +0100100 u32 sda_falling_time;
101 u32 scl_falling_time;
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300102 u16 ss_hcnt;
103 u16 ss_lcnt;
104 u16 fs_hcnt;
105 u16 fs_lcnt;
David Boxc0601d22015-01-15 01:12:16 -0800106 int (*acquire_lock)(struct dw_i2c_dev *dev);
107 void (*release_lock)(struct dw_i2c_dev *dev);
108 bool pm_runtime_disabled;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100109};
110
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200111#define ACCESS_SWAP 0x00000001
112#define ACCESS_16BIT 0x00000002
Xiangliang Yu2d244c82015-12-11 20:02:53 +0800113#define ACCESS_INTR_MASK 0x00000004
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200114
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100115extern int i2c_dw_init(struct dw_i2c_dev *dev);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700116extern void i2c_dw_disable(struct dw_i2c_dev *dev);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700117extern void i2c_dw_disable_int(struct dw_i2c_dev *dev);
118extern u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300119extern int i2c_dw_probe(struct dw_i2c_dev *dev);
David Box894acb22015-01-15 01:12:17 -0800120
121#if IS_ENABLED(CONFIG_I2C_DESIGNWARE_BAYTRAIL)
122extern int i2c_dw_eval_lock_support(struct dw_i2c_dev *dev);
123#else
124static inline int i2c_dw_eval_lock_support(struct dw_i2c_dev *dev) { return 0; }
125#endif