blob: 2172224d7e2dae2fc95438198dce0c0302c1ec5b [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-kirkwood/include/mach/kirkwood.h
3 *
4 * Generic definitions for Marvell Kirkwood SoC flavors:
5 * 88F6180, 88F6192 and 88F6281.
6 *
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
10 */
11
12#ifndef __ASM_ARCH_KIRKWOOD_H
13#define __ASM_ARCH_KIRKWOOD_H
14
15/*
16 * Marvell Kirkwood address maps.
17 *
18 * phys
19 * e0000000 PCIe Memory space
20 * f1000000 on-chip peripheral registers
21 * f2000000 PCIe I/O space
22 * f3000000 NAND controller address window
Nicolas Pitrec1191b02009-06-02 21:43:45 -040023 * f4000000 Security Accelerator SRAM
Russell Kinga09e64f2008-08-05 16:14:15 +010024 *
25 * virt phys size
26 * fee00000 f1000000 1M on-chip peripheral registers
27 * fef00000 f2000000 1M PCIe I/O space
28 */
29
Nicolas Pitrec1191b02009-06-02 21:43:45 -040030#define KIRKWOOD_SRAM_PHYS_BASE 0xf4000000
31#define KIRKWOOD_SRAM_SIZE SZ_2K
32
Russell Kinga09e64f2008-08-05 16:14:15 +010033#define KIRKWOOD_NAND_MEM_PHYS_BASE 0xf3000000
Nicolas Pitrefc63b722009-06-02 21:51:14 -040034#define KIRKWOOD_NAND_MEM_SIZE SZ_1K
Russell Kinga09e64f2008-08-05 16:14:15 +010035
36#define KIRKWOOD_PCIE_IO_PHYS_BASE 0xf2000000
37#define KIRKWOOD_PCIE_IO_VIRT_BASE 0xfef00000
38#define KIRKWOOD_PCIE_IO_BUS_BASE 0x00000000
39#define KIRKWOOD_PCIE_IO_SIZE SZ_1M
40
41#define KIRKWOOD_REGS_PHYS_BASE 0xf1000000
42#define KIRKWOOD_REGS_VIRT_BASE 0xfee00000
43#define KIRKWOOD_REGS_SIZE SZ_1M
44
45#define KIRKWOOD_PCIE_MEM_PHYS_BASE 0xe0000000
46#define KIRKWOOD_PCIE_MEM_SIZE SZ_128M
47
48/*
Russell Kinga09e64f2008-08-05 16:14:15 +010049 * Register Map
50 */
51#define DDR_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x00000)
52#define DDR_WINDOW_CPU_BASE (DDR_VIRT_BASE | 0x1500)
Rabeeh Khourye50b6be2009-03-24 16:10:15 +020053#define DDR_OPERATION_BASE (DDR_VIRT_BASE | 0x1418)
Russell Kinga09e64f2008-08-05 16:14:15 +010054
55#define DEV_BUS_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x10000)
56#define DEV_BUS_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x10000)
57#define SAMPLE_AT_RESET (DEV_BUS_VIRT_BASE | 0x0030)
58#define DEVICE_ID (DEV_BUS_VIRT_BASE | 0x0034)
59#define RTC_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0300)
60#define SPI_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0600)
Martin Michlmayr6574e002009-03-23 19:13:21 +010061#define I2C_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x1000)
Russell Kinga09e64f2008-08-05 16:14:15 +010062#define UART0_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2000)
63#define UART0_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2000)
64#define UART1_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2100)
65#define UART1_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2100)
66
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010067#define BRIDGE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x20000)
68
Russell Kinga09e64f2008-08-05 16:14:15 +010069#define PCIE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x40000)
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020070#define PCIE_LINK_CTRL (PCIE_VIRT_BASE | 0x70)
71#define PCIE_STATUS (PCIE_VIRT_BASE | 0x1a04)
Russell Kinga09e64f2008-08-05 16:14:15 +010072
73#define USB_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x50000)
74
Saeed Bishara09c0ed22008-06-23 04:26:07 -110075#define XOR0_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60800)
76#define XOR0_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60800)
77#define XOR1_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60900)
78#define XOR1_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60900)
79#define XOR0_HIGH_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60A00)
80#define XOR0_HIGH_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60A00)
81#define XOR1_HIGH_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x60B00)
82#define XOR1_HIGH_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x60B00)
83
Russell Kinga09e64f2008-08-05 16:14:15 +010084#define GE00_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x70000)
85#define GE01_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x74000)
86
87#define SATA_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x80000)
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020088#define SATA_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x80000)
89#define SATA0_IF_CTRL (SATA_VIRT_BASE | 0x2050)
90#define SATA0_PHY_MODE_2 (SATA_VIRT_BASE | 0x2330)
91#define SATA1_IF_CTRL (SATA_VIRT_BASE | 0x4050)
92#define SATA1_PHY_MODE_2 (SATA_VIRT_BASE | 0x4330)
Russell Kinga09e64f2008-08-05 16:14:15 +010093
Nicolas Pitre8235ee02009-02-14 03:15:55 -050094#define SDIO_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x90000)
95
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010096/*
97 * Supported devices and revisions.
98 */
99#define MV88F6281_DEV_ID 0x6281
100#define MV88F6281_REV_Z0 0
101#define MV88F6281_REV_A0 2
102
103#define MV88F6192_DEV_ID 0x6192
104#define MV88F6192_REV_Z0 0
105#define MV88F6192_REV_A0 2
106
107#define MV88F6180_DEV_ID 0x6180
108#define MV88F6180_REV_A0 2
Russell Kinga09e64f2008-08-05 16:14:15 +0100109
Russell Kinga09e64f2008-08-05 16:14:15 +0100110#endif