blob: bc60f9ac7c04c01ad27f9b4ed13f7ee6c2c86480 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Tzachi Perelsteina0832792007-11-12 19:38:51 +02002 * Driver for the i2c controller on the Marvell line of host bridges
3 * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Author: Mark A. Greer <mgreer@mvista.com>
6 *
7 * 2005 (c) MontaVista, Software, Inc. This file is licensed under
8 * the terms of the GNU General Public License version 2. This program
9 * is licensed "as is" without any warranty of any kind, whether express
10 * or implied.
11 */
12#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090013#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/spinlock.h>
16#include <linux/i2c.h>
17#include <linux/interrupt.h>
Tzachi Perelsteina0832792007-11-12 19:38:51 +020018#include <linux/mv643xx_i2c.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010019#include <linux/platform_device.h>
H Hartley Sweeten21782182010-05-21 18:41:01 +020020#include <linux/io.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020021#include <linux/of.h>
Maxime Ripard004e8ed2013-06-12 18:53:31 +020022#include <linux/of_device.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020023#include <linux/of_irq.h>
24#include <linux/of_i2c.h>
25#include <linux/clk.h>
26#include <linux/err.h>
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +020027#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Maxime Ripard683e69b2013-06-12 18:53:30 +020029#define MV64XXX_I2C_ADDR_ADDR(val) ((val & 0x7f) << 1)
30#define MV64XXX_I2C_BAUD_DIV_N(val) (val & 0x7)
31#define MV64XXX_I2C_BAUD_DIV_M(val) ((val & 0xf) << 3)
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
34#define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
35#define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
36#define MV64XXX_I2C_REG_CONTROL_START 0x00000020
37#define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
38#define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
39
40/* Ctlr status values */
41#define MV64XXX_I2C_STATUS_BUS_ERR 0x00
42#define MV64XXX_I2C_STATUS_MAST_START 0x08
43#define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
44#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
45#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
46#define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
47#define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
48#define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
49#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
50#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
51#define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
52#define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
53#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
54#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
55#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
56#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
57#define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
58
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +020059/* Register defines (I2C bridge) */
60#define MV64XXX_I2C_REG_TX_DATA_LO 0xc0
61#define MV64XXX_I2C_REG_TX_DATA_HI 0xc4
62#define MV64XXX_I2C_REG_RX_DATA_LO 0xc8
63#define MV64XXX_I2C_REG_RX_DATA_HI 0xcc
64#define MV64XXX_I2C_REG_BRIDGE_CONTROL 0xd0
65#define MV64XXX_I2C_REG_BRIDGE_STATUS 0xd4
66#define MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE 0xd8
67#define MV64XXX_I2C_REG_BRIDGE_INTR_MASK 0xdC
68#define MV64XXX_I2C_REG_BRIDGE_TIMING 0xe0
69
70/* Bridge Control values */
71#define MV64XXX_I2C_BRIDGE_CONTROL_WR 0x00000001
72#define MV64XXX_I2C_BRIDGE_CONTROL_RD 0x00000002
73#define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT 2
74#define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT 0x00001000
75#define MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT 13
76#define MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT 16
77#define MV64XXX_I2C_BRIDGE_CONTROL_ENABLE 0x00080000
78
79/* Bridge Status values */
80#define MV64XXX_I2C_BRIDGE_STATUS_ERROR 0x00000001
81#define MV64XXX_I2C_STATUS_OFFLOAD_ERROR 0xf0000001
82#define MV64XXX_I2C_STATUS_OFFLOAD_OK 0xf0000000
83
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/* Driver states */
86enum {
87 MV64XXX_I2C_STATE_INVALID,
88 MV64XXX_I2C_STATE_IDLE,
89 MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +010090 MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
92 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
93 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
94 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
Linus Torvalds1da177e2005-04-16 15:20:36 -070095};
96
97/* Driver actions */
98enum {
99 MV64XXX_I2C_ACTION_INVALID,
100 MV64XXX_I2C_ACTION_CONTINUE,
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200101 MV64XXX_I2C_ACTION_OFFLOAD_SEND_START,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 MV64XXX_I2C_ACTION_SEND_START,
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100103 MV64XXX_I2C_ACTION_SEND_RESTART,
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200104 MV64XXX_I2C_ACTION_OFFLOAD_RESTART,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 MV64XXX_I2C_ACTION_SEND_ADDR_1,
106 MV64XXX_I2C_ACTION_SEND_ADDR_2,
107 MV64XXX_I2C_ACTION_SEND_DATA,
108 MV64XXX_I2C_ACTION_RCV_DATA,
109 MV64XXX_I2C_ACTION_RCV_DATA_STOP,
110 MV64XXX_I2C_ACTION_SEND_STOP,
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200111 MV64XXX_I2C_ACTION_OFFLOAD_SEND_STOP,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112};
113
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200114struct mv64xxx_i2c_regs {
115 u8 addr;
116 u8 ext_addr;
117 u8 data;
118 u8 control;
119 u8 status;
120 u8 clock;
121 u8 soft_reset;
122};
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124struct mv64xxx_i2c_data {
Russell King4243fa02013-05-16 21:39:12 +0100125 struct i2c_msg *msgs;
126 int num_msgs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 int irq;
128 u32 state;
129 u32 action;
Mark A. Greere91c0212005-12-18 17:22:01 +0100130 u32 aborting;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 u32 cntl_bits;
132 void __iomem *reg_base;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200133 struct mv64xxx_i2c_regs reg_offsets;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 u32 addr1;
135 u32 addr2;
136 u32 bytes_left;
137 u32 byte_posn;
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100138 u32 send_stop;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 u32 block;
140 int rc;
141 u32 freq_m;
142 u32 freq_n;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200143#if defined(CONFIG_HAVE_CLK)
144 struct clk *clk;
145#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 wait_queue_head_t waitq;
147 spinlock_t lock;
148 struct i2c_msg *msg;
149 struct i2c_adapter adapter;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200150 bool offload_enabled;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200151/* 5us delay in order to avoid repeated start timing violation */
152 bool errata_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153};
154
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200155static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_mv64xxx = {
156 .addr = 0x00,
157 .ext_addr = 0x10,
158 .data = 0x04,
159 .control = 0x08,
160 .status = 0x0c,
161 .clock = 0x0c,
162 .soft_reset = 0x1c,
163};
164
Maxime Ripard3d66ac72013-06-12 18:53:32 +0200165static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_sun4i = {
166 .addr = 0x00,
167 .ext_addr = 0x04,
168 .data = 0x08,
169 .control = 0x0c,
170 .status = 0x10,
171 .clock = 0x14,
172 .soft_reset = 0x18,
173};
174
Russell King3420afb2013-05-16 21:38:11 +0100175static void
176mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
177 struct i2c_msg *msg)
178{
179 u32 dir = 0;
180
181 drv_data->msg = msg;
182 drv_data->byte_posn = 0;
183 drv_data->bytes_left = msg->len;
184 drv_data->aborting = 0;
185 drv_data->rc = 0;
186 drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
187 MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
188
189 if (msg->flags & I2C_M_RD)
190 dir = 1;
191
192 if (msg->flags & I2C_M_TEN) {
193 drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
194 drv_data->addr2 = (u32)msg->addr & 0xff;
195 } else {
Maxime Ripard683e69b2013-06-12 18:53:30 +0200196 drv_data->addr1 = MV64XXX_I2C_ADDR_ADDR((u32)msg->addr) | dir;
Russell King3420afb2013-05-16 21:38:11 +0100197 drv_data->addr2 = 0;
198 }
199}
200
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200201static int mv64xxx_i2c_offload_msg(struct mv64xxx_i2c_data *drv_data)
202{
203 unsigned long data_reg_hi = 0;
204 unsigned long data_reg_lo = 0;
205 unsigned long ctrl_reg;
206 struct i2c_msg *msg = drv_data->msgs;
207
208 drv_data->msg = msg;
209 drv_data->byte_posn = 0;
210 drv_data->bytes_left = msg->len;
211 drv_data->aborting = 0;
212 drv_data->rc = 0;
213 /* Only regular transactions can be offloaded */
214 if ((msg->flags & ~(I2C_M_TEN | I2C_M_RD)) != 0)
215 return -EINVAL;
216
217 /* Only 1-8 byte transfers can be offloaded */
218 if (msg->len < 1 || msg->len > 8)
219 return -EINVAL;
220
221 /* Build transaction */
222 ctrl_reg = MV64XXX_I2C_BRIDGE_CONTROL_ENABLE |
223 (msg->addr << MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT);
224
225 if ((msg->flags & I2C_M_TEN) != 0)
226 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT;
227
228 if ((msg->flags & I2C_M_RD) == 0) {
229 u8 local_buf[8] = { 0 };
230
231 memcpy(local_buf, msg->buf, msg->len);
232 data_reg_lo = cpu_to_le32(*((u32 *)local_buf));
233 data_reg_hi = cpu_to_le32(*((u32 *)(local_buf+4)));
234
235 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_WR |
236 (msg->len - 1) << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT;
237
238 writel_relaxed(data_reg_lo,
239 drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_LO);
240 writel_relaxed(data_reg_hi,
241 drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_HI);
242
243 } else {
244 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_RD |
245 (msg->len - 1) << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT;
246 }
247
248 /* Execute transaction */
249 writel(ctrl_reg, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
250
251 return 0;
252}
253
254static void
255mv64xxx_i2c_update_offload_data(struct mv64xxx_i2c_data *drv_data)
256{
257 struct i2c_msg *msg = drv_data->msg;
258
259 if (msg->flags & I2C_M_RD) {
260 u32 data_reg_lo = readl(drv_data->reg_base +
261 MV64XXX_I2C_REG_RX_DATA_LO);
262 u32 data_reg_hi = readl(drv_data->reg_base +
263 MV64XXX_I2C_REG_RX_DATA_HI);
264 u8 local_buf[8] = { 0 };
265
266 *((u32 *)local_buf) = le32_to_cpu(data_reg_lo);
267 *((u32 *)(local_buf+4)) = le32_to_cpu(data_reg_hi);
268 memcpy(msg->buf, local_buf, msg->len);
269 }
270
271}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272/*
273 *****************************************************************************
274 *
275 * Finite State Machine & Interrupt Routines
276 *
277 *****************************************************************************
278 */
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200279
280/* Reset hardware and initialize FSM */
281static void
282mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
283{
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200284 if (drv_data->offload_enabled) {
285 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
286 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_TIMING);
287 writel(0, drv_data->reg_base +
288 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
289 writel(0, drv_data->reg_base +
290 MV64XXX_I2C_REG_BRIDGE_INTR_MASK);
291 }
292
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200293 writel(0, drv_data->reg_base + drv_data->reg_offsets.soft_reset);
Maxime Ripard683e69b2013-06-12 18:53:30 +0200294 writel(MV64XXX_I2C_BAUD_DIV_M(drv_data->freq_m) | MV64XXX_I2C_BAUD_DIV_N(drv_data->freq_n),
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200295 drv_data->reg_base + drv_data->reg_offsets.clock);
296 writel(0, drv_data->reg_base + drv_data->reg_offsets.addr);
297 writel(0, drv_data->reg_base + drv_data->reg_offsets.ext_addr);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200298 writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200299 drv_data->reg_base + drv_data->reg_offsets.control);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200300 drv_data->state = MV64XXX_I2C_STATE_IDLE;
301}
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303static void
304mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
305{
306 /*
307 * If state is idle, then this is likely the remnants of an old
308 * operation that driver has given up on or the user has killed.
309 * If so, issue the stop condition and go to idle.
310 */
311 if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
312 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
313 return;
314 }
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 /* The status from the ctlr [mostly] tells us what to do next */
317 switch (status) {
318 /* Start condition interrupt */
319 case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
320 case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
321 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
322 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
323 break;
324
325 /* Performing a write */
326 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
327 if (drv_data->msg->flags & I2C_M_TEN) {
328 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
329 drv_data->state =
330 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
331 break;
332 }
333 /* FALLTHRU */
334 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
335 case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
Mark A. Greere91c0212005-12-18 17:22:01 +0100336 if ((drv_data->bytes_left == 0)
337 || (drv_data->aborting
338 && (drv_data->byte_posn != 0))) {
Russell King4243fa02013-05-16 21:39:12 +0100339 if (drv_data->send_stop || drv_data->aborting) {
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100340 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
341 drv_data->state = MV64XXX_I2C_STATE_IDLE;
342 } else {
343 drv_data->action =
344 MV64XXX_I2C_ACTION_SEND_RESTART;
345 drv_data->state =
346 MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
347 }
Mark A. Greere91c0212005-12-18 17:22:01 +0100348 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
350 drv_data->state =
351 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
352 drv_data->bytes_left--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 }
354 break;
355
356 /* Performing a read */
357 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
358 if (drv_data->msg->flags & I2C_M_TEN) {
359 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
360 drv_data->state =
361 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
362 break;
363 }
364 /* FALLTHRU */
365 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
366 if (drv_data->bytes_left == 0) {
367 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
368 drv_data->state = MV64XXX_I2C_STATE_IDLE;
369 break;
370 }
371 /* FALLTHRU */
372 case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
373 if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
374 drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
375 else {
376 drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
377 drv_data->bytes_left--;
378 }
379 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
380
Mark A. Greere91c0212005-12-18 17:22:01 +0100381 if ((drv_data->bytes_left == 1) || drv_data->aborting)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
383 break;
384
385 case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
386 drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
387 drv_data->state = MV64XXX_I2C_STATE_IDLE;
388 break;
389
390 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
391 case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
392 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
393 /* Doesn't seem to be a device at other end */
394 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
395 drv_data->state = MV64XXX_I2C_STATE_IDLE;
Guenter Roeck6faa3532013-06-19 14:53:52 -0700396 drv_data->rc = -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 break;
398
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200399 case MV64XXX_I2C_STATUS_OFFLOAD_OK:
400 if (drv_data->send_stop || drv_data->aborting) {
401 drv_data->action = MV64XXX_I2C_ACTION_OFFLOAD_SEND_STOP;
402 drv_data->state = MV64XXX_I2C_STATE_IDLE;
403 } else {
404 drv_data->action = MV64XXX_I2C_ACTION_OFFLOAD_RESTART;
405 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
406 }
407 break;
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 default:
410 dev_err(&drv_data->adapter.dev,
411 "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
412 "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
413 drv_data->state, status, drv_data->msg->addr,
414 drv_data->msg->flags);
415 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200416 mv64xxx_i2c_hw_init(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 drv_data->rc = -EIO;
418 }
419}
420
421static void
422mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
423{
424 switch(drv_data->action) {
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200425 case MV64XXX_I2C_ACTION_OFFLOAD_RESTART:
426 mv64xxx_i2c_update_offload_data(drv_data);
427 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
428 writel(0, drv_data->reg_base +
429 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
430 /* FALLTHRU */
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100431 case MV64XXX_I2C_ACTION_SEND_RESTART:
Russell King4243fa02013-05-16 21:39:12 +0100432 /* We should only get here if we have further messages */
433 BUG_ON(drv_data->num_msgs == 0);
434
Russell King4243fa02013-05-16 21:39:12 +0100435 drv_data->msgs++;
436 drv_data->num_msgs--;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200437 if (!(drv_data->offload_enabled &&
438 mv64xxx_i2c_offload_msg(drv_data))) {
439 drv_data->cntl_bits |= MV64XXX_I2C_REG_CONTROL_START;
440 writel(drv_data->cntl_bits,
441 drv_data->reg_base + drv_data->reg_offsets.control);
Russell King4243fa02013-05-16 21:39:12 +0100442
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200443 /* Setup for the next message */
444 mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
445 }
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200446 if (drv_data->errata_delay)
447 udelay(5);
448
Russell King4243fa02013-05-16 21:39:12 +0100449 /*
450 * We're never at the start of the message here, and by this
451 * time it's already too late to do any protocol mangling.
452 * Thankfully, do not advertise support for that feature.
453 */
454 drv_data->send_stop = drv_data->num_msgs == 1;
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100455 break;
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 case MV64XXX_I2C_ACTION_CONTINUE:
458 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200459 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 break;
461
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200462 case MV64XXX_I2C_ACTION_OFFLOAD_SEND_START:
463 if (!mv64xxx_i2c_offload_msg(drv_data))
464 break;
465 else
466 drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
467 /* FALLTHRU */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 case MV64XXX_I2C_ACTION_SEND_START:
469 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200470 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 break;
472
473 case MV64XXX_I2C_ACTION_SEND_ADDR_1:
474 writel(drv_data->addr1,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200475 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200477 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 break;
479
480 case MV64XXX_I2C_ACTION_SEND_ADDR_2:
481 writel(drv_data->addr2,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200482 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200484 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 break;
486
487 case MV64XXX_I2C_ACTION_SEND_DATA:
488 writel(drv_data->msg->buf[drv_data->byte_posn++],
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200489 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200491 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 break;
493
494 case MV64XXX_I2C_ACTION_RCV_DATA:
495 drv_data->msg->buf[drv_data->byte_posn++] =
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200496 readl(drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200498 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 break;
500
501 case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
502 drv_data->msg->buf[drv_data->byte_posn++] =
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200503 readl(drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
505 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200506 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 drv_data->block = 0;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200508 if (drv_data->errata_delay)
509 udelay(5);
510
Russell Kingd295a862013-05-16 10:30:59 +0000511 wake_up(&drv_data->waitq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 break;
513
514 case MV64XXX_I2C_ACTION_INVALID:
515 default:
516 dev_err(&drv_data->adapter.dev,
517 "mv64xxx_i2c_do_action: Invalid action: %d\n",
518 drv_data->action);
519 drv_data->rc = -EIO;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 /* FALLTHRU */
522 case MV64XXX_I2C_ACTION_SEND_STOP:
523 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
524 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200525 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 drv_data->block = 0;
Russell Kingd295a862013-05-16 10:30:59 +0000527 wake_up(&drv_data->waitq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 break;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200529
530 case MV64XXX_I2C_ACTION_OFFLOAD_SEND_STOP:
531 mv64xxx_i2c_update_offload_data(drv_data);
532 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
533 writel(0, drv_data->reg_base +
534 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
535 drv_data->block = 0;
536 wake_up(&drv_data->waitq);
537 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 }
539}
540
Mikael Petterssonb0999cc2009-09-07 12:00:13 +0200541static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100542mv64xxx_i2c_intr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543{
544 struct mv64xxx_i2c_data *drv_data = dev_id;
545 unsigned long flags;
546 u32 status;
Mikael Petterssonb0999cc2009-09-07 12:00:13 +0200547 irqreturn_t rc = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
549 spin_lock_irqsave(&drv_data->lock, flags);
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200550
551 if (drv_data->offload_enabled) {
552 while (readl(drv_data->reg_base +
553 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE)) {
554 int reg_status = readl(drv_data->reg_base +
555 MV64XXX_I2C_REG_BRIDGE_STATUS);
556 if (reg_status & MV64XXX_I2C_BRIDGE_STATUS_ERROR)
557 status = MV64XXX_I2C_STATUS_OFFLOAD_ERROR;
558 else
559 status = MV64XXX_I2C_STATUS_OFFLOAD_OK;
560 mv64xxx_i2c_fsm(drv_data, status);
561 mv64xxx_i2c_do_action(drv_data);
562 rc = IRQ_HANDLED;
563 }
564 }
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200565 while (readl(drv_data->reg_base + drv_data->reg_offsets.control) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 MV64XXX_I2C_REG_CONTROL_IFLG) {
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200567 status = readl(drv_data->reg_base + drv_data->reg_offsets.status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 mv64xxx_i2c_fsm(drv_data, status);
569 mv64xxx_i2c_do_action(drv_data);
570 rc = IRQ_HANDLED;
571 }
572 spin_unlock_irqrestore(&drv_data->lock, flags);
573
574 return rc;
575}
576
577/*
578 *****************************************************************************
579 *
580 * I2C Msg Execution Routines
581 *
582 *****************************************************************************
583 */
584static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
586{
587 long time_left;
588 unsigned long flags;
589 char abort = 0;
590
Russell Kingd295a862013-05-16 10:30:59 +0000591 time_left = wait_event_timeout(drv_data->waitq,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100592 !drv_data->block, drv_data->adapter.timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
594 spin_lock_irqsave(&drv_data->lock, flags);
595 if (!time_left) { /* Timed out */
596 drv_data->rc = -ETIMEDOUT;
597 abort = 1;
598 } else if (time_left < 0) { /* Interrupted/Error */
599 drv_data->rc = time_left; /* errno value */
600 abort = 1;
601 }
602
603 if (abort && drv_data->block) {
Mark A. Greere91c0212005-12-18 17:22:01 +0100604 drv_data->aborting = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 spin_unlock_irqrestore(&drv_data->lock, flags);
606
607 time_left = wait_event_timeout(drv_data->waitq,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100608 !drv_data->block, drv_data->adapter.timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Mark A. Greere91c0212005-12-18 17:22:01 +0100610 if ((time_left <= 0) && drv_data->block) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 drv_data->state = MV64XXX_I2C_STATE_IDLE;
612 dev_err(&drv_data->adapter.dev,
Mark A. Greere91c0212005-12-18 17:22:01 +0100613 "mv64xxx: I2C bus locked, block: %d, "
614 "time_left: %d\n", drv_data->block,
615 (int)time_left);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200616 mv64xxx_i2c_hw_init(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 }
618 } else
619 spin_unlock_irqrestore(&drv_data->lock, flags);
620}
621
622static int
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100623mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
Russell King4243fa02013-05-16 21:39:12 +0100624 int is_last)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
626 unsigned long flags;
627
628 spin_lock_irqsave(&drv_data->lock, flags);
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200629 if (drv_data->offload_enabled) {
630 drv_data->action = MV64XXX_I2C_ACTION_OFFLOAD_SEND_START;
631 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
632 } else {
633 mv64xxx_i2c_prepare_for_io(drv_data, msg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200635 drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
636 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
637 }
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100638 drv_data->send_stop = is_last;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 drv_data->block = 1;
640 mv64xxx_i2c_do_action(drv_data);
641 spin_unlock_irqrestore(&drv_data->lock, flags);
642
643 mv64xxx_i2c_wait_for_completion(drv_data);
644 return drv_data->rc;
645}
646
647/*
648 *****************************************************************************
649 *
650 * I2C Core Support Routines (Interface to higher level I2C code)
651 *
652 *****************************************************************************
653 */
654static u32
655mv64xxx_i2c_functionality(struct i2c_adapter *adap)
656{
657 return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
658}
659
660static int
661mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
662{
663 struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
Russell King4243fa02013-05-16 21:39:12 +0100664 int rc, ret = num;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Russell King4243fa02013-05-16 21:39:12 +0100666 BUG_ON(drv_data->msgs != NULL);
667 drv_data->msgs = msgs;
668 drv_data->num_msgs = num;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Russell King4243fa02013-05-16 21:39:12 +0100670 rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
671 if (rc < 0)
672 ret = rc;
673
674 drv_data->num_msgs = 0;
675 drv_data->msgs = NULL;
676
677 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678}
679
Jean Delvare8f9082c2006-09-03 22:39:46 +0200680static const struct i2c_algorithm mv64xxx_i2c_algo = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 .master_xfer = mv64xxx_i2c_xfer,
682 .functionality = mv64xxx_i2c_functionality,
683};
684
685/*
686 *****************************************************************************
687 *
688 * Driver Interface & Early Init Routines
689 *
690 *****************************************************************************
691 */
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200692static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
Maxime Ripard3d66ac72013-06-12 18:53:32 +0200693 { .compatible = "allwinner,sun4i-i2c", .data = &mv64xxx_i2c_regs_sun4i},
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200694 { .compatible = "marvell,mv64xxx-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200695 { .compatible = "marvell,mv78230-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200696 {}
697};
698MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
699
Andrew Lunnb61d1572012-07-22 12:51:35 +0200700#ifdef CONFIG_OF
Bill Pemberton0b255e92012-11-27 15:59:38 -0500701static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200702mv64xxx_calc_freq(const int tclk, const int n, const int m)
703{
704 return tclk / (10 * (m + 1) * (2 << n));
705}
706
Bill Pemberton0b255e92012-11-27 15:59:38 -0500707static bool
Andrew Lunnb61d1572012-07-22 12:51:35 +0200708mv64xxx_find_baud_factors(const u32 req_freq, const u32 tclk, u32 *best_n,
709 u32 *best_m)
710{
711 int freq, delta, best_delta = INT_MAX;
712 int m, n;
713
714 for (n = 0; n <= 7; n++)
715 for (m = 0; m <= 15; m++) {
716 freq = mv64xxx_calc_freq(tclk, n, m);
717 delta = req_freq - freq;
718 if (delta >= 0 && delta < best_delta) {
719 *best_m = m;
720 *best_n = n;
721 best_delta = delta;
722 }
723 if (best_delta == 0)
724 return true;
725 }
726 if (best_delta == INT_MAX)
727 return false;
728 return true;
729}
730
Bill Pemberton0b255e92012-11-27 15:59:38 -0500731static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200732mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200733 struct device *dev)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200734{
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200735 const struct of_device_id *device;
736 struct device_node *np = dev->of_node;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200737 u32 bus_freq, tclk;
738 int rc = 0;
739
740 /* CLK is mandatory when using DT to describe the i2c bus. We
741 * need to know tclk in order to calculate bus clock
742 * factors.
743 */
744#if !defined(CONFIG_HAVE_CLK)
745 /* Have OF but no CLK */
746 return -ENODEV;
747#else
748 if (IS_ERR(drv_data->clk)) {
749 rc = -ENODEV;
750 goto out;
751 }
752 tclk = clk_get_rate(drv_data->clk);
Gregory CLEMENT4c730a02013-06-21 15:32:06 +0200753
754 rc = of_property_read_u32(np, "clock-frequency", &bus_freq);
755 if (rc)
756 bus_freq = 100000; /* 100kHz by default */
757
Andrew Lunnb61d1572012-07-22 12:51:35 +0200758 if (!mv64xxx_find_baud_factors(bus_freq, tclk,
759 &drv_data->freq_n, &drv_data->freq_m)) {
760 rc = -EINVAL;
761 goto out;
762 }
763 drv_data->irq = irq_of_parse_and_map(np, 0);
764
765 /* Its not yet defined how timeouts will be specified in device tree.
766 * So hard code the value to 1 second.
767 */
768 drv_data->adapter.timeout = HZ;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200769
770 device = of_match_device(mv64xxx_i2c_of_match_table, dev);
771 if (!device)
772 return -ENODEV;
773
774 memcpy(&drv_data->reg_offsets, device->data, sizeof(drv_data->reg_offsets));
775
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200776 /*
777 * For controllers embedded in new SoCs activate the
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200778 * Transaction Generator support and the errata fix.
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200779 */
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200780 if (of_device_is_compatible(np, "marvell,mv78230-i2c")) {
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200781 drv_data->offload_enabled = true;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200782 drv_data->errata_delay = true;
783 }
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200784
Andrew Lunnb61d1572012-07-22 12:51:35 +0200785out:
786 return rc;
787#endif
788}
789#else /* CONFIG_OF */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500790static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200791mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200792 struct device *dev)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200793{
794 return -ENODEV;
795}
796#endif /* CONFIG_OF */
797
Bill Pemberton0b255e92012-11-27 15:59:38 -0500798static int
Russell King3ae5eae2005-11-09 22:32:44 +0000799mv64xxx_i2c_probe(struct platform_device *pd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 struct mv64xxx_i2c_data *drv_data;
Jingoo Han6d4028c2013-07-30 16:59:33 +0900802 struct mv64xxx_i2c_pdata *pdata = dev_get_platdata(&pd->dev);
Russell King16874b02013-05-16 21:33:09 +0100803 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 int rc;
805
Andrew Lunnb61d1572012-07-22 12:51:35 +0200806 if ((!pdata && !pd->dev.of_node))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 return -ENODEV;
808
Russell King2c911102013-05-16 21:35:10 +0100809 drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
810 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 if (!drv_data)
812 return -ENOMEM;
813
Russell King16874b02013-05-16 21:33:09 +0100814 r = platform_get_resource(pd, IORESOURCE_MEM, 0);
815 drv_data->reg_base = devm_ioremap_resource(&pd->dev, r);
Russell King2c911102013-05-16 21:35:10 +0100816 if (IS_ERR(drv_data->reg_base))
817 return PTR_ERR(drv_data->reg_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Mark A. Greere91c0212005-12-18 17:22:01 +0100819 strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
David Brownell2096b952007-05-01 23:26:28 +0200820 sizeof(drv_data->adapter.name));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
822 init_waitqueue_head(&drv_data->waitq);
823 spin_lock_init(&drv_data->lock);
824
Andrew Lunnb61d1572012-07-22 12:51:35 +0200825#if defined(CONFIG_HAVE_CLK)
826 /* Not all platforms have a clk */
Russell King4c5c95f2013-05-16 21:34:10 +0100827 drv_data->clk = devm_clk_get(&pd->dev, NULL);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200828 if (!IS_ERR(drv_data->clk)) {
829 clk_prepare(drv_data->clk);
830 clk_enable(drv_data->clk);
831 }
832#endif
833 if (pdata) {
834 drv_data->freq_m = pdata->freq_m;
835 drv_data->freq_n = pdata->freq_n;
836 drv_data->irq = platform_get_irq(pd, 0);
837 drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200838 drv_data->offload_enabled = false;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200839 memcpy(&drv_data->reg_offsets, &mv64xxx_i2c_regs_mv64xxx, sizeof(drv_data->reg_offsets));
Andrew Lunnb61d1572012-07-22 12:51:35 +0200840 } else if (pd->dev.of_node) {
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200841 rc = mv64xxx_of_config(drv_data, &pd->dev);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200842 if (rc)
Russell King2c911102013-05-16 21:35:10 +0100843 goto exit_clk;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200844 }
David Vrabel48944732006-01-19 17:56:29 +0000845 if (drv_data->irq < 0) {
846 rc = -ENXIO;
Russell King2c911102013-05-16 21:35:10 +0100847 goto exit_clk;
David Vrabel48944732006-01-19 17:56:29 +0000848 }
Andrew Lunnb61d1572012-07-22 12:51:35 +0200849
Jean Delvare12a917f2007-02-13 22:09:03 +0100850 drv_data->adapter.dev.parent = &pd->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 drv_data->adapter.algo = &mv64xxx_i2c_algo;
852 drv_data->adapter.owner = THIS_MODULE;
Jean Delvare3401b2f2008-07-14 22:38:29 +0200853 drv_data->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
Dale Farnsworth65b22ad2007-07-12 14:12:29 +0200854 drv_data->adapter.nr = pd->id;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200855 drv_data->adapter.dev.of_node = pd->dev.of_node;
Russell King3ae5eae2005-11-09 22:32:44 +0000856 platform_set_drvdata(pd, drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 i2c_set_adapdata(&drv_data->adapter, drv_data);
858
Maxime Bizon3269bb62007-01-05 17:54:05 +0100859 mv64xxx_i2c_hw_init(drv_data);
860
Russell King0c195af2013-05-16 21:36:11 +0100861 rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
862 MV64XXX_I2C_CTLR_NAME, drv_data);
863 if (rc) {
Mark A. Greerdfded4a2005-12-16 11:08:43 -0800864 dev_err(&drv_data->adapter.dev,
Russell King0c195af2013-05-16 21:36:11 +0100865 "mv64xxx: Can't register intr handler irq%d: %d\n",
866 drv_data->irq, rc);
Russell King2c911102013-05-16 21:35:10 +0100867 goto exit_clk;
Dale Farnsworth65b22ad2007-07-12 14:12:29 +0200868 } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
Mark A. Greerdfded4a2005-12-16 11:08:43 -0800869 dev_err(&drv_data->adapter.dev,
870 "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 goto exit_free_irq;
872 }
873
Andrew Lunnb61d1572012-07-22 12:51:35 +0200874 of_i2c_register_devices(&drv_data->adapter);
875
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 return 0;
877
Russell King2c911102013-05-16 21:35:10 +0100878exit_free_irq:
879 free_irq(drv_data->irq, drv_data);
880exit_clk:
Andrew Lunnb61d1572012-07-22 12:51:35 +0200881#if defined(CONFIG_HAVE_CLK)
882 /* Not all platforms have a clk */
883 if (!IS_ERR(drv_data->clk)) {
884 clk_disable(drv_data->clk);
885 clk_unprepare(drv_data->clk);
886 }
887#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 return rc;
889}
890
Bill Pemberton0b255e92012-11-27 15:59:38 -0500891static int
Russell King3ae5eae2005-11-09 22:32:44 +0000892mv64xxx_i2c_remove(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
Russell King3ae5eae2005-11-09 22:32:44 +0000894 struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000896 i2c_del_adapter(&drv_data->adapter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 free_irq(drv_data->irq, drv_data);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200898#if defined(CONFIG_HAVE_CLK)
899 /* Not all platforms have a clk */
900 if (!IS_ERR(drv_data->clk)) {
901 clk_disable(drv_data->clk);
902 clk_unprepare(drv_data->clk);
903 }
904#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000906 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907}
908
Russell King3ae5eae2005-11-09 22:32:44 +0000909static struct platform_driver mv64xxx_i2c_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 .probe = mv64xxx_i2c_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -0500911 .remove = mv64xxx_i2c_remove,
Russell King3ae5eae2005-11-09 22:32:44 +0000912 .driver = {
913 .owner = THIS_MODULE,
914 .name = MV64XXX_I2C_CTLR_NAME,
Andrew Lunnb61d1572012-07-22 12:51:35 +0200915 .of_match_table = of_match_ptr(mv64xxx_i2c_of_match_table),
Russell King3ae5eae2005-11-09 22:32:44 +0000916 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917};
918
Axel Lina3664b52012-01-12 20:32:04 +0100919module_platform_driver(mv64xxx_i2c_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
921MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
922MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
923MODULE_LICENSE("GPL");