blob: b8dfe0d8adbb80e46b215e3d1dc7b49dc4561c45 [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020025#include <linux/platform_device.h>
26#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020027#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020029#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053030#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080031#include <linux/platform_data/atmel.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020032
33#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010034#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080035
36#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010037#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000038#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020039
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020040#include <asm/io.h>
41#include <asm/unaligned.h>
42
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020043#include "atmel-mci-regs.h"
44
Ludovic Desroches2c96a292011-08-11 15:25:41 +000045#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020046#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020047
48enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +020049 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020050 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020051 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020052 EVENT_DATA_ERROR,
53};
54
55enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020056 STATE_IDLE = 0,
57 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020058 STATE_DATA_XFER,
59 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020060 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020061 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020062};
63
Ludovic Desroches796211b2011-08-11 15:25:44 +000064enum atmci_xfer_dir {
65 XFER_RECEIVE = 0,
66 XFER_TRANSMIT,
67};
68
69enum atmci_pdc_buf {
70 PDC_FIRST_BUF = 0,
71 PDC_SECOND_BUF,
72};
73
74struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +000075 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +000076 bool has_pdc;
77 bool has_cfg_reg;
78 bool has_cstor_reg;
79 bool has_highspeed;
80 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010081 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +020082 bool has_bad_data_ordering;
83 bool need_reset_after_xfer;
84 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +020085 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +000086};
87
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020088struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020089 struct dma_chan *chan;
90 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020091};
92
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020093/**
94 * struct atmel_mci - MMC controller state shared between all slots
95 * @lock: Spinlock protecting the queue and associated data.
96 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000097 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020098 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +020099 * @buffer: Buffer used if we don't have the r/w proof capability. We
100 * don't have the time to switch pdc buffers so we have to use only
101 * one buffer for the full transaction.
102 * @buf_size: size of the buffer.
103 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200104 * @cur_slot: The slot which is currently using the controller.
105 * @mrq: The request currently being processed on @cur_slot,
106 * or NULL if the controller is idle.
107 * @cmd: The command currently being sent to the card, or NULL.
108 * @data: The data currently being transferred, or NULL if no data
109 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000110 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200111 * @dma: DMA client state.
112 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200113 * @cmd_status: Snapshot of SR taken upon completion of the current
114 * command. Only valid when EVENT_CMD_COMPLETE is pending.
115 * @data_status: Snapshot of SR taken upon completion of the current
116 * data transfer. Only valid when EVENT_DATA_COMPLETE or
117 * EVENT_DATA_ERROR is pending.
118 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
119 * to be sent.
120 * @tasklet: Tasklet running the request state machine.
121 * @pending_events: Bitmask of events flagged by the interrupt handler
122 * to be processed by the tasklet.
123 * @completed_events: Bitmask of events which the state machine has
124 * processed.
125 * @state: Tasklet state.
126 * @queue: List of slots waiting for access to the controller.
127 * @need_clock_update: Update the clock rate before the next request.
128 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200129 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200130 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800131 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200132 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
133 * rate and timeout calculations.
134 * @mapbase: Physical address of the MMIO registers.
135 * @mck: The peripheral bus clock hooked up to the MMC controller.
136 * @pdev: Platform device associated with the MMC controller.
137 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000138 * @caps: MCI capabilities depending on MCI version.
139 * @prepare_data: function to setup MCI before data transfer which
140 * depends on MCI capabilities.
141 * @submit_data: function to start data transfer which depends on MCI
142 * capabilities.
143 * @stop_transfer: function to stop data transfer which depends on MCI
144 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200145 *
146 * Locking
147 * =======
148 *
149 * @lock is a softirq-safe spinlock protecting @queue as well as
150 * @cur_slot, @mrq and @state. These must always be updated
151 * at the same time while holding @lock.
152 *
153 * @lock also protects mode_reg and need_clock_update since these are
154 * used to synchronize mode register updates with the queue
155 * processing.
156 *
157 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
158 * and must always be written at the same time as the slot is added to
159 * @queue.
160 *
161 * @pending_events and @completed_events are accessed using atomic bit
162 * operations, so they don't need any locking.
163 *
164 * None of the fields touched by the interrupt handler need any
165 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
166 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
167 * interrupts must be disabled and @data_status updated with a
168 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300169 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200170 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
171 * bytes_xfered field of @data must be written. This is ensured by
172 * using barriers.
173 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200174struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200175 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200176 void __iomem *regs;
177
178 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400179 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200180 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200181 unsigned int *buffer;
182 unsigned int buf_size;
183 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200184
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200185 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200186 struct mmc_request *mrq;
187 struct mmc_command *cmd;
188 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000189 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200190
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200191 struct atmel_mci_dma dma;
192 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530193 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200194
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200195 u32 cmd_status;
196 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200197 u32 stop_cmdr;
198
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200199 struct tasklet_struct tasklet;
200 unsigned long pending_events;
201 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200202 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200203 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200204
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200205 bool need_clock_update;
206 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200207 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200208 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800209 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200210 unsigned long bus_hz;
211 unsigned long mapbase;
212 struct clk *mck;
213 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200214
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000215 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000216
217 struct atmel_mci_caps caps;
218
219 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
220 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
221 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200222};
223
224/**
225 * struct atmel_mci_slot - MMC slot state
226 * @mmc: The mmc_host representing this slot.
227 * @host: The MMC controller this slot is using.
228 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700229 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200230 * @mrq: mmc_request currently being processed or waiting to be
231 * processed, or NULL when the slot is idle.
232 * @queue_node: List node for placing this node in the @queue list of
233 * &struct atmel_mci.
234 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
235 * @flags: Random state bits associated with the slot.
236 * @detect_pin: GPIO pin used for card detection, or negative if not
237 * available.
238 * @wp_pin: GPIO pin used for card write protect sending, or negative
239 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200240 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200241 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
242 */
243struct atmel_mci_slot {
244 struct mmc_host *mmc;
245 struct atmel_mci *host;
246
247 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700248 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200249
250 struct mmc_request *mrq;
251 struct list_head queue_node;
252
253 unsigned int clock;
254 unsigned long flags;
255#define ATMCI_CARD_PRESENT 0
256#define ATMCI_CARD_NEED_INIT 1
257#define ATMCI_SHUTDOWN 2
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +0200258#define ATMCI_SUSPENDED 3
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200259
260 int detect_pin;
261 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200262 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200263
264 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200265};
266
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200267#define atmci_test_and_clear_pending(host, event) \
268 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200269#define atmci_set_completed(host, event) \
270 set_bit(event, &host->completed_events)
271#define atmci_set_pending(host, event) \
272 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200273
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200274/*
275 * The debugfs stuff below is mostly optimized away when
276 * CONFIG_DEBUG_FS is not set.
277 */
278static int atmci_req_show(struct seq_file *s, void *v)
279{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200280 struct atmel_mci_slot *slot = s->private;
281 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200282 struct mmc_command *cmd;
283 struct mmc_command *stop;
284 struct mmc_data *data;
285
286 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200287 spin_lock_bh(&slot->host->lock);
288 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200289
290 if (mrq) {
291 cmd = mrq->cmd;
292 data = mrq->data;
293 stop = mrq->stop;
294
295 if (cmd)
296 seq_printf(s,
297 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
298 cmd->opcode, cmd->arg, cmd->flags,
299 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700300 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200301 if (data)
302 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
303 data->bytes_xfered, data->blocks,
304 data->blksz, data->flags, data->error);
305 if (stop)
306 seq_printf(s,
307 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
308 stop->opcode, stop->arg, stop->flags,
309 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700310 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200311 }
312
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200313 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200314
315 return 0;
316}
317
318static int atmci_req_open(struct inode *inode, struct file *file)
319{
320 return single_open(file, atmci_req_show, inode->i_private);
321}
322
323static const struct file_operations atmci_req_fops = {
324 .owner = THIS_MODULE,
325 .open = atmci_req_open,
326 .read = seq_read,
327 .llseek = seq_lseek,
328 .release = single_release,
329};
330
331static void atmci_show_status_reg(struct seq_file *s,
332 const char *regname, u32 value)
333{
334 static const char *sr_bit[] = {
335 [0] = "CMDRDY",
336 [1] = "RXRDY",
337 [2] = "TXRDY",
338 [3] = "BLKE",
339 [4] = "DTIP",
340 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700341 [6] = "ENDRX",
342 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200343 [8] = "SDIOIRQA",
344 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700345 [12] = "SDIOWAIT",
346 [14] = "RXBUFF",
347 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200348 [16] = "RINDE",
349 [17] = "RDIRE",
350 [18] = "RCRCE",
351 [19] = "RENDE",
352 [20] = "RTOE",
353 [21] = "DCRCE",
354 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700355 [23] = "CSTOE",
356 [24] = "BLKOVRE",
357 [25] = "DMADONE",
358 [26] = "FIFOEMPTY",
359 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200360 [30] = "OVRE",
361 [31] = "UNRE",
362 };
363 unsigned int i;
364
365 seq_printf(s, "%s:\t0x%08x", regname, value);
366 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
367 if (value & (1 << i)) {
368 if (sr_bit[i])
369 seq_printf(s, " %s", sr_bit[i]);
370 else
371 seq_puts(s, " UNKNOWN");
372 }
373 }
374 seq_putc(s, '\n');
375}
376
377static int atmci_regs_show(struct seq_file *s, void *v)
378{
379 struct atmel_mci *host = s->private;
380 u32 *buf;
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200381 int ret = 0;
382
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200383
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000384 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200385 if (!buf)
386 return -ENOMEM;
387
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200388 /*
389 * Grab a more or less consistent snapshot. Note that we're
390 * not disabling interrupts, so IMR and SR may not be
391 * consistent.
392 */
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200393 ret = clk_prepare_enable(host->mck);
394 if (ret)
395 goto out;
396
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200397 spin_lock_bh(&host->lock);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000398 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200399 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200400
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200401 clk_disable_unprepare(host->mck);
402
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200403 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000404 buf[ATMCI_MR / 4],
405 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200406 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
407 if (host->caps.has_odd_clk_div)
408 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
409 ((buf[ATMCI_MR / 4] & 0xff) << 1)
410 | ((buf[ATMCI_MR / 4] >> 16) & 1));
411 else
412 seq_printf(s, "CLKDIV=%u\n",
413 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000414 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
415 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
416 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200417 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000418 buf[ATMCI_BLKR / 4],
419 buf[ATMCI_BLKR / 4] & 0xffff,
420 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000421 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000422 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200423
424 /* Don't read RSPR and RDR; it will consume the data there */
425
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000426 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
427 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200428
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000429 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800430 u32 val;
431
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000432 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800433 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
434 val, val & 3,
435 ((val >> 4) & 3) ?
436 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000437 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000438 }
439 if (host->caps.has_cfg_reg) {
440 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800441
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000442 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800443 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
444 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000445 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
446 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
447 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
448 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800449 }
450
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200451out:
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200452 kfree(buf);
453
Boris BREZILLONb3894f22013-07-18 09:38:52 +0200454 return ret;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200455}
456
457static int atmci_regs_open(struct inode *inode, struct file *file)
458{
459 return single_open(file, atmci_regs_show, inode->i_private);
460}
461
462static const struct file_operations atmci_regs_fops = {
463 .owner = THIS_MODULE,
464 .open = atmci_regs_open,
465 .read = seq_read,
466 .llseek = seq_lseek,
467 .release = single_release,
468};
469
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200470static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200471{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200472 struct mmc_host *mmc = slot->mmc;
473 struct atmel_mci *host = slot->host;
474 struct dentry *root;
475 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200476
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200477 root = mmc->debugfs_root;
478 if (!root)
479 return;
480
481 node = debugfs_create_file("regs", S_IRUSR, root, host,
482 &atmci_regs_fops);
483 if (IS_ERR(node))
484 return;
485 if (!node)
486 goto err;
487
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200488 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200489 if (!node)
490 goto err;
491
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200492 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
493 if (!node)
494 goto err;
495
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200496 node = debugfs_create_x32("pending_events", S_IRUSR, root,
497 (u32 *)&host->pending_events);
498 if (!node)
499 goto err;
500
501 node = debugfs_create_x32("completed_events", S_IRUSR, root,
502 (u32 *)&host->completed_events);
503 if (!node)
504 goto err;
505
506 return;
507
508err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200509 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200510}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200511
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200512#if defined(CONFIG_OF)
513static const struct of_device_id atmci_dt_ids[] = {
514 { .compatible = "atmel,hsmci" },
515 { /* sentinel */ }
516};
517
518MODULE_DEVICE_TABLE(of, atmci_dt_ids);
519
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500520static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200521atmci_of_init(struct platform_device *pdev)
522{
523 struct device_node *np = pdev->dev.of_node;
524 struct device_node *cnp;
525 struct mci_platform_data *pdata;
526 u32 slot_id;
527
528 if (!np) {
529 dev_err(&pdev->dev, "device node not found\n");
530 return ERR_PTR(-EINVAL);
531 }
532
533 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
534 if (!pdata) {
535 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
536 return ERR_PTR(-ENOMEM);
537 }
538
539 for_each_child_of_node(np, cnp) {
540 if (of_property_read_u32(cnp, "reg", &slot_id)) {
541 dev_warn(&pdev->dev, "reg property is missing for %s\n",
542 cnp->full_name);
543 continue;
544 }
545
546 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
547 dev_warn(&pdev->dev, "can't have more than %d slots\n",
548 ATMCI_MAX_NR_SLOTS);
549 break;
550 }
551
552 if (of_property_read_u32(cnp, "bus-width",
553 &pdata->slot[slot_id].bus_width))
554 pdata->slot[slot_id].bus_width = 1;
555
556 pdata->slot[slot_id].detect_pin =
557 of_get_named_gpio(cnp, "cd-gpios", 0);
558
559 pdata->slot[slot_id].detect_is_active_high =
560 of_property_read_bool(cnp, "cd-inverted");
561
562 pdata->slot[slot_id].wp_pin =
563 of_get_named_gpio(cnp, "wp-gpios", 0);
564 }
565
566 return pdata;
567}
568#else /* CONFIG_OF */
569static inline struct mci_platform_data*
570atmci_of_init(struct platform_device *dev)
571{
572 return ERR_PTR(-EINVAL);
573}
574#endif
575
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200576static inline unsigned int atmci_get_version(struct atmel_mci *host)
577{
578 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
579}
580
Ludovic Desroches24011f32012-05-16 15:26:00 +0200581static void atmci_timeout_timer(unsigned long data)
582{
583 struct atmel_mci *host;
584
585 host = (struct atmel_mci *)data;
586
587 dev_dbg(&host->pdev->dev, "software timeout\n");
588
589 if (host->mrq->cmd->data) {
590 host->mrq->cmd->data->error = -ETIMEDOUT;
591 host->data = NULL;
Ludovic Desrochesc1fa3422013-09-09 17:29:56 +0200592 /*
593 * With some SDIO modules, sometimes DMA transfer hangs. If
594 * stop_transfer() is not called then the DMA request is not
595 * removed, following ones are queued and never computed.
596 */
597 if (host->state == STATE_DATA_XFER)
598 host->stop_transfer(host);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200599 } else {
600 host->mrq->cmd->error = -ETIMEDOUT;
601 host->cmd = NULL;
602 }
603 host->need_reset = 1;
604 host->state = STATE_END_REQUEST;
605 smp_wmb();
606 tasklet_schedule(&host->tasklet);
607}
608
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000609static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200610 unsigned int ns)
611{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200612 /*
613 * It is easier here to use us instead of ns for the timeout,
614 * it prevents from overflows during calculation.
615 */
616 unsigned int us = DIV_ROUND_UP(ns, 1000);
617
618 /* Maximum clock frequency is host->bus_hz/2 */
619 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200620}
621
622static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200623 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200624{
625 static unsigned dtomul_to_shift[] = {
626 0, 4, 7, 8, 10, 12, 16, 20
627 };
628 unsigned timeout;
629 unsigned dtocyc;
630 unsigned dtomul;
631
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000632 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
633 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200634
635 for (dtomul = 0; dtomul < 8; dtomul++) {
636 unsigned shift = dtomul_to_shift[dtomul];
637 dtocyc = (timeout + (1 << shift) - 1) >> shift;
638 if (dtocyc < 15)
639 break;
640 }
641
642 if (dtomul >= 8) {
643 dtomul = 7;
644 dtocyc = 15;
645 }
646
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200647 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200648 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000649 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200650}
651
652/*
653 * Return mask with command flags to be enabled for this command.
654 */
655static u32 atmci_prepare_command(struct mmc_host *mmc,
656 struct mmc_command *cmd)
657{
658 struct mmc_data *data;
659 u32 cmdr;
660
661 cmd->error = -EINPROGRESS;
662
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000663 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200664
665 if (cmd->flags & MMC_RSP_PRESENT) {
666 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000667 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200668 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000669 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200670 }
671
672 /*
673 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
674 * it's too difficult to determine whether this is an ACMD or
675 * not. Better make it 64.
676 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000677 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200678
679 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000680 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200681
682 data = cmd->data;
683 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000684 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100685
686 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000687 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100688 } else {
689 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000690 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100691 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000692 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100693 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000694 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100695 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200696
697 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000698 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200699 }
700
701 return cmdr;
702}
703
Ludovic Desroches11d14882011-08-11 15:25:45 +0000704static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200705 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200706{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200707 WARN_ON(host->cmd);
708 host->cmd = cmd;
709
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200710 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200711 "start command: ARGR=0x%08x CMDR=0x%08x\n",
712 cmd->arg, cmd_flags);
713
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000714 atmci_writel(host, ATMCI_ARGR, cmd->arg);
715 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200716}
717
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000718static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200719{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200720 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000721 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000722 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200723}
724
Ludovic Desroches796211b2011-08-11 15:25:44 +0000725/*
726 * Configure given PDC buffer taking care of alignement issues.
727 * Update host->data_size and host->sg.
728 */
729static void atmci_pdc_set_single_buf(struct atmel_mci *host,
730 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200731{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000732 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200733 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200734
Ludovic Desroches796211b2011-08-11 15:25:44 +0000735 if (dir == XFER_RECEIVE) {
736 pointer_reg = ATMEL_PDC_RPR;
737 counter_reg = ATMEL_PDC_RCR;
738 } else {
739 pointer_reg = ATMEL_PDC_TPR;
740 counter_reg = ATMEL_PDC_TCR;
741 }
742
743 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000744 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
745 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000746 }
747
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200748 if (!host->caps.has_rwproof) {
749 buf_size = host->buf_size;
750 atmci_writel(host, pointer_reg, host->buf_phys_addr);
751 } else {
752 buf_size = sg_dma_len(host->sg);
753 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
754 }
755
756 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000757 if (host->data_size & 0x3) {
758 /* If size is different from modulo 4, transfer bytes */
759 atmci_writel(host, counter_reg, host->data_size);
760 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
761 } else {
762 /* Else transfer 32-bits words */
763 atmci_writel(host, counter_reg, host->data_size / 4);
764 }
765 host->data_size = 0;
766 } else {
767 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000768 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
769 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000770 if (host->data_size)
771 host->sg = sg_next(host->sg);
772 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200773}
774
Ludovic Desroches796211b2011-08-11 15:25:44 +0000775/*
776 * Configure PDC buffer according to the data size ie configuring one or two
777 * buffers. Don't use this function if you want to configure only the second
778 * buffer. In this case, use atmci_pdc_set_single_buf.
779 */
780static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200781{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000782 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
783 if (host->data_size)
784 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
785}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200786
Ludovic Desroches796211b2011-08-11 15:25:44 +0000787/*
788 * Unmap sg lists, called when transfer is finished.
789 */
790static void atmci_pdc_cleanup(struct atmel_mci *host)
791{
792 struct mmc_data *data = host->data;
793
794 if (data)
795 dma_unmap_sg(&host->pdev->dev,
796 data->sg, data->sg_len,
797 ((data->flags & MMC_DATA_WRITE)
798 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
799}
800
801/*
802 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
803 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
804 * interrupt needed for both transfer directions.
805 */
806static void atmci_pdc_complete(struct atmel_mci *host)
807{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200808 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200809 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200810
Ludovic Desroches796211b2011-08-11 15:25:44 +0000811 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200812
813 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200814 && (host->data->flags & MMC_DATA_READ)) {
815 if (host->caps.has_bad_data_ordering)
816 for (i = 0; i < transfer_size; i++)
817 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200818 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
819 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200820 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200821
Ludovic Desroches796211b2011-08-11 15:25:44 +0000822 atmci_pdc_cleanup(host);
823
824 /*
825 * If the card was removed, data will be NULL. No point trying
826 * to send the stop command or waiting for NBUSY in this case.
827 */
828 if (host->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200829 dev_dbg(&host->pdev->dev,
830 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200831 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000832 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200833 }
834}
835
Ludovic Desroches796211b2011-08-11 15:25:44 +0000836static void atmci_dma_cleanup(struct atmel_mci *host)
837{
838 struct mmc_data *data = host->data;
839
840 if (data)
841 dma_unmap_sg(host->dma.chan->device->dev,
842 data->sg, data->sg_len,
843 ((data->flags & MMC_DATA_WRITE)
844 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
845}
846
847/*
848 * This function is called by the DMA driver from tasklet context.
849 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200850static void atmci_dma_complete(void *arg)
851{
852 struct atmel_mci *host = arg;
853 struct mmc_data *data = host->data;
854
855 dev_vdbg(&host->pdev->dev, "DMA complete\n");
856
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000857 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800858 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000859 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800860
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200861 atmci_dma_cleanup(host);
862
863 /*
864 * If the card was removed, data will be NULL. No point trying
865 * to send the stop command or waiting for NBUSY in this case.
866 */
867 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200868 dev_dbg(&host->pdev->dev,
869 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200870 atmci_set_pending(host, EVENT_XFER_COMPLETE);
871 tasklet_schedule(&host->tasklet);
872
873 /*
874 * Regardless of what the documentation says, we have
875 * to wait for NOTBUSY even after block read
876 * operations.
877 *
878 * When the DMA transfer is complete, the controller
879 * may still be reading the CRC from the card, i.e.
880 * the data transfer is still in progress and we
881 * haven't seen all the potential error bits yet.
882 *
883 * The interrupt handler will schedule a different
884 * tasklet to finish things up when the data transfer
885 * is completely done.
886 *
887 * We may not complete the mmc request here anyway
888 * because the mmc layer may call back and cause us to
889 * violate the "don't submit new operations from the
890 * completion callback" rule of the dma engine
891 * framework.
892 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000893 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200894 }
895}
896
Ludovic Desroches796211b2011-08-11 15:25:44 +0000897/*
898 * Returns a mask of interrupt flags to be enabled after the whole
899 * request has been prepared.
900 */
901static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
902{
903 u32 iflags;
904
905 data->error = -EINPROGRESS;
906
907 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400908 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000909 host->data = data;
910 host->data_chan = NULL;
911
912 iflags = ATMCI_DATA_ERROR_FLAGS;
913
914 /*
915 * Errata: MMC data write operation with less than 12
916 * bytes is impossible.
917 *
918 * Errata: MCI Transmit Data Register (TDR) FIFO
919 * corruption when length is not multiple of 4.
920 */
921 if (data->blocks * data->blksz < 12
922 || (data->blocks * data->blksz) & 3)
923 host->need_reset = true;
924
925 host->pio_offset = 0;
926 if (data->flags & MMC_DATA_READ)
927 iflags |= ATMCI_RXRDY;
928 else
929 iflags |= ATMCI_TXRDY;
930
931 return iflags;
932}
933
934/*
935 * Set interrupt flags and set block length into the MCI mode register even
936 * if this value is also accessible in the MCI block register. It seems to be
937 * necessary before the High Speed MCI version. It also map sg and configure
938 * PDC registers.
939 */
940static u32
941atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
942{
943 u32 iflags, tmp;
944 unsigned int sg_len;
945 enum dma_data_direction dir;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200946 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000947
948 data->error = -EINPROGRESS;
949
950 host->data = data;
951 host->sg = data->sg;
952 iflags = ATMCI_DATA_ERROR_FLAGS;
953
954 /* Enable pdc mode */
955 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
956
957 if (data->flags & MMC_DATA_READ) {
958 dir = DMA_FROM_DEVICE;
959 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
960 } else {
961 dir = DMA_TO_DEVICE;
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200962 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000963 }
964
965 /* Set BLKLEN */
966 tmp = atmci_readl(host, ATMCI_MR);
967 tmp &= 0x0000ffff;
968 tmp |= ATMCI_BLKLEN(data->blksz);
969 atmci_writel(host, ATMCI_MR, tmp);
970
971 /* Configure PDC */
972 host->data_size = data->blocks * data->blksz;
973 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200974
975 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200976 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200977 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
978 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200979 if (host->caps.has_bad_data_ordering)
980 for (i = 0; i < host->data_size; i++)
981 host->buffer[i] = swab32(host->buffer[i]);
982 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200983
Ludovic Desroches796211b2011-08-11 15:25:44 +0000984 if (host->data_size)
985 atmci_pdc_set_both_buf(host,
986 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
987
988 return iflags;
989}
990
991static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800992atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200993{
994 struct dma_chan *chan;
995 struct dma_async_tx_descriptor *desc;
996 struct scatterlist *sg;
997 unsigned int i;
998 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530999 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001000 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001001 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001002 u32 iflags;
1003
1004 data->error = -EINPROGRESS;
1005
1006 WARN_ON(host->data);
1007 host->sg = NULL;
1008 host->data = data;
1009
1010 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001011
1012 /*
1013 * We don't do DMA on "complex" transfers, i.e. with
1014 * non-word-aligned buffers or lengths. Also, we don't bother
1015 * with all the DMA setup overhead for short transfers.
1016 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001017 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1018 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001019 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001020 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001021
1022 for_each_sg(data->sg, sg, data->sg_len, i) {
1023 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001024 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001025 }
1026
1027 /* If we don't have a channel, we can't do DMA */
1028 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001029 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001030 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001031
1032 if (!chan)
1033 return -ENODEV;
1034
Vinod Koule0d23ef2011-11-17 14:54:38 +05301035 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001036 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301037 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001038 maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301039 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001040 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301041 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001042 maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301043 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001044
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001045 if (host->caps.has_dma_conf_reg)
1046 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1047 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001048
Linus Walleij266ac3f2011-02-10 16:08:06 +01001049 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +00001050 data->sg_len, direction);
Linus Walleij88ce4db32011-02-10 16:08:16 +01001051
Viresh Kumare2b35f32012-02-01 16:12:27 +05301052 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001053 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301054 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001055 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1056 if (!desc)
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001057 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001058
1059 host->dma.data_desc = desc;
1060 desc->callback = atmci_dma_complete;
1061 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001062
Ludovic Desroches796211b2011-08-11 15:25:44 +00001063 return iflags;
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001064unmap_exit:
Linus Walleij88ce4db32011-02-10 16:08:16 +01001065 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -07001066 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001067}
1068
Ludovic Desroches796211b2011-08-11 15:25:44 +00001069static void
1070atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1071{
1072 return;
1073}
1074
1075/*
1076 * Start PDC according to transfer direction.
1077 */
1078static void
1079atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1080{
1081 if (data->flags & MMC_DATA_READ)
1082 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1083 else
1084 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1085}
1086
1087static void
1088atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001089{
1090 struct dma_chan *chan = host->data_chan;
1091 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1092
1093 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001094 dmaengine_submit(desc);
1095 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001096 }
1097}
1098
Ludovic Desroches796211b2011-08-11 15:25:44 +00001099static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001100{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001101 dev_dbg(&host->pdev->dev,
1102 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001103 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001104 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001105}
1106
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001107/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001108 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001109 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001110static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001111{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001112 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001113}
1114
Ludovic Desroches796211b2011-08-11 15:25:44 +00001115static void atmci_stop_transfer_dma(struct atmel_mci *host)
1116{
1117 struct dma_chan *chan = host->data_chan;
1118
1119 if (chan) {
1120 dmaengine_terminate_all(chan);
1121 atmci_dma_cleanup(host);
1122 } else {
1123 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001124 dev_dbg(&host->pdev->dev,
1125 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001126 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1127 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1128 }
1129}
1130
1131/*
1132 * Start a request: prepare data if needed, prepare the command and activate
1133 * interrupts.
1134 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001135static void atmci_start_request(struct atmel_mci *host,
1136 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001137{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001138 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001139 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001140 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001141 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001142 u32 cmdflags;
1143
1144 mrq = slot->mrq;
1145 host->cur_slot = slot;
1146 host->mrq = mrq;
1147
1148 host->pending_events = 0;
1149 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001150 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001151 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001152
Ludovic Desroches6801c412012-05-16 15:26:01 +02001153 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1154
Ludovic Desroches24011f32012-05-16 15:26:00 +02001155 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001156 iflags = atmci_readl(host, ATMCI_IMR);
1157 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001158 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1159 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1160 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001161 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001162 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001163 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001164 host->need_reset = false;
1165 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001166 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001167
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001168 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001169 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001170 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001171 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001172
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001173 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1174 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001175 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1176 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001177 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001178 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001179 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001180 data = mrq->data;
1181 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001182 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001183
1184 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001185 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001186 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001187 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001188 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001189
Ludovic Desroches796211b2011-08-11 15:25:44 +00001190 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001191 }
1192
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001193 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001194 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001195 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches11d14882011-08-11 15:25:45 +00001196 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001197
1198 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001199 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001200
1201 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001202 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001203 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001204 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001205 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001206 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001207 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001208 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001209 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001210 }
1211
1212 /*
1213 * We could have enabled interrupts earlier, but I suspect
1214 * that would open up a nice can of interesting race
1215 * conditions (e.g. command and data complete, but stop not
1216 * prepared yet.)
1217 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001218 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001219
1220 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001221}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001222
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001223static void atmci_queue_request(struct atmel_mci *host,
1224 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1225{
1226 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1227 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001228
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001229 spin_lock_bh(&host->lock);
1230 slot->mrq = mrq;
1231 if (host->state == STATE_IDLE) {
1232 host->state = STATE_SENDING_CMD;
1233 atmci_start_request(host, slot);
1234 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001235 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001236 list_add_tail(&slot->queue_node, &host->queue);
1237 }
1238 spin_unlock_bh(&host->lock);
1239}
1240
1241static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1242{
1243 struct atmel_mci_slot *slot = mmc_priv(mmc);
1244 struct atmel_mci *host = slot->host;
1245 struct mmc_data *data;
1246
1247 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001248 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001249
1250 /*
1251 * We may "know" the card is gone even though there's still an
1252 * electrical connection. If so, we really need to communicate
1253 * this to the MMC core since there won't be any more
1254 * interrupts as the card is completely removed. Otherwise,
1255 * the MMC core might believe the card is still there even
1256 * though the card was just removed very slowly.
1257 */
1258 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1259 mrq->cmd->error = -ENOMEDIUM;
1260 mmc_request_done(mmc, mrq);
1261 return;
1262 }
1263
1264 /* We don't support multiple blocks of weird lengths. */
1265 data = mrq->data;
1266 if (data && data->blocks > 1 && data->blksz & 3) {
1267 mrq->cmd->error = -EINVAL;
1268 mmc_request_done(mmc, mrq);
1269 }
1270
1271 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001272}
1273
1274static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1275{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001276 struct atmel_mci_slot *slot = mmc_priv(mmc);
1277 struct atmel_mci *host = slot->host;
1278 unsigned int i;
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001279 bool unprepare_clk;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001280
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001281 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001282 switch (ios->bus_width) {
1283 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001284 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001285 break;
1286 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001287 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001288 break;
1289 }
1290
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001291 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001292 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001293 u32 clkdiv;
1294
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001295 clk_prepare(host->mck);
1296 unprepare_clk = true;
1297
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001298 spin_lock_bh(&host->lock);
1299 if (!host->mode_reg) {
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001300 clk_enable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001301 unprepare_clk = false;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001302 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1303 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001304 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001305 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001306 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001307
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001308 /*
1309 * Use mirror of ios->clock to prevent race with mmc
1310 * core ios update when finding the minimum.
1311 */
1312 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001313 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001314 if (host->slot[i] && host->slot[i]->clock
1315 && host->slot[i]->clock < clock_min)
1316 clock_min = host->slot[i]->clock;
1317 }
1318
1319 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001320 if (host->caps.has_odd_clk_div) {
1321 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
1322 if (clkdiv > 511) {
1323 dev_warn(&mmc->class_dev,
1324 "clock %u too slow; using %lu\n",
1325 clock_min, host->bus_hz / (511 + 2));
1326 clkdiv = 511;
1327 }
1328 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1329 | ATMCI_MR_CLKODD(clkdiv & 1);
1330 } else {
1331 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1332 if (clkdiv > 255) {
1333 dev_warn(&mmc->class_dev,
1334 "clock %u too slow; using %lu\n",
1335 clock_min, host->bus_hz / (2 * 256));
1336 clkdiv = 255;
1337 }
1338 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001339 }
1340
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001341 /*
1342 * WRPROOF and RDPROOF prevent overruns/underruns by
1343 * stopping the clock when the FIFO is full/empty.
1344 * This state is not expected to last for long.
1345 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001346 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001347 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001348
Ludovic Desroches796211b2011-08-11 15:25:44 +00001349 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001350 /* setup High Speed mode in relation with card capacity */
1351 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001352 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001353 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001354 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001355 }
1356
1357 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001358 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001359 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001360 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001361 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001362 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001363 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001364
1365 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001366 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001367 bool any_slot_active = false;
1368
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001369 unprepare_clk = false;
1370
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001371 spin_lock_bh(&host->lock);
1372 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001373 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001374 if (host->slot[i] && host->slot[i]->clock) {
1375 any_slot_active = true;
1376 break;
1377 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001378 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001379 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001380 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001381 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001382 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001383 clk_disable(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001384 unprepare_clk = true;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001385 }
1386 host->mode_reg = 0;
1387 }
1388 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001389 }
1390
Boris BREZILLONb3894f22013-07-18 09:38:52 +02001391 if (unprepare_clk)
1392 clk_unprepare(host->mck);
1393
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001394 switch (ios->power_mode) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001395 case MMC_POWER_UP:
1396 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
1397 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001398 default:
1399 /*
1400 * TODO: None of the currently available AVR32-based
1401 * boards allow MMC power to be turned off. Implement
1402 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001403 *
1404 * We also need to hook this into the clock management
1405 * somehow so that newly inserted cards aren't
1406 * subjected to a fast clock before we have a chance
1407 * to figure out what the maximum rate is. Currently,
1408 * there's no way to avoid this, and there never will
1409 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001410 */
1411 break;
1412 }
1413}
1414
1415static int atmci_get_ro(struct mmc_host *mmc)
1416{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001417 int read_only = -ENOSYS;
1418 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001419
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001420 if (gpio_is_valid(slot->wp_pin)) {
1421 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001422 dev_dbg(&mmc->class_dev, "card is %s\n",
1423 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001424 }
1425
1426 return read_only;
1427}
1428
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001429static int atmci_get_cd(struct mmc_host *mmc)
1430{
1431 int present = -ENOSYS;
1432 struct atmel_mci_slot *slot = mmc_priv(mmc);
1433
1434 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001435 present = !(gpio_get_value(slot->detect_pin) ^
1436 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001437 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1438 present ? "" : "not ");
1439 }
1440
1441 return present;
1442}
1443
Anders Grahn88ff82e2010-05-26 14:42:01 -07001444static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1445{
1446 struct atmel_mci_slot *slot = mmc_priv(mmc);
1447 struct atmel_mci *host = slot->host;
1448
1449 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001450 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001451 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001452 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001453}
1454
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001455static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001456 .request = atmci_request,
1457 .set_ios = atmci_set_ios,
1458 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001459 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001460 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001461};
1462
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001463/* Called with host->lock held */
1464static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1465 __releases(&host->lock)
1466 __acquires(&host->lock)
1467{
1468 struct atmel_mci_slot *slot = NULL;
1469 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1470
1471 WARN_ON(host->cmd || host->data);
1472
1473 /*
1474 * Update the MMC clock rate if necessary. This may be
1475 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001476 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001477 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001478 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001479 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001480 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001481 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001482 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001483
1484 host->cur_slot->mrq = NULL;
1485 host->mrq = NULL;
1486 if (!list_empty(&host->queue)) {
1487 slot = list_entry(host->queue.next,
1488 struct atmel_mci_slot, queue_node);
1489 list_del(&slot->queue_node);
1490 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1491 mmc_hostname(slot->mmc));
1492 host->state = STATE_SENDING_CMD;
1493 atmci_start_request(host, slot);
1494 } else {
1495 dev_vdbg(&host->pdev->dev, "list empty\n");
1496 host->state = STATE_IDLE;
1497 }
1498
Ludovic Desroches24011f32012-05-16 15:26:00 +02001499 del_timer(&host->timer);
1500
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001501 spin_unlock(&host->lock);
1502 mmc_request_done(prev_mmc, mrq);
1503 spin_lock(&host->lock);
1504}
1505
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001506static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001507 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001508{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001509 u32 status = host->cmd_status;
1510
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001511 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001512 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1513 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1514 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1515 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001516
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001517 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001518 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001519 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001520 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001521 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001522 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001523 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1524 if (host->caps.need_blksz_mul_4) {
1525 cmd->error = -EINVAL;
1526 host->need_reset = 1;
1527 }
1528 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001529 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001530}
1531
1532static void atmci_detect_change(unsigned long data)
1533{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001534 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1535 bool present;
1536 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001537
1538 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001539 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1540 * freeing the interrupt. We must not re-enable the interrupt
1541 * if it has been freed, and if we're shutting down, it
1542 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001543 */
1544 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001545 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001546 return;
1547
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001548 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001549 present = !(gpio_get_value(slot->detect_pin) ^
1550 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001551 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001552
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001553 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1554 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001555
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001556 if (present != present_old) {
1557 struct atmel_mci *host = slot->host;
1558 struct mmc_request *mrq;
1559
1560 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001561 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001562
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001563 spin_lock(&host->lock);
1564
1565 if (!present)
1566 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1567 else
1568 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001569
1570 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001571 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001572 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001573 if (mrq == host->mrq) {
1574 /*
1575 * Reset controller to terminate any ongoing
1576 * commands or data transfers.
1577 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001578 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1579 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1580 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001581 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001582 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001583
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001584 host->data = NULL;
1585 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001586
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001587 switch (host->state) {
1588 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001589 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001590 case STATE_SENDING_CMD:
1591 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001592 if (mrq->data)
1593 host->stop_transfer(host);
1594 break;
1595 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001596 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001597 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001598 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001599 case STATE_WAITING_NOTBUSY:
1600 mrq->data->error = -ENOMEDIUM;
1601 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001602 case STATE_SENDING_STOP:
1603 mrq->stop->error = -ENOMEDIUM;
1604 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001605 case STATE_END_REQUEST:
1606 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001607 }
1608
1609 atmci_request_end(host, mrq);
1610 } else {
1611 list_del(&slot->queue_node);
1612 mrq->cmd->error = -ENOMEDIUM;
1613 if (mrq->data)
1614 mrq->data->error = -ENOMEDIUM;
1615 if (mrq->stop)
1616 mrq->stop->error = -ENOMEDIUM;
1617
1618 spin_unlock(&host->lock);
1619 mmc_request_done(slot->mmc, mrq);
1620 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001621 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001622 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001623 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001624
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001625 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001626 }
1627}
1628
1629static void atmci_tasklet_func(unsigned long priv)
1630{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001631 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001632 struct mmc_request *mrq = host->mrq;
1633 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001634 enum atmel_mci_state state = host->state;
1635 enum atmel_mci_state prev_state;
1636 u32 status;
1637
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001638 spin_lock(&host->lock);
1639
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001640 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001641
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001642 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001643 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1644 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001645 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001646
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001647 do {
1648 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001649 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001650
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001651 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001652 case STATE_IDLE:
1653 break;
1654
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001655 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001656 /*
1657 * Command has been sent, we are waiting for command
1658 * ready. Then we have three next states possible:
1659 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1660 * command needing it or DATA_XFER if there is data.
1661 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001662 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001663 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001664 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001665 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001666
Ludovic Desroches6801c412012-05-16 15:26:01 +02001667 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001668 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001669 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001670 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001671 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001672 dev_dbg(&host->pdev->dev,
1673 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001674 /*
1675 * If there is a command error don't start
1676 * data transfer.
1677 */
1678 if (mrq->cmd->error) {
1679 host->stop_transfer(host);
1680 host->data = NULL;
1681 atmci_writel(host, ATMCI_IDR,
1682 ATMCI_TXRDY | ATMCI_RXRDY
1683 | ATMCI_DATA_ERROR_FLAGS);
1684 state = STATE_END_REQUEST;
1685 } else
1686 state = STATE_DATA_XFER;
1687 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001688 dev_dbg(&host->pdev->dev,
1689 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001690 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1691 state = STATE_WAITING_NOTBUSY;
1692 } else
1693 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001694
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001695 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001696
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001697 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001698 if (atmci_test_and_clear_pending(host,
1699 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001700 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001701 atmci_set_completed(host, EVENT_DATA_ERROR);
1702 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001703 break;
1704 }
1705
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001706 /*
1707 * A data transfer is in progress. The event expected
1708 * to move to the next state depends of data transfer
1709 * type (PDC or DMA). Once transfer done we can move
1710 * to the next step which is WAITING_NOTBUSY in write
1711 * case and directly SENDING_STOP in read case.
1712 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001713 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001714 if (!atmci_test_and_clear_pending(host,
1715 EVENT_XFER_COMPLETE))
1716 break;
1717
Ludovic Desroches6801c412012-05-16 15:26:01 +02001718 dev_dbg(&host->pdev->dev,
1719 "(%s) set completed xfer complete\n",
1720 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001721 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001722
Ludovic Desroches077d4072012-07-24 11:42:04 +02001723 if (host->caps.need_notbusy_for_read_ops ||
1724 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001725 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1726 state = STATE_WAITING_NOTBUSY;
1727 } else if (host->mrq->stop) {
1728 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1729 atmci_send_stop_cmd(host, data);
1730 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001731 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001732 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001733 data->bytes_xfered = data->blocks * data->blksz;
1734 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001735 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001736 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001737 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001738
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001739 case STATE_WAITING_NOTBUSY:
1740 /*
1741 * We can be in the state for two reasons: a command
1742 * requiring waiting not busy signal (stop command
1743 * included) or a write operation. In the latest case,
1744 * we need to send a stop command.
1745 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001746 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001747 if (!atmci_test_and_clear_pending(host,
1748 EVENT_NOTBUSY))
1749 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001750
Ludovic Desroches6801c412012-05-16 15:26:01 +02001751 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001752 atmci_set_completed(host, EVENT_NOTBUSY);
1753
1754 if (host->data) {
1755 /*
1756 * For some commands such as CMD53, even if
1757 * there is data transfer, there is no stop
1758 * command to send.
1759 */
1760 if (host->mrq->stop) {
1761 atmci_writel(host, ATMCI_IER,
1762 ATMCI_CMDRDY);
1763 atmci_send_stop_cmd(host, data);
1764 state = STATE_SENDING_STOP;
1765 } else {
1766 host->data = NULL;
1767 data->bytes_xfered = data->blocks
1768 * data->blksz;
1769 data->error = 0;
1770 state = STATE_END_REQUEST;
1771 }
1772 } else
1773 state = STATE_END_REQUEST;
1774 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001775
1776 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001777 /*
1778 * In this state, it is important to set host->data to
1779 * NULL (which is tested in the waiting notbusy state)
1780 * in order to go to the end request state instead of
1781 * sending stop again.
1782 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001783 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001784 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001785 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001786 break;
1787
Ludovic Desroches6801c412012-05-16 15:26:01 +02001788 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001789 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001790 data->bytes_xfered = data->blocks * data->blksz;
1791 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001792 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001793 if (mrq->stop->error) {
1794 host->stop_transfer(host);
1795 atmci_writel(host, ATMCI_IDR,
1796 ATMCI_TXRDY | ATMCI_RXRDY
1797 | ATMCI_DATA_ERROR_FLAGS);
1798 state = STATE_END_REQUEST;
1799 } else {
1800 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1801 state = STATE_WAITING_NOTBUSY;
1802 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001803 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001804 break;
1805
1806 case STATE_END_REQUEST:
1807 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1808 | ATMCI_DATA_ERROR_FLAGS);
1809 status = host->data_status;
1810 if (unlikely(status)) {
1811 host->stop_transfer(host);
1812 host->data = NULL;
1813 if (status & ATMCI_DTOE) {
1814 data->error = -ETIMEDOUT;
1815 } else if (status & ATMCI_DCRCE) {
1816 data->error = -EILSEQ;
1817 } else {
1818 data->error = -EIO;
1819 }
1820 }
1821
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001822 atmci_request_end(host, host->mrq);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001823 state = STATE_IDLE;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001824 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001825 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001826 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001827
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001828 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001829
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001830 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001831}
1832
1833static void atmci_read_data_pio(struct atmel_mci *host)
1834{
1835 struct scatterlist *sg = host->sg;
1836 void *buf = sg_virt(sg);
1837 unsigned int offset = host->pio_offset;
1838 struct mmc_data *data = host->data;
1839 u32 value;
1840 u32 status;
1841 unsigned int nbytes = 0;
1842
1843 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001844 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001845 if (likely(offset + 4 <= sg->length)) {
1846 put_unaligned(value, (u32 *)(buf + offset));
1847
1848 offset += 4;
1849 nbytes += 4;
1850
1851 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001852 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001853 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001854 host->sg_len--;
1855 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001856 goto done;
1857
1858 offset = 0;
1859 buf = sg_virt(sg);
1860 }
1861 } else {
1862 unsigned int remaining = sg->length - offset;
1863 memcpy(buf + offset, &value, remaining);
1864 nbytes += remaining;
1865
1866 flush_dcache_page(sg_page(sg));
1867 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001868 host->sg_len--;
1869 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001870 goto done;
1871
1872 offset = 4 - remaining;
1873 buf = sg_virt(sg);
1874 memcpy(buf, (u8 *)&value + remaining, offset);
1875 nbytes += offset;
1876 }
1877
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001878 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001879 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001880 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001881 | ATMCI_DATA_ERROR_FLAGS));
1882 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001883 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001884 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001885 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001886 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001887
1888 host->pio_offset = offset;
1889 data->bytes_xfered += nbytes;
1890
1891 return;
1892
1893done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001894 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1895 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001896 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001897 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001898 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001899}
1900
1901static void atmci_write_data_pio(struct atmel_mci *host)
1902{
1903 struct scatterlist *sg = host->sg;
1904 void *buf = sg_virt(sg);
1905 unsigned int offset = host->pio_offset;
1906 struct mmc_data *data = host->data;
1907 u32 value;
1908 u32 status;
1909 unsigned int nbytes = 0;
1910
1911 do {
1912 if (likely(offset + 4 <= sg->length)) {
1913 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001914 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001915
1916 offset += 4;
1917 nbytes += 4;
1918 if (offset == sg->length) {
1919 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001920 host->sg_len--;
1921 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001922 goto done;
1923
1924 offset = 0;
1925 buf = sg_virt(sg);
1926 }
1927 } else {
1928 unsigned int remaining = sg->length - offset;
1929
1930 value = 0;
1931 memcpy(&value, buf + offset, remaining);
1932 nbytes += remaining;
1933
1934 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001935 host->sg_len--;
1936 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001937 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001938 goto done;
1939 }
1940
1941 offset = 4 - remaining;
1942 buf = sg_virt(sg);
1943 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001944 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001945 nbytes += offset;
1946 }
1947
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001948 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001949 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001950 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001951 | ATMCI_DATA_ERROR_FLAGS));
1952 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001953 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001954 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001955 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001956 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001957
1958 host->pio_offset = offset;
1959 data->bytes_xfered += nbytes;
1960
1961 return;
1962
1963done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001964 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1965 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001966 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001967 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001968 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001969}
1970
Anders Grahn88ff82e2010-05-26 14:42:01 -07001971static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1972{
1973 int i;
1974
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001975 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001976 struct atmel_mci_slot *slot = host->slot[i];
1977 if (slot && (status & slot->sdio_irq)) {
1978 mmc_signal_sdio_irq(slot->mmc);
1979 }
1980 }
1981}
1982
1983
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001984static irqreturn_t atmci_interrupt(int irq, void *dev_id)
1985{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001986 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001987 u32 status, mask, pending;
1988 unsigned int pass_count = 0;
1989
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001990 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001991 status = atmci_readl(host, ATMCI_SR);
1992 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001993 pending = status & mask;
1994 if (!pending)
1995 break;
1996
1997 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001998 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001999 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002000 | ATMCI_RXRDY | ATMCI_TXRDY
2001 | ATMCI_ENDRX | ATMCI_ENDTX
2002 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002003
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002004 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02002005 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002006 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002007 atmci_set_pending(host, EVENT_DATA_ERROR);
2008 tasklet_schedule(&host->tasklet);
2009 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002010
Ludovic Desroches796211b2011-08-11 15:25:44 +00002011 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002012 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002013 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002014 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002015 /*
2016 * We can receive this interruption before having configured
2017 * the second pdc buffer, so we need to reconfigure first and
2018 * second buffers again
2019 */
2020 if (host->data_size) {
2021 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002022 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002023 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2024 } else {
2025 atmci_pdc_complete(host);
2026 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002027 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002028 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002029 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2030
2031 if (host->data_size) {
2032 atmci_pdc_set_single_buf(host,
2033 XFER_TRANSMIT, PDC_SECOND_BUF);
2034 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2035 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002036 }
2037
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002038 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002039 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002040 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2041 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2042 /*
2043 * We can receive this interruption before having configured
2044 * the second pdc buffer, so we need to reconfigure first and
2045 * second buffers again
2046 */
2047 if (host->data_size) {
2048 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2049 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2050 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2051 } else {
2052 atmci_pdc_complete(host);
2053 }
2054 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002055 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002056 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2057
2058 if (host->data_size) {
2059 atmci_pdc_set_single_buf(host,
2060 XFER_RECEIVE, PDC_SECOND_BUF);
2061 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2062 }
2063 }
2064
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002065 /*
2066 * First mci IPs, so mainly the ones having pdc, have some
2067 * issues with the notbusy signal. You can't get it after
2068 * data transmission if you have not sent a stop command.
2069 * The appropriate workaround is to use the BLKE signal.
2070 */
2071 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002072 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002073 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002074 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002075 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002076 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002077 tasklet_schedule(&host->tasklet);
2078 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002079
2080 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002081 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002082 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2083 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002084 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002085 atmci_set_pending(host, EVENT_NOTBUSY);
2086 tasklet_schedule(&host->tasklet);
2087 }
2088
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002089 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002090 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002091 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002092 atmci_write_data_pio(host);
2093
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002094 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002095 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002096 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2097 host->cmd_status = status;
2098 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002099 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002100 atmci_set_pending(host, EVENT_CMD_RDY);
2101 tasklet_schedule(&host->tasklet);
2102 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002103
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002104 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002105 atmci_sdio_interrupt(host, status);
2106
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002107 } while (pass_count++ < 5);
2108
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002109 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2110}
2111
2112static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2113{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002114 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002115
2116 /*
2117 * Disable interrupts until the pin has stabilized and check
2118 * the state then. Use mod_timer() since we may be in the
2119 * middle of the timer routine when this interrupt triggers.
2120 */
2121 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002122 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002123
2124 return IRQ_HANDLED;
2125}
2126
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002127static int __init atmci_init_slot(struct atmel_mci *host,
2128 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002129 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002130{
2131 struct mmc_host *mmc;
2132 struct atmel_mci_slot *slot;
2133
2134 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2135 if (!mmc)
2136 return -ENOMEM;
2137
2138 slot = mmc_priv(mmc);
2139 slot->mmc = mmc;
2140 slot->host = host;
2141 slot->detect_pin = slot_data->detect_pin;
2142 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002143 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002144 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002145 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002146
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002147 dev_dbg(&mmc->class_dev,
2148 "slot[%u]: bus_width=%u, detect_pin=%d, "
2149 "detect_is_active_high=%s, wp_pin=%d\n",
2150 id, slot_data->bus_width, slot_data->detect_pin,
2151 slot_data->detect_is_active_high ? "true" : "false",
2152 slot_data->wp_pin);
2153
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002154 mmc->ops = &atmci_ops;
2155 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2156 mmc->f_max = host->bus_hz / 2;
2157 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002158 if (sdio_irq)
2159 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002160 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002161 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002162 /*
2163 * Without the read/write proof capability, it is strongly suggested to
2164 * use only one bit for data to prevent fifo underruns and overruns
2165 * which will corrupt data.
2166 */
2167 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002168 mmc->caps |= MMC_CAP_4_BIT_DATA;
2169
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002170 if (atmci_get_version(host) < 0x200) {
2171 mmc->max_segs = 256;
2172 mmc->max_blk_size = 4095;
2173 mmc->max_blk_count = 256;
2174 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2175 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2176 } else {
2177 mmc->max_segs = 64;
2178 mmc->max_req_size = 32768 * 512;
2179 mmc->max_blk_size = 32768;
2180 mmc->max_blk_count = 512;
2181 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002182
2183 /* Assume card is present initially */
2184 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2185 if (gpio_is_valid(slot->detect_pin)) {
2186 if (gpio_request(slot->detect_pin, "mmc_detect")) {
2187 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2188 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002189 } else if (gpio_get_value(slot->detect_pin) ^
2190 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002191 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2192 }
2193 }
2194
2195 if (!gpio_is_valid(slot->detect_pin))
2196 mmc->caps |= MMC_CAP_NEEDS_POLL;
2197
2198 if (gpio_is_valid(slot->wp_pin)) {
2199 if (gpio_request(slot->wp_pin, "mmc_wp")) {
2200 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2201 slot->wp_pin = -EBUSY;
2202 }
2203 }
2204
2205 host->slot[id] = slot;
2206 mmc_add_host(mmc);
2207
2208 if (gpio_is_valid(slot->detect_pin)) {
2209 int ret;
2210
2211 setup_timer(&slot->detect_timer, atmci_detect_change,
2212 (unsigned long)slot);
2213
2214 ret = request_irq(gpio_to_irq(slot->detect_pin),
2215 atmci_detect_interrupt,
2216 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2217 "mmc-detect", slot);
2218 if (ret) {
2219 dev_dbg(&mmc->class_dev,
2220 "could not request IRQ %d for detect pin\n",
2221 gpio_to_irq(slot->detect_pin));
2222 gpio_free(slot->detect_pin);
2223 slot->detect_pin = -EBUSY;
2224 }
2225 }
2226
2227 atmci_init_debugfs(slot);
2228
2229 return 0;
2230}
2231
2232static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
2233 unsigned int id)
2234{
2235 /* Debugfs stuff is cleaned up by mmc core */
2236
2237 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2238 smp_wmb();
2239
2240 mmc_remove_host(slot->mmc);
2241
2242 if (gpio_is_valid(slot->detect_pin)) {
2243 int pin = slot->detect_pin;
2244
2245 free_irq(gpio_to_irq(pin), slot);
2246 del_timer_sync(&slot->detect_timer);
2247 gpio_free(pin);
2248 }
2249 if (gpio_is_valid(slot->wp_pin))
2250 gpio_free(slot->wp_pin);
2251
2252 slot->host->slot[id] = NULL;
2253 mmc_free_host(slot->mmc);
2254}
2255
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002256static bool atmci_filter(struct dma_chan *chan, void *pdata)
Dan Williams74465b42009-01-06 11:38:16 -07002257{
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002258 struct mci_platform_data *sl_pdata = pdata;
2259 struct mci_dma_data *sl;
Dan Williams74465b42009-01-06 11:38:16 -07002260
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002261 if (!sl_pdata)
2262 return false;
2263
2264 sl = sl_pdata->dma_slave;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002265 if (sl && find_slave_dev(sl) == chan->device->dev) {
2266 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07002267 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002268 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07002269 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002270 }
Dan Williams74465b42009-01-06 11:38:16 -07002271}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002272
Ludovic Desrochesef878192012-02-09 16:33:53 +01002273static bool atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002274{
2275 struct mci_platform_data *pdata;
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002276 dma_cap_mask_t mask;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002277
2278 if (host == NULL)
Ludovic Desrochesef878192012-02-09 16:33:53 +01002279 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002280
2281 pdata = host->pdev->dev.platform_data;
2282
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002283 dma_cap_zero(mask);
2284 dma_cap_set(DMA_SLAVE, mask);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002285
Ludovic Desroches8c964df2013-04-19 09:11:22 +00002286 host->dma.chan = dma_request_slave_channel_compat(mask, atmci_filter, pdata,
2287 &host->pdev->dev, "rxtx");
Ludovic Desrochesef878192012-02-09 16:33:53 +01002288 if (!host->dma.chan) {
2289 dev_warn(&host->pdev->dev, "no DMA channel available\n");
2290 return false;
2291 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08002292 dev_info(&host->pdev->dev,
Ludovic Desrochesb81cfc42012-02-09 16:33:54 +01002293 "using %s for DMA transfers\n",
Nicolas Ferre74791a22009-12-14 18:01:31 -08002294 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302295
2296 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2297 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2298 host->dma_conf.src_maxburst = 1;
2299 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2300 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2301 host->dma_conf.dst_maxburst = 1;
2302 host->dma_conf.device_fc = false;
Ludovic Desrochesef878192012-02-09 16:33:53 +01002303 return true;
2304 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002305}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002306
Ludovic Desroches796211b2011-08-11 15:25:44 +00002307/*
2308 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2309 * HSMCI provides DMA support and a new config register but no more supports
2310 * PDC.
2311 */
2312static void __init atmci_get_cap(struct atmel_mci *host)
2313{
2314 unsigned int version;
2315
2316 version = atmci_get_version(host);
2317 dev_info(&host->pdev->dev,
2318 "version: 0x%x\n", version);
2319
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002320 host->caps.has_dma_conf_reg = 0;
Hein_Tibosch6bf2af82012-08-30 16:34:27 +00002321 host->caps.has_pdc = ATMCI_PDC_CONNECTED;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002322 host->caps.has_cfg_reg = 0;
2323 host->caps.has_cstor_reg = 0;
2324 host->caps.has_highspeed = 0;
2325 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002326 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002327 host->caps.has_bad_data_ordering = 1;
2328 host->caps.need_reset_after_xfer = 1;
2329 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002330 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002331
2332 /* keep only major version number */
2333 switch (version & 0xf00) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002334 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002335 host->caps.has_odd_clk_div = 1;
2336 case 0x400:
2337 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002338 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002339 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002340 host->caps.has_cfg_reg = 1;
2341 host->caps.has_cstor_reg = 1;
2342 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002343 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002344 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002345 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002346 host->caps.need_notbusy_for_read_ops = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002347 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002348 host->caps.has_bad_data_ordering = 0;
2349 host->caps.need_reset_after_xfer = 0;
2350 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002351 break;
2352 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002353 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002354 dev_warn(&host->pdev->dev,
2355 "Unmanaged mci version, set minimum capabilities\n");
2356 break;
2357 }
2358}
Dan Williams74465b42009-01-06 11:38:16 -07002359
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002360static int __init atmci_probe(struct platform_device *pdev)
2361{
2362 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002363 struct atmel_mci *host;
2364 struct resource *regs;
2365 unsigned int nr_slots;
2366 int irq;
2367 int ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002368
2369 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2370 if (!regs)
2371 return -ENXIO;
2372 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002373 if (!pdata) {
2374 pdata = atmci_of_init(pdev);
2375 if (IS_ERR(pdata)) {
2376 dev_err(&pdev->dev, "platform data not available\n");
2377 return PTR_ERR(pdata);
2378 }
2379 }
2380
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002381 irq = platform_get_irq(pdev, 0);
2382 if (irq < 0)
2383 return irq;
2384
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002385 host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
2386 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002387 return -ENOMEM;
2388
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002389 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002390 spin_lock_init(&host->lock);
2391 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002392
2393 host->mck = clk_get(&pdev->dev, "mci_clk");
2394 if (IS_ERR(host->mck)) {
2395 ret = PTR_ERR(host->mck);
2396 goto err_clk_get;
2397 }
2398
2399 ret = -ENOMEM;
H Hartley Sweetene8e3f6c2009-12-14 14:11:56 -05002400 host->regs = ioremap(regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002401 if (!host->regs)
2402 goto err_ioremap;
2403
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002404 ret = clk_prepare_enable(host->mck);
2405 if (ret)
2406 goto err_request_irq;
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002407 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002408 host->bus_hz = clk_get_rate(host->mck);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002409 clk_disable_unprepare(host->mck);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002410
2411 host->mapbase = regs->start;
2412
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002413 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002414
Kay Sievers89c8aa22009-02-02 21:08:30 +01002415 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002416 if (ret)
2417 goto err_request_irq;
2418
Ludovic Desroches796211b2011-08-11 15:25:44 +00002419 /* Get MCI capabilities and set operations according to it */
2420 atmci_get_cap(host);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002421 if (atmci_configure_dma(host)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002422 host->prepare_data = &atmci_prepare_data_dma;
2423 host->submit_data = &atmci_submit_data_dma;
2424 host->stop_transfer = &atmci_stop_transfer_dma;
2425 } else if (host->caps.has_pdc) {
2426 dev_info(&pdev->dev, "using PDC\n");
2427 host->prepare_data = &atmci_prepare_data_pdc;
2428 host->submit_data = &atmci_submit_data_pdc;
2429 host->stop_transfer = &atmci_stop_transfer_pdc;
2430 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002431 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002432 host->prepare_data = &atmci_prepare_data;
2433 host->submit_data = &atmci_submit_data;
2434 host->stop_transfer = &atmci_stop_transfer;
2435 }
2436
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002437 platform_set_drvdata(pdev, host);
2438
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002439 setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);
2440
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002441 /* We need at least one slot to succeed */
2442 nr_slots = 0;
2443 ret = -ENODEV;
2444 if (pdata->slot[0].bus_width) {
2445 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002446 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002447 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002448 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002449 host->buf_size = host->slot[0]->mmc->max_req_size;
2450 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002451 }
2452 if (pdata->slot[1].bus_width) {
2453 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002454 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002455 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002456 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002457 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2458 host->buf_size =
2459 host->slot[1]->mmc->max_req_size;
2460 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002461 }
2462
Rob Emanuele04d699c2009-09-22 16:45:19 -07002463 if (!nr_slots) {
2464 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002465 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002466 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002467
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002468 if (!host->caps.has_rwproof) {
2469 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2470 &host->buf_phys_addr,
2471 GFP_KERNEL);
2472 if (!host->buffer) {
2473 ret = -ENOMEM;
2474 dev_err(&pdev->dev, "buffer allocation failed\n");
2475 goto err_init_slot;
2476 }
2477 }
2478
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002479 dev_info(&pdev->dev,
2480 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2481 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002482
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002483 return 0;
2484
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002485err_init_slot:
Dan Williams74465b42009-01-06 11:38:16 -07002486 if (host->dma.chan)
2487 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002488 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002489err_request_irq:
2490 iounmap(host->regs);
2491err_ioremap:
2492 clk_put(host->mck);
2493err_clk_get:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002494 kfree(host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002495 return ret;
2496}
2497
2498static int __exit atmci_remove(struct platform_device *pdev)
2499{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002500 struct atmel_mci *host = platform_get_drvdata(pdev);
2501 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002502
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002503 if (host->buffer)
2504 dma_free_coherent(&pdev->dev, host->buf_size,
2505 host->buffer, host->buf_phys_addr);
2506
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002507 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002508 if (host->slot[i])
2509 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002510 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002511
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002512 clk_prepare_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002513 atmci_writel(host, ATMCI_IDR, ~0UL);
2514 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2515 atmci_readl(host, ATMCI_SR);
Boris BREZILLONb3894f22013-07-18 09:38:52 +02002516 clk_disable_unprepare(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002517
Dan Williams74465b42009-01-06 11:38:16 -07002518 if (host->dma.chan)
2519 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002520
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002521 free_irq(platform_get_irq(pdev, 0), host);
2522 iounmap(host->regs);
2523
2524 clk_put(host->mck);
2525 kfree(host);
2526
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002527 return 0;
2528}
2529
Jingoo Han5a942b62013-04-29 17:56:16 +09002530#ifdef CONFIG_PM_SLEEP
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002531static int atmci_suspend(struct device *dev)
2532{
2533 struct atmel_mci *host = dev_get_drvdata(dev);
2534 int i;
2535
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002536 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002537 struct atmel_mci_slot *slot = host->slot[i];
2538 int ret;
2539
2540 if (!slot)
2541 continue;
2542 ret = mmc_suspend_host(slot->mmc);
2543 if (ret < 0) {
2544 while (--i >= 0) {
2545 slot = host->slot[i];
2546 if (slot
2547 && test_bit(ATMCI_SUSPENDED, &slot->flags)) {
2548 mmc_resume_host(host->slot[i]->mmc);
2549 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2550 }
2551 }
2552 return ret;
2553 } else {
2554 set_bit(ATMCI_SUSPENDED, &slot->flags);
2555 }
2556 }
2557
2558 return 0;
2559}
2560
2561static int atmci_resume(struct device *dev)
2562{
2563 struct atmel_mci *host = dev_get_drvdata(dev);
2564 int i;
2565 int ret = 0;
2566
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002567 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002568 struct atmel_mci_slot *slot = host->slot[i];
2569 int err;
2570
2571 slot = host->slot[i];
2572 if (!slot)
2573 continue;
2574 if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
2575 continue;
2576 err = mmc_resume_host(slot->mmc);
2577 if (err < 0)
2578 ret = err;
2579 else
2580 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2581 }
2582
2583 return ret;
2584}
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002585#endif
2586
Jingoo Han5a942b62013-04-29 17:56:16 +09002587static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
2588
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002589static struct platform_driver atmci_driver = {
2590 .remove = __exit_p(atmci_remove),
2591 .driver = {
2592 .name = "atmel_mci",
Jingoo Han5a942b62013-04-29 17:56:16 +09002593 .pm = &atmci_pm,
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002594 .of_match_table = of_match_ptr(atmci_dt_ids),
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002595 },
2596};
2597
2598static int __init atmci_init(void)
2599{
2600 return platform_driver_probe(&atmci_driver, atmci_probe);
2601}
2602
2603static void __exit atmci_exit(void)
2604{
2605 platform_driver_unregister(&atmci_driver);
2606}
2607
Dan Williams74465b42009-01-06 11:38:16 -07002608late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002609module_exit(atmci_exit);
2610
2611MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002612MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002613MODULE_LICENSE("GPL v2");