blob: d9bc15a69e5ddc103337ad18f79d7b0dc0c7499f [file] [log] [blame]
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +01001/*
2 * arch/arm/plat-iop/pci.c
3 *
4 * PCI support for the Intel IOP32X and IOP33X processors
5 *
6 * Author: Rory Bolt <rorybolt@pacbell.net>
7 * Copyright (C) 2002 Rory Bolt
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/pci.h>
16#include <linux/slab.h>
17#include <linux/mm.h>
18#include <linux/init.h>
19#include <linux/ioport.h>
20#include <asm/io.h>
21#include <asm/irq.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040022#include <asm/signal.h>
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +010023#include <asm/system.h>
24#include <asm/hardware.h>
25#include <asm/mach/pci.h>
26#include <asm/hardware/iop3xx.h>
Dan Williamsc34002c2008-03-26 19:12:38 -070027#include <asm/mach-types.h>
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +010028
29// #define DEBUG
30
31#ifdef DEBUG
32#define DBG(x...) printk(x)
33#else
34#define DBG(x...) do { } while (0)
35#endif
36
37/*
38 * This routine builds either a type0 or type1 configuration command. If the
39 * bus is on the 803xx then a type0 made, else a type1 is created.
40 */
41static u32 iop3xx_cfg_address(struct pci_bus *bus, int devfn, int where)
42{
43 struct pci_sys_data *sys = bus->sysdata;
44 u32 addr;
45
46 if (sys->busnr == bus->number)
47 addr = 1 << (PCI_SLOT(devfn) + 16) | (PCI_SLOT(devfn) << 11);
48 else
49 addr = bus->number << 16 | PCI_SLOT(devfn) << 11 | 1;
50
51 addr |= PCI_FUNC(devfn) << 8 | (where & ~3);
52
53 return addr;
54}
55
56/*
57 * This routine checks the status of the last configuration cycle. If an error
58 * was detected it returns a 1, else it returns a 0. The errors being checked
59 * are parity, master abort, target abort (master and target). These types of
Dan Williamse90ddd82007-05-02 17:59:44 +010060 * errors occur during a config cycle where there is no device, like during
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +010061 * the discovery stage.
62 */
63static int iop3xx_pci_status(void)
64{
65 unsigned int status;
66 int ret = 0;
67
68 /*
69 * Check the status registers.
70 */
71 status = *IOP3XX_ATUSR;
72 if (status & 0xf900) {
73 DBG("\t\t\tPCI: P0 - status = 0x%08x\n", status);
74 *IOP3XX_ATUSR = status & 0xf900;
75 ret = 1;
76 }
77
78 status = *IOP3XX_ATUISR;
79 if (status & 0x679f) {
80 DBG("\t\t\tPCI: P1 - status = 0x%08x\n", status);
81 *IOP3XX_ATUISR = status & 0x679f;
82 ret = 1;
83 }
84
85 return ret;
86}
87
88/*
89 * Simply write the address register and read the configuration
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010090 * data. Note that the 4 nops ensure that we are able to handle
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +010091 * a delayed abort (in theory.)
92 */
Dan Williamsd73d8012007-05-15 01:03:36 +010093static u32 iop3xx_read(unsigned long addr)
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +010094{
95 u32 val;
96
97 __asm__ __volatile__(
98 "str %1, [%2]\n\t"
99 "ldr %0, [%3]\n\t"
100 "nop\n\t"
101 "nop\n\t"
102 "nop\n\t"
103 "nop\n\t"
104 : "=r" (val)
105 : "r" (addr), "r" (IOP3XX_OCCAR), "r" (IOP3XX_OCCDR));
106
107 return val;
108}
109
110/*
111 * The read routines must check the error status of the last configuration
112 * cycle. If there was an error, the routine returns all hex f's.
113 */
114static int
115iop3xx_read_config(struct pci_bus *bus, unsigned int devfn, int where,
116 int size, u32 *value)
117{
118 unsigned long addr = iop3xx_cfg_address(bus, devfn, where);
119 u32 val = iop3xx_read(addr) >> ((where & 3) * 8);
120
121 if (iop3xx_pci_status())
122 val = 0xffffffff;
123
124 *value = val;
125
126 return PCIBIOS_SUCCESSFUL;
127}
128
129static int
130iop3xx_write_config(struct pci_bus *bus, unsigned int devfn, int where,
131 int size, u32 value)
132{
133 unsigned long addr = iop3xx_cfg_address(bus, devfn, where);
134 u32 val;
135
136 if (size != 4) {
137 val = iop3xx_read(addr);
138 if (iop3xx_pci_status())
139 return PCIBIOS_SUCCESSFUL;
140
141 where = (where & 3) * 8;
142
143 if (size == 1)
144 val &= ~(0xff << where);
145 else
146 val &= ~(0xffff << where);
147
148 *IOP3XX_OCCDR = val | value << where;
149 } else {
150 asm volatile(
151 "str %1, [%2]\n\t"
152 "str %0, [%3]\n\t"
153 "nop\n\t"
154 "nop\n\t"
155 "nop\n\t"
156 "nop\n\t"
157 :
158 : "r" (value), "r" (addr),
159 "r" (IOP3XX_OCCAR), "r" (IOP3XX_OCCDR));
160 }
161
162 return PCIBIOS_SUCCESSFUL;
163}
164
165static struct pci_ops iop3xx_ops = {
166 .read = iop3xx_read_config,
167 .write = iop3xx_write_config,
168};
169
170/*
171 * When a PCI device does not exist during config cycles, the 80200 gets a
172 * bus error instead of returning 0xffffffff. This handler simply returns.
173 */
174static int
175iop3xx_pci_abort(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
176{
177 DBG("PCI abort: address = 0x%08lx fsr = 0x%03x PC = 0x%08lx LR = 0x%08lx\n",
178 addr, fsr, regs->ARM_pc, regs->ARM_lr);
179
180 /*
181 * If it was an imprecise abort, then we need to correct the
182 * return address to be _after_ the instruction.
183 */
184 if (fsr & (1 << 10))
185 regs->ARM_pc += 4;
186
187 return 0;
188}
189
190int iop3xx_pci_setup(int nr, struct pci_sys_data *sys)
191{
192 struct resource *res;
193
194 if (nr != 0)
195 return 0;
196
197 res = kzalloc(2 * sizeof(struct resource), GFP_KERNEL);
198 if (!res)
199 panic("PCI: unable to alloc resources");
200
Dan Williams6df26702007-02-13 17:11:04 +0100201 res[0].start = IOP3XX_PCI_LOWER_IO_PA;
202 res[0].end = IOP3XX_PCI_LOWER_IO_PA + IOP3XX_PCI_IO_WINDOW_SIZE - 1;
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +0100203 res[0].name = "IOP3XX PCI I/O Space";
204 res[0].flags = IORESOURCE_IO;
205 request_resource(&ioport_resource, &res[0]);
206
207 res[1].start = IOP3XX_PCI_LOWER_MEM_PA;
208 res[1].end = IOP3XX_PCI_LOWER_MEM_PA + IOP3XX_PCI_MEM_WINDOW_SIZE - 1;
209 res[1].name = "IOP3XX PCI Memory Space";
210 res[1].flags = IORESOURCE_MEM;
211 request_resource(&iomem_resource, &res[1]);
212
Russell King27eedbf2008-03-26 18:44:58 -0700213 /*
214 * Use whatever translation is already setup.
215 */
216 sys->mem_offset = IOP3XX_PCI_LOWER_MEM_PA - *IOP3XX_OMWTVR0;
217 sys->io_offset = IOP3XX_PCI_LOWER_IO_PA - *IOP3XX_OIOWTVR;
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +0100218
219 sys->resource[0] = &res[0];
220 sys->resource[1] = &res[1];
221 sys->resource[2] = NULL;
222
223 return 1;
224}
225
226struct pci_bus *iop3xx_pci_scan_bus(int nr, struct pci_sys_data *sys)
227{
228 return pci_scan_bus(sys->busnr, &iop3xx_ops, sys);
229}
230
Dan Williamse90ddd82007-05-02 17:59:44 +0100231void __init iop3xx_atu_setup(void)
232{
233 /* BAR 0 ( Disabled ) */
234 *IOP3XX_IAUBAR0 = 0x0;
235 *IOP3XX_IABAR0 = 0x0;
236 *IOP3XX_IATVR0 = 0x0;
237 *IOP3XX_IALR0 = 0x0;
238
239 /* BAR 1 ( Disabled ) */
240 *IOP3XX_IAUBAR1 = 0x0;
241 *IOP3XX_IABAR1 = 0x0;
242 *IOP3XX_IALR1 = 0x0;
243
244 /* BAR 2 (1:1 mapping with Physical RAM) */
245 /* Set limit and enable */
246 *IOP3XX_IALR2 = ~((u32)IOP3XX_MAX_RAM_SIZE - 1) & ~0x1;
247 *IOP3XX_IAUBAR2 = 0x0;
248
249 /* Align the inbound bar with the base of memory */
250 *IOP3XX_IABAR2 = PHYS_OFFSET |
251 PCI_BASE_ADDRESS_MEM_TYPE_64 |
252 PCI_BASE_ADDRESS_MEM_PREFETCH;
253
254 *IOP3XX_IATVR2 = PHYS_OFFSET;
255
256 /* Outbound window 0 */
Russell King97c46042008-03-26 18:46:42 -0700257 *IOP3XX_OMWTVR0 = IOP3XX_PCI_LOWER_MEM_BA;
Dan Williamse90ddd82007-05-02 17:59:44 +0100258 *IOP3XX_OUMWTVR0 = 0;
259
260 /* Outbound window 1 */
Russell King97c46042008-03-26 18:46:42 -0700261 *IOP3XX_OMWTVR1 = IOP3XX_PCI_LOWER_MEM_BA + IOP3XX_PCI_MEM_WINDOW_SIZE;
Dan Williamse90ddd82007-05-02 17:59:44 +0100262 *IOP3XX_OUMWTVR1 = 0;
263
264 /* BAR 3 ( Disabled ) */
265 *IOP3XX_IAUBAR3 = 0x0;
266 *IOP3XX_IABAR3 = 0x0;
267 *IOP3XX_IATVR3 = 0x0;
268 *IOP3XX_IALR3 = 0x0;
269
270 /* Setup the I/O Bar
271 */
Russell King97c46042008-03-26 18:46:42 -0700272 *IOP3XX_OIOWTVR = IOP3XX_PCI_LOWER_IO_BA;
Dan Williamse90ddd82007-05-02 17:59:44 +0100273
274 /* Enable inbound and outbound cycles
275 */
276 *IOP3XX_ATUCMD |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
277 PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
278 *IOP3XX_ATUCR |= IOP3XX_ATUCR_OUT_EN;
279}
280
281void __init iop3xx_atu_disable(void)
282{
283 *IOP3XX_ATUCMD = 0;
284 *IOP3XX_ATUCR = 0;
285
286 /* wait for cycles to quiesce */
287 while (*IOP3XX_PCSR & (IOP3XX_PCSR_OUT_Q_BUSY |
288 IOP3XX_PCSR_IN_Q_BUSY))
289 cpu_relax();
290
291 /* BAR 0 ( Disabled ) */
292 *IOP3XX_IAUBAR0 = 0x0;
293 *IOP3XX_IABAR0 = 0x0;
294 *IOP3XX_IATVR0 = 0x0;
295 *IOP3XX_IALR0 = 0x0;
296
297 /* BAR 1 ( Disabled ) */
298 *IOP3XX_IAUBAR1 = 0x0;
299 *IOP3XX_IABAR1 = 0x0;
300 *IOP3XX_IALR1 = 0x0;
301
302 /* BAR 2 ( Disabled ) */
303 *IOP3XX_IAUBAR2 = 0x0;
304 *IOP3XX_IABAR2 = 0x0;
305 *IOP3XX_IATVR2 = 0x0;
306 *IOP3XX_IALR2 = 0x0;
307
308 /* BAR 3 ( Disabled ) */
309 *IOP3XX_IAUBAR3 = 0x0;
310 *IOP3XX_IABAR3 = 0x0;
311 *IOP3XX_IATVR3 = 0x0;
312 *IOP3XX_IALR3 = 0x0;
313
314 /* Clear the outbound windows */
315 *IOP3XX_OIOWTVR = 0;
316
317 /* Outbound window 0 */
318 *IOP3XX_OMWTVR0 = 0;
319 *IOP3XX_OUMWTVR0 = 0;
320
321 /* Outbound window 1 */
322 *IOP3XX_OMWTVR1 = 0;
323 *IOP3XX_OUMWTVR1 = 0;
324}
325
326/* Flag to determine whether the ATU is initialized and the PCI bus scanned */
327int init_atu;
328
Dan Williamsc34002c2008-03-26 19:12:38 -0700329int iop3xx_get_init_atu(void) {
330 /* check if default has been overridden */
331 if (init_atu != IOP3XX_INIT_ATU_DEFAULT)
332 return init_atu;
333 else
334 return IOP3XX_INIT_ATU_DISABLE;
335}
Dan Williamse90ddd82007-05-02 17:59:44 +0100336
Dan Williamsc34002c2008-03-26 19:12:38 -0700337static void __init iop3xx_atu_debug(void)
338{
Russell Kingc3a1c9c2008-03-26 18:42:10 -0700339 DBG("PCI: Intel IOP3xx PCI init.\n");
340 DBG("PCI: Outbound memory window 0: PCI 0x%08x%08x\n",
341 *IOP3XX_OUMWTVR0, *IOP3XX_OMWTVR0);
342 DBG("PCI: Outbound memory window 1: PCI 0x%08x%08x\n",
343 *IOP3XX_OUMWTVR1, *IOP3XX_OMWTVR1);
344 DBG("PCI: Outbound IO window: PCI 0x%08x\n",
345 *IOP3XX_OIOWTVR);
346
347 DBG("PCI: Inbound memory window 0: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
348 *IOP3XX_IAUBAR0, *IOP3XX_IABAR0, *IOP3XX_IALR0, *IOP3XX_IATVR0);
349 DBG("PCI: Inbound memory window 1: PCI 0x%08x%08x 0x%08x\n",
350 *IOP3XX_IAUBAR1, *IOP3XX_IABAR1, *IOP3XX_IALR1);
351 DBG("PCI: Inbound memory window 2: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
352 *IOP3XX_IAUBAR2, *IOP3XX_IABAR2, *IOP3XX_IALR2, *IOP3XX_IATVR2);
353 DBG("PCI: Inbound memory window 3: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
354 *IOP3XX_IAUBAR3, *IOP3XX_IABAR3, *IOP3XX_IALR3, *IOP3XX_IATVR3);
355
356 DBG("PCI: Expansion ROM window: PCI 0x%08x%08x 0x%08x -> 0x%08x\n",
357 0, *IOP3XX_ERBAR, *IOP3XX_ERLR, *IOP3XX_ERTVR);
358
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +0100359 DBG("ATU: IOP3XX_ATUCMD=0x%04x\n", *IOP3XX_ATUCMD);
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +0100360 DBG("ATU: IOP3XX_ATUCR=0x%08x\n", *IOP3XX_ATUCR);
Lennert Buytenhek0cb015f2006-09-18 23:16:23 +0100361
362 hook_fault_code(16+6, iop3xx_pci_abort, SIGBUS, "imprecise external abort");
363}
Dan Williamse90ddd82007-05-02 17:59:44 +0100364
Dan Williamsc34002c2008-03-26 19:12:38 -0700365/* for platforms that might be host-bus-adapters */
366void __init iop3xx_pci_preinit_cond(void)
367{
368 if (iop3xx_get_init_atu() == IOP3XX_INIT_ATU_ENABLE) {
369 iop3xx_atu_disable();
370 iop3xx_atu_setup();
371 iop3xx_atu_debug();
372 }
373}
374
375void __init iop3xx_pci_preinit(void)
376{
377 iop3xx_atu_disable();
378 iop3xx_atu_setup();
379 iop3xx_atu_debug();
380}
381
Dan Williamse90ddd82007-05-02 17:59:44 +0100382/* allow init_atu to be user overridden */
383static int __init iop3xx_init_atu_setup(char *str)
384{
385 init_atu = IOP3XX_INIT_ATU_DEFAULT;
386 if (str) {
387 while (*str != '\0') {
388 switch (*str) {
389 case 'y':
390 case 'Y':
391 init_atu = IOP3XX_INIT_ATU_ENABLE;
392 break;
393 case 'n':
394 case 'N':
395 init_atu = IOP3XX_INIT_ATU_DISABLE;
396 break;
397 case ',':
398 case '=':
399 break;
400 default:
401 printk(KERN_DEBUG "\"%s\" malformed at "
402 "character: \'%c\'",
Harvey Harrison8e86f422008-03-04 15:08:02 -0800403 __func__,
Dan Williamse90ddd82007-05-02 17:59:44 +0100404 *str);
405 *(str + 1) = '\0';
406 }
407 str++;
408 }
409 }
410
411 return 1;
412}
413
414__setup("iop3xx_init_atu", iop3xx_init_atu_setup);
415