blob: 312e0e331712d37abd10e549e891d093f5fd9618 [file] [log] [blame]
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -04001#define VERSION "0.22"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/* ns83820.c by Benjamin LaHaise with contributions.
3 *
4 * Questions/comments/discussion to linux-ns83820@kvack.org.
5 *
6 * $Revision: 1.34.2.23 $
7 *
8 * Copyright 2001 Benjamin LaHaise.
9 * Copyright 2001, 2002 Red Hat.
10 *
11 * Mmmm, chocolate vanilla mocha...
12 *
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
27 *
28 *
29 * ChangeLog
30 * =========
31 * 20010414 0.1 - created
32 * 20010622 0.2 - basic rx and tx.
33 * 20010711 0.3 - added duplex and link state detection support.
34 * 20010713 0.4 - zero copy, no hangs.
35 * 0.5 - 64 bit dma support (davem will hate me for this)
36 * - disable jumbo frames to avoid tx hangs
37 * - work around tx deadlocks on my 1.02 card via
38 * fiddling with TXCFG
39 * 20010810 0.6 - use pci dma api for ringbuffers, work on ia64
40 * 20010816 0.7 - misc cleanups
41 * 20010826 0.8 - fix critical zero copy bugs
42 * 0.9 - internal experiment
43 * 20010827 0.10 - fix ia64 unaligned access.
44 * 20010906 0.11 - accept all packets with checksum errors as
45 * otherwise fragments get lost
46 * - fix >> 32 bugs
47 * 0.12 - add statistics counters
48 * - add allmulti/promisc support
49 * 20011009 0.13 - hotplug support, other smaller pci api cleanups
50 * 20011204 0.13a - optical transceiver support added
51 * by Michael Clark <michael@metaparadigm.com>
52 * 20011205 0.13b - call register_netdev earlier in initialization
53 * suppress duplicate link status messages
54 * 20011117 0.14 - ethtool GDRVINFO, GLINK support from jgarzik
55 * 20011204 0.15 get ppc (big endian) working
56 * 20011218 0.16 various cleanups
57 * 20020310 0.17 speedups
58 * 20020610 0.18 - actually use the pci dma api for highmem
59 * - remove pci latency register fiddling
60 * 0.19 - better bist support
61 * - add ihr and reset_phy parameters
62 * - gmii bus probing
63 * - fix missed txok introduced during performance
64 * tuning
65 * 0.20 - fix stupid RFEN thinko. i am such a smurf.
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 * 20040828 0.21 - add hardware vlan accleration
67 * by Neil Horman <nhorman@redhat.com>
Jeff Garzik6aa20a22006-09-13 13:24:59 -040068 * 20050406 0.22 - improved DAC ifdefs from Andi Kleen
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -040069 * - removal of dead code from Adrian Bunk
70 * - fix half duplex collision behaviour
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * Driver Overview
72 * ===============
73 *
74 * This driver was originally written for the National Semiconductor
75 * 83820 chip, a 10/100/1000 Mbps 64 bit PCI ethernet NIC. Hopefully
76 * this code will turn out to be a) clean, b) correct, and c) fast.
77 * With that in mind, I'm aiming to split the code up as much as
78 * reasonably possible. At present there are X major sections that
79 * break down into a) packet receive, b) packet transmit, c) link
80 * management, d) initialization and configuration. Where possible,
81 * these code paths are designed to run in parallel.
82 *
83 * This driver has been tested and found to work with the following
84 * cards (in no particular order):
85 *
86 * Cameo SOHO-GA2000T SOHO-GA2500T
87 * D-Link DGE-500T
88 * PureData PDP8023Z-TG
89 * SMC SMC9452TX SMC9462TX
90 * Netgear GA621
91 *
92 * Special thanks to SMC for providing hardware to test this driver on.
93 *
94 * Reports of success or failure would be greatly appreciated.
95 */
96//#define dprintk printk
97#define dprintk(x...) do { } while (0)
98
Linus Torvalds1da177e2005-04-16 15:20:36 -070099#include <linux/module.h>
100#include <linux/moduleparam.h>
101#include <linux/types.h>
102#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -0400103#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#include <linux/netdevice.h>
105#include <linux/etherdevice.h>
106#include <linux/delay.h>
107#include <linux/smp_lock.h>
108#include <linux/workqueue.h>
109#include <linux/init.h>
110#include <linux/ip.h> /* for iph */
111#include <linux/in.h> /* for IPPROTO_... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#include <linux/compiler.h>
113#include <linux/prefetch.h>
114#include <linux/ethtool.h>
115#include <linux/timer.h>
116#include <linux/if_vlan.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -0200117#include <linux/rtnetlink.h>
Marcelo Feitoza Parisiff5688a2006-01-09 18:37:15 -0800118#include <linux/jiffies.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120#include <asm/io.h>
121#include <asm/uaccess.h>
122#include <asm/system.h>
123
124#define DRV_NAME "ns83820"
125
126/* Global parameters. See module_param near the bottom. */
127static int ihr = 2;
128static int reset_phy = 0;
129static int lnksts = 0; /* CFG_LNKSTS bit polarity */
130
131/* Dprintk is used for more interesting debug events */
132#undef Dprintk
133#define Dprintk dprintk
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135/* tunables */
136#define RX_BUF_SIZE 1500 /* 8192 */
137#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
138#define NS83820_VLAN_ACCEL_SUPPORT
139#endif
140
141/* Must not exceed ~65000. */
142#define NR_RX_DESC 64
143#define NR_TX_DESC 128
144
145/* not tunable */
146#define REAL_RX_BUF_SIZE (RX_BUF_SIZE + 14) /* rx/tx mac addr + type */
147
148#define MIN_TX_DESC_FREE 8
149
150/* register defines */
151#define CFGCS 0x04
152
153#define CR_TXE 0x00000001
154#define CR_TXD 0x00000002
155/* Ramit : Here's a tip, don't do a RXD immediately followed by an RXE
156 * The Receive engine skips one descriptor and moves
157 * onto the next one!! */
158#define CR_RXE 0x00000004
159#define CR_RXD 0x00000008
160#define CR_TXR 0x00000010
161#define CR_RXR 0x00000020
162#define CR_SWI 0x00000080
163#define CR_RST 0x00000100
164
165#define PTSCR_EEBIST_FAIL 0x00000001
166#define PTSCR_EEBIST_EN 0x00000002
167#define PTSCR_EELOAD_EN 0x00000004
168#define PTSCR_RBIST_FAIL 0x000001b8
169#define PTSCR_RBIST_DONE 0x00000200
170#define PTSCR_RBIST_EN 0x00000400
171#define PTSCR_RBIST_RST 0x00002000
172
173#define MEAR_EEDI 0x00000001
174#define MEAR_EEDO 0x00000002
175#define MEAR_EECLK 0x00000004
176#define MEAR_EESEL 0x00000008
177#define MEAR_MDIO 0x00000010
178#define MEAR_MDDIR 0x00000020
179#define MEAR_MDC 0x00000040
180
181#define ISR_TXDESC3 0x40000000
182#define ISR_TXDESC2 0x20000000
183#define ISR_TXDESC1 0x10000000
184#define ISR_TXDESC0 0x08000000
185#define ISR_RXDESC3 0x04000000
186#define ISR_RXDESC2 0x02000000
187#define ISR_RXDESC1 0x01000000
188#define ISR_RXDESC0 0x00800000
189#define ISR_TXRCMP 0x00400000
190#define ISR_RXRCMP 0x00200000
191#define ISR_DPERR 0x00100000
192#define ISR_SSERR 0x00080000
193#define ISR_RMABT 0x00040000
194#define ISR_RTABT 0x00020000
195#define ISR_RXSOVR 0x00010000
196#define ISR_HIBINT 0x00008000
197#define ISR_PHY 0x00004000
198#define ISR_PME 0x00002000
199#define ISR_SWI 0x00001000
200#define ISR_MIB 0x00000800
201#define ISR_TXURN 0x00000400
202#define ISR_TXIDLE 0x00000200
203#define ISR_TXERR 0x00000100
204#define ISR_TXDESC 0x00000080
205#define ISR_TXOK 0x00000040
206#define ISR_RXORN 0x00000020
207#define ISR_RXIDLE 0x00000010
208#define ISR_RXEARLY 0x00000008
209#define ISR_RXERR 0x00000004
210#define ISR_RXDESC 0x00000002
211#define ISR_RXOK 0x00000001
212
213#define TXCFG_CSI 0x80000000
214#define TXCFG_HBI 0x40000000
215#define TXCFG_MLB 0x20000000
216#define TXCFG_ATP 0x10000000
217#define TXCFG_ECRETRY 0x00800000
218#define TXCFG_BRST_DIS 0x00080000
219#define TXCFG_MXDMA1024 0x00000000
220#define TXCFG_MXDMA512 0x00700000
221#define TXCFG_MXDMA256 0x00600000
222#define TXCFG_MXDMA128 0x00500000
223#define TXCFG_MXDMA64 0x00400000
224#define TXCFG_MXDMA32 0x00300000
225#define TXCFG_MXDMA16 0x00200000
226#define TXCFG_MXDMA8 0x00100000
227
228#define CFG_LNKSTS 0x80000000
229#define CFG_SPDSTS 0x60000000
230#define CFG_SPDSTS1 0x40000000
231#define CFG_SPDSTS0 0x20000000
232#define CFG_DUPSTS 0x10000000
233#define CFG_TBI_EN 0x01000000
234#define CFG_MODE_1000 0x00400000
235/* Ramit : Dont' ever use AUTO_1000, it never works and is buggy.
236 * Read the Phy response and then configure the MAC accordingly */
237#define CFG_AUTO_1000 0x00200000
238#define CFG_PINT_CTL 0x001c0000
239#define CFG_PINT_DUPSTS 0x00100000
240#define CFG_PINT_LNKSTS 0x00080000
241#define CFG_PINT_SPDSTS 0x00040000
242#define CFG_TMRTEST 0x00020000
243#define CFG_MRM_DIS 0x00010000
244#define CFG_MWI_DIS 0x00008000
245#define CFG_T64ADDR 0x00004000
246#define CFG_PCI64_DET 0x00002000
247#define CFG_DATA64_EN 0x00001000
248#define CFG_M64ADDR 0x00000800
249#define CFG_PHY_RST 0x00000400
250#define CFG_PHY_DIS 0x00000200
251#define CFG_EXTSTS_EN 0x00000100
252#define CFG_REQALG 0x00000080
253#define CFG_SB 0x00000040
254#define CFG_POW 0x00000020
255#define CFG_EXD 0x00000010
256#define CFG_PESEL 0x00000008
257#define CFG_BROM_DIS 0x00000004
258#define CFG_EXT_125 0x00000002
259#define CFG_BEM 0x00000001
260
261#define EXTSTS_UDPPKT 0x00200000
262#define EXTSTS_TCPPKT 0x00080000
263#define EXTSTS_IPPKT 0x00020000
264#define EXTSTS_VPKT 0x00010000
265#define EXTSTS_VTG_MASK 0x0000ffff
266
267#define SPDSTS_POLARITY (CFG_SPDSTS1 | CFG_SPDSTS0 | CFG_DUPSTS | (lnksts ? CFG_LNKSTS : 0))
268
269#define MIBC_MIBS 0x00000008
270#define MIBC_ACLR 0x00000004
271#define MIBC_FRZ 0x00000002
272#define MIBC_WRN 0x00000001
273
274#define PCR_PSEN (1 << 31)
275#define PCR_PS_MCAST (1 << 30)
276#define PCR_PS_DA (1 << 29)
277#define PCR_STHI_8 (3 << 23)
278#define PCR_STLO_4 (1 << 23)
279#define PCR_FFHI_8K (3 << 21)
280#define PCR_FFLO_4K (1 << 21)
281#define PCR_PAUSE_CNT 0xFFFE
282
283#define RXCFG_AEP 0x80000000
284#define RXCFG_ARP 0x40000000
285#define RXCFG_STRIPCRC 0x20000000
286#define RXCFG_RX_FD 0x10000000
287#define RXCFG_ALP 0x08000000
288#define RXCFG_AIRL 0x04000000
289#define RXCFG_MXDMA512 0x00700000
290#define RXCFG_DRTH 0x0000003e
291#define RXCFG_DRTH0 0x00000002
292
293#define RFCR_RFEN 0x80000000
294#define RFCR_AAB 0x40000000
295#define RFCR_AAM 0x20000000
296#define RFCR_AAU 0x10000000
297#define RFCR_APM 0x08000000
298#define RFCR_APAT 0x07800000
299#define RFCR_APAT3 0x04000000
300#define RFCR_APAT2 0x02000000
301#define RFCR_APAT1 0x01000000
302#define RFCR_APAT0 0x00800000
303#define RFCR_AARP 0x00400000
304#define RFCR_MHEN 0x00200000
305#define RFCR_UHEN 0x00100000
306#define RFCR_ULM 0x00080000
307
308#define VRCR_RUDPE 0x00000080
309#define VRCR_RTCPE 0x00000040
310#define VRCR_RIPE 0x00000020
311#define VRCR_IPEN 0x00000010
312#define VRCR_DUTF 0x00000008
313#define VRCR_DVTF 0x00000004
314#define VRCR_VTREN 0x00000002
315#define VRCR_VTDEN 0x00000001
316
317#define VTCR_PPCHK 0x00000008
318#define VTCR_GCHK 0x00000004
319#define VTCR_VPPTI 0x00000002
320#define VTCR_VGTI 0x00000001
321
322#define CR 0x00
323#define CFG 0x04
324#define MEAR 0x08
325#define PTSCR 0x0c
326#define ISR 0x10
327#define IMR 0x14
328#define IER 0x18
329#define IHR 0x1c
330#define TXDP 0x20
331#define TXDP_HI 0x24
332#define TXCFG 0x28
333#define GPIOR 0x2c
334#define RXDP 0x30
335#define RXDP_HI 0x34
336#define RXCFG 0x38
337#define PQCR 0x3c
338#define WCSR 0x40
339#define PCR 0x44
340#define RFCR 0x48
341#define RFDR 0x4c
342
343#define SRR 0x58
344
345#define VRCR 0xbc
346#define VTCR 0xc0
347#define VDR 0xc4
348#define CCSR 0xcc
349
350#define TBICR 0xe0
351#define TBISR 0xe4
352#define TANAR 0xe8
353#define TANLPAR 0xec
354#define TANER 0xf0
355#define TESR 0xf4
356
357#define TBICR_MR_AN_ENABLE 0x00001000
358#define TBICR_MR_RESTART_AN 0x00000200
359
360#define TBISR_MR_LINK_STATUS 0x00000020
361#define TBISR_MR_AN_COMPLETE 0x00000004
362
363#define TANAR_PS2 0x00000100
364#define TANAR_PS1 0x00000080
365#define TANAR_HALF_DUP 0x00000040
366#define TANAR_FULL_DUP 0x00000020
367
368#define GPIOR_GP5_OE 0x00000200
369#define GPIOR_GP4_OE 0x00000100
370#define GPIOR_GP3_OE 0x00000080
371#define GPIOR_GP2_OE 0x00000040
372#define GPIOR_GP1_OE 0x00000020
373#define GPIOR_GP3_OUT 0x00000004
374#define GPIOR_GP1_OUT 0x00000001
375
376#define LINK_AUTONEGOTIATE 0x01
377#define LINK_DOWN 0x02
378#define LINK_UP 0x04
379
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400380#define HW_ADDR_LEN sizeof(dma_addr_t)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381#define desc_addr_set(desc, addr) \
382 do { \
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400383 ((desc)[0] = cpu_to_le32(addr)); \
384 if (HW_ADDR_LEN == 8) \
385 (desc)[1] = cpu_to_le32(((u64)addr) >> 32); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 } while(0)
387#define desc_addr_get(desc) \
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400388 (le32_to_cpu((desc)[0]) | \
389 (HW_ADDR_LEN == 8 ? ((dma_addr_t)le32_to_cpu((desc)[1]))<<32 : 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391#define DESC_LINK 0
392#define DESC_BUFPTR (DESC_LINK + HW_ADDR_LEN/4)
393#define DESC_CMDSTS (DESC_BUFPTR + HW_ADDR_LEN/4)
394#define DESC_EXTSTS (DESC_CMDSTS + 4/4)
395
396#define CMDSTS_OWN 0x80000000
397#define CMDSTS_MORE 0x40000000
398#define CMDSTS_INTR 0x20000000
399#define CMDSTS_ERR 0x10000000
400#define CMDSTS_OK 0x08000000
401#define CMDSTS_RUNT 0x00200000
402#define CMDSTS_LEN_MASK 0x0000ffff
403
404#define CMDSTS_DEST_MASK 0x01800000
405#define CMDSTS_DEST_SELF 0x00800000
406#define CMDSTS_DEST_MULTI 0x01000000
407
408#define DESC_SIZE 8 /* Should be cache line sized */
409
410struct rx_info {
411 spinlock_t lock;
412 int up;
413 long idle;
414
415 struct sk_buff *skbs[NR_RX_DESC];
416
417 u32 *next_rx_desc;
418 u16 next_rx, next_empty;
419
420 u32 *descs;
421 dma_addr_t phy_descs;
422};
423
424
425struct ns83820 {
426 struct net_device_stats stats;
427 u8 __iomem *base;
428
429 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000430 struct net_device *ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432#ifdef NS83820_VLAN_ACCEL_SUPPORT
433 struct vlan_group *vlgrp;
434#endif
435
436 struct rx_info rx_info;
437 struct tasklet_struct rx_tasklet;
438
439 unsigned ihr;
440 struct work_struct tq_refill;
441
442 /* protects everything below. irqsave when using. */
443 spinlock_t misc_lock;
444
445 u32 CFG_cache;
446
447 u32 MEAR_cache;
448 u32 IMR_cache;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450 unsigned linkstate;
451
452 spinlock_t tx_lock;
453
454 u16 tx_done_idx;
455 u16 tx_idx;
456 volatile u16 tx_free_idx; /* idx of free desc chain */
457 u16 tx_intr_idx;
458
459 atomic_t nr_tx_skbs;
460 struct sk_buff *tx_skbs[NR_TX_DESC];
461
462 char pad[16] __attribute__((aligned(16)));
463 u32 *tx_descs;
464 dma_addr_t tx_phy_descs;
465
466 struct timer_list tx_watchdog;
467};
468
469static inline struct ns83820 *PRIV(struct net_device *dev)
470{
471 return netdev_priv(dev);
472}
473
474#define __kick_rx(dev) writel(CR_RXE, dev->base + CR)
475
476static inline void kick_rx(struct net_device *ndev)
477{
478 struct ns83820 *dev = PRIV(ndev);
479 dprintk("kick_rx: maybe kicking\n");
480 if (test_and_clear_bit(0, &dev->rx_info.idle)) {
481 dprintk("actually kicking\n");
482 writel(dev->rx_info.phy_descs +
483 (4 * DESC_SIZE * dev->rx_info.next_rx),
484 dev->base + RXDP);
485 if (dev->rx_info.next_rx == dev->rx_info.next_empty)
486 printk(KERN_DEBUG "%s: uh-oh: next_rx == next_empty???\n",
487 ndev->name);
488 __kick_rx(dev);
489 }
490}
491
492//free = (tx_done_idx + NR_TX_DESC-2 - free_idx) % NR_TX_DESC
493#define start_tx_okay(dev) \
494 (((NR_TX_DESC-2 + dev->tx_done_idx - dev->tx_free_idx) % NR_TX_DESC) > MIN_TX_DESC_FREE)
495
496
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400497#ifdef NS83820_VLAN_ACCEL_SUPPORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498static void ns83820_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
499{
500 struct ns83820 *dev = PRIV(ndev);
501
502 spin_lock_irq(&dev->misc_lock);
503 spin_lock(&dev->tx_lock);
504
505 dev->vlgrp = grp;
506
507 spin_unlock(&dev->tx_lock);
508 spin_unlock_irq(&dev->misc_lock);
509}
510
511static void ns83820_vlan_rx_kill_vid(struct net_device *ndev, unsigned short vid)
512{
513 struct ns83820 *dev = PRIV(ndev);
514
515 spin_lock_irq(&dev->misc_lock);
516 spin_lock(&dev->tx_lock);
517 if (dev->vlgrp)
518 dev->vlgrp->vlan_devices[vid] = NULL;
519 spin_unlock(&dev->tx_lock);
520 spin_unlock_irq(&dev->misc_lock);
521}
522#endif
523
524/* Packet Receiver
525 *
526 * The hardware supports linked lists of receive descriptors for
527 * which ownership is transfered back and forth by means of an
528 * ownership bit. While the hardware does support the use of a
529 * ring for receive descriptors, we only make use of a chain in
530 * an attempt to reduce bus traffic under heavy load scenarios.
531 * This will also make bugs a bit more obvious. The current code
532 * only makes use of a single rx chain; I hope to implement
533 * priority based rx for version 1.0. Goal: even under overload
534 * conditions, still route realtime traffic with as low jitter as
535 * possible.
536 */
537static inline void build_rx_desc(struct ns83820 *dev, u32 *desc, dma_addr_t link, dma_addr_t buf, u32 cmdsts, u32 extsts)
538{
539 desc_addr_set(desc + DESC_LINK, link);
540 desc_addr_set(desc + DESC_BUFPTR, buf);
541 desc[DESC_EXTSTS] = cpu_to_le32(extsts);
542 mb();
543 desc[DESC_CMDSTS] = cpu_to_le32(cmdsts);
544}
545
546#define nr_rx_empty(dev) ((NR_RX_DESC-2 + dev->rx_info.next_rx - dev->rx_info.next_empty) % NR_RX_DESC)
547static inline int ns83820_add_rx_skb(struct ns83820 *dev, struct sk_buff *skb)
548{
549 unsigned next_empty;
550 u32 cmdsts;
551 u32 *sg;
552 dma_addr_t buf;
553
554 next_empty = dev->rx_info.next_empty;
555
556 /* don't overrun last rx marker */
557 if (unlikely(nr_rx_empty(dev) <= 2)) {
558 kfree_skb(skb);
559 return 1;
560 }
561
562#if 0
563 dprintk("next_empty[%d] nr_used[%d] next_rx[%d]\n",
564 dev->rx_info.next_empty,
565 dev->rx_info.nr_used,
566 dev->rx_info.next_rx
567 );
568#endif
569
570 sg = dev->rx_info.descs + (next_empty * DESC_SIZE);
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200571 BUG_ON(NULL != dev->rx_info.skbs[next_empty]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 dev->rx_info.skbs[next_empty] = skb;
573
574 dev->rx_info.next_empty = (next_empty + 1) % NR_RX_DESC;
575 cmdsts = REAL_RX_BUF_SIZE | CMDSTS_INTR;
David S. Miller689be432005-06-28 15:25:31 -0700576 buf = pci_map_single(dev->pci_dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 REAL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
578 build_rx_desc(dev, sg, 0, buf, cmdsts, 0);
579 /* update link of previous rx */
580 if (likely(next_empty != dev->rx_info.next_rx))
581 dev->rx_info.descs[((NR_RX_DESC + next_empty - 1) % NR_RX_DESC) * DESC_SIZE] = cpu_to_le32(dev->rx_info.phy_descs + (next_empty * DESC_SIZE * 4));
582
583 return 0;
584}
585
Al Virodd0fc662005-10-07 07:46:04 +0100586static inline int rx_refill(struct net_device *ndev, gfp_t gfp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
588 struct ns83820 *dev = PRIV(ndev);
589 unsigned i;
590 unsigned long flags = 0;
591
592 if (unlikely(nr_rx_empty(dev) <= 2))
593 return 0;
594
595 dprintk("rx_refill(%p)\n", ndev);
596 if (gfp == GFP_ATOMIC)
597 spin_lock_irqsave(&dev->rx_info.lock, flags);
598 for (i=0; i<NR_RX_DESC; i++) {
599 struct sk_buff *skb;
600 long res;
601 /* extra 16 bytes for alignment */
602 skb = __dev_alloc_skb(REAL_RX_BUF_SIZE+16, gfp);
603 if (unlikely(!skb))
604 break;
605
David S. Miller689be432005-06-28 15:25:31 -0700606 res = (long)skb->data & 0xf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 res = 0x10 - res;
608 res &= 0xf;
609 skb_reserve(skb, res);
610
611 skb->dev = ndev;
612 if (gfp != GFP_ATOMIC)
613 spin_lock_irqsave(&dev->rx_info.lock, flags);
614 res = ns83820_add_rx_skb(dev, skb);
615 if (gfp != GFP_ATOMIC)
616 spin_unlock_irqrestore(&dev->rx_info.lock, flags);
617 if (res) {
618 i = 1;
619 break;
620 }
621 }
622 if (gfp == GFP_ATOMIC)
623 spin_unlock_irqrestore(&dev->rx_info.lock, flags);
624
625 return i ? 0 : -ENOMEM;
626}
627
628static void FASTCALL(rx_refill_atomic(struct net_device *ndev));
629static void fastcall rx_refill_atomic(struct net_device *ndev)
630{
631 rx_refill(ndev, GFP_ATOMIC);
632}
633
634/* REFILL */
David Howellsc4028952006-11-22 14:57:56 +0000635static inline void queue_refill(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636{
David Howellsc4028952006-11-22 14:57:56 +0000637 struct ns83820 *dev = container_of(work, struct ns83820, tq_refill);
638 struct net_device *ndev = dev->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
640 rx_refill(ndev, GFP_KERNEL);
641 if (dev->rx_info.up)
642 kick_rx(ndev);
643}
644
645static inline void clear_rx_desc(struct ns83820 *dev, unsigned i)
646{
647 build_rx_desc(dev, dev->rx_info.descs + (DESC_SIZE * i), 0, 0, CMDSTS_OWN, 0);
648}
649
650static void FASTCALL(phy_intr(struct net_device *ndev));
651static void fastcall phy_intr(struct net_device *ndev)
652{
653 struct ns83820 *dev = PRIV(ndev);
Arjan van de Venf71e1302006-03-03 21:33:57 -0500654 static const char *speeds[] = { "10", "100", "1000", "1000(?)", "1000F" };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 u32 cfg, new_cfg;
656 u32 tbisr, tanar, tanlpar;
657 int speed, fullduplex, newlinkstate;
658
659 cfg = readl(dev->base + CFG) ^ SPDSTS_POLARITY;
660
661 if (dev->CFG_cache & CFG_TBI_EN) {
662 /* we have an optical transceiver */
663 tbisr = readl(dev->base + TBISR);
664 tanar = readl(dev->base + TANAR);
665 tanlpar = readl(dev->base + TANLPAR);
666 dprintk("phy_intr: tbisr=%08x, tanar=%08x, tanlpar=%08x\n",
667 tbisr, tanar, tanlpar);
668
669 if ( (fullduplex = (tanlpar & TANAR_FULL_DUP)
670 && (tanar & TANAR_FULL_DUP)) ) {
671
672 /* both of us are full duplex */
673 writel(readl(dev->base + TXCFG)
674 | TXCFG_CSI | TXCFG_HBI | TXCFG_ATP,
675 dev->base + TXCFG);
676 writel(readl(dev->base + RXCFG) | RXCFG_RX_FD,
677 dev->base + RXCFG);
678 /* Light up full duplex LED */
679 writel(readl(dev->base + GPIOR) | GPIOR_GP1_OUT,
680 dev->base + GPIOR);
681
682 } else if(((tanlpar & TANAR_HALF_DUP)
683 && (tanar & TANAR_HALF_DUP))
684 || ((tanlpar & TANAR_FULL_DUP)
685 && (tanar & TANAR_HALF_DUP))
686 || ((tanlpar & TANAR_HALF_DUP)
687 && (tanar & TANAR_FULL_DUP))) {
688
689 /* one or both of us are half duplex */
690 writel((readl(dev->base + TXCFG)
691 & ~(TXCFG_CSI | TXCFG_HBI)) | TXCFG_ATP,
692 dev->base + TXCFG);
693 writel(readl(dev->base + RXCFG) & ~RXCFG_RX_FD,
694 dev->base + RXCFG);
695 /* Turn off full duplex LED */
696 writel(readl(dev->base + GPIOR) & ~GPIOR_GP1_OUT,
697 dev->base + GPIOR);
698 }
699
700 speed = 4; /* 1000F */
701
702 } else {
703 /* we have a copper transceiver */
704 new_cfg = dev->CFG_cache & ~(CFG_SB | CFG_MODE_1000 | CFG_SPDSTS);
705
706 if (cfg & CFG_SPDSTS1)
707 new_cfg |= CFG_MODE_1000;
708 else
709 new_cfg &= ~CFG_MODE_1000;
710
711 speed = ((cfg / CFG_SPDSTS0) & 3);
712 fullduplex = (cfg & CFG_DUPSTS);
713
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400714 if (fullduplex) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 new_cfg |= CFG_SB;
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400716 writel(readl(dev->base + TXCFG)
717 | TXCFG_CSI | TXCFG_HBI,
718 dev->base + TXCFG);
719 writel(readl(dev->base + RXCFG) | RXCFG_RX_FD,
720 dev->base + RXCFG);
721 } else {
722 writel(readl(dev->base + TXCFG)
723 & ~(TXCFG_CSI | TXCFG_HBI),
724 dev->base + TXCFG);
725 writel(readl(dev->base + RXCFG) & ~(RXCFG_RX_FD),
726 dev->base + RXCFG);
727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
729 if ((cfg & CFG_LNKSTS) &&
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400730 ((new_cfg ^ dev->CFG_cache) != 0)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 writel(new_cfg, dev->base + CFG);
732 dev->CFG_cache = new_cfg;
733 }
734
735 dev->CFG_cache &= ~CFG_SPDSTS;
736 dev->CFG_cache |= cfg & CFG_SPDSTS;
737 }
738
739 newlinkstate = (cfg & CFG_LNKSTS) ? LINK_UP : LINK_DOWN;
740
741 if (newlinkstate & LINK_UP
742 && dev->linkstate != newlinkstate) {
743 netif_start_queue(ndev);
744 netif_wake_queue(ndev);
745 printk(KERN_INFO "%s: link now %s mbps, %s duplex and up.\n",
746 ndev->name,
747 speeds[speed],
748 fullduplex ? "full" : "half");
749 } else if (newlinkstate & LINK_DOWN
750 && dev->linkstate != newlinkstate) {
751 netif_stop_queue(ndev);
752 printk(KERN_INFO "%s: link now down.\n", ndev->name);
753 }
754
755 dev->linkstate = newlinkstate;
756}
757
758static int ns83820_setup_rx(struct net_device *ndev)
759{
760 struct ns83820 *dev = PRIV(ndev);
761 unsigned i;
762 int ret;
763
764 dprintk("ns83820_setup_rx(%p)\n", ndev);
765
766 dev->rx_info.idle = 1;
767 dev->rx_info.next_rx = 0;
768 dev->rx_info.next_rx_desc = dev->rx_info.descs;
769 dev->rx_info.next_empty = 0;
770
771 for (i=0; i<NR_RX_DESC; i++)
772 clear_rx_desc(dev, i);
773
774 writel(0, dev->base + RXDP_HI);
775 writel(dev->rx_info.phy_descs, dev->base + RXDP);
776
777 ret = rx_refill(ndev, GFP_KERNEL);
778 if (!ret) {
779 dprintk("starting receiver\n");
780 /* prevent the interrupt handler from stomping on us */
781 spin_lock_irq(&dev->rx_info.lock);
782
783 writel(0x0001, dev->base + CCSR);
784 writel(0, dev->base + RFCR);
785 writel(0x7fc00000, dev->base + RFCR);
786 writel(0xffc00000, dev->base + RFCR);
787
788 dev->rx_info.up = 1;
789
790 phy_intr(ndev);
791
792 /* Okay, let it rip */
793 spin_lock_irq(&dev->misc_lock);
794 dev->IMR_cache |= ISR_PHY;
795 dev->IMR_cache |= ISR_RXRCMP;
796 //dev->IMR_cache |= ISR_RXERR;
797 //dev->IMR_cache |= ISR_RXOK;
798 dev->IMR_cache |= ISR_RXORN;
799 dev->IMR_cache |= ISR_RXSOVR;
800 dev->IMR_cache |= ISR_RXDESC;
801 dev->IMR_cache |= ISR_RXIDLE;
802 dev->IMR_cache |= ISR_TXDESC;
803 dev->IMR_cache |= ISR_TXIDLE;
804
805 writel(dev->IMR_cache, dev->base + IMR);
806 writel(1, dev->base + IER);
Ingo Molnar3a10cce2006-06-30 02:25:06 -0700807 spin_unlock(&dev->misc_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
809 kick_rx(ndev);
810
811 spin_unlock_irq(&dev->rx_info.lock);
812 }
813 return ret;
814}
815
816static void ns83820_cleanup_rx(struct ns83820 *dev)
817{
818 unsigned i;
819 unsigned long flags;
820
821 dprintk("ns83820_cleanup_rx(%p)\n", dev);
822
823 /* disable receive interrupts */
824 spin_lock_irqsave(&dev->misc_lock, flags);
825 dev->IMR_cache &= ~(ISR_RXOK | ISR_RXDESC | ISR_RXERR | ISR_RXEARLY | ISR_RXIDLE);
826 writel(dev->IMR_cache, dev->base + IMR);
827 spin_unlock_irqrestore(&dev->misc_lock, flags);
828
829 /* synchronize with the interrupt handler and kill it */
830 dev->rx_info.up = 0;
831 synchronize_irq(dev->pci_dev->irq);
832
833 /* touch the pci bus... */
834 readl(dev->base + IMR);
835
836 /* assumes the transmitter is already disabled and reset */
837 writel(0, dev->base + RXDP_HI);
838 writel(0, dev->base + RXDP);
839
840 for (i=0; i<NR_RX_DESC; i++) {
841 struct sk_buff *skb = dev->rx_info.skbs[i];
842 dev->rx_info.skbs[i] = NULL;
843 clear_rx_desc(dev, i);
844 if (skb)
845 kfree_skb(skb);
846 }
847}
848
849static void FASTCALL(ns83820_rx_kick(struct net_device *ndev));
850static void fastcall ns83820_rx_kick(struct net_device *ndev)
851{
852 struct ns83820 *dev = PRIV(ndev);
853 /*if (nr_rx_empty(dev) >= NR_RX_DESC/4)*/ {
854 if (dev->rx_info.up) {
855 rx_refill_atomic(ndev);
856 kick_rx(ndev);
857 }
858 }
859
860 if (dev->rx_info.up && nr_rx_empty(dev) > NR_RX_DESC*3/4)
861 schedule_work(&dev->tq_refill);
862 else
863 kick_rx(ndev);
864 if (dev->rx_info.idle)
865 printk(KERN_DEBUG "%s: BAD\n", ndev->name);
866}
867
868/* rx_irq
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400869 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 */
871static void FASTCALL(rx_irq(struct net_device *ndev));
872static void fastcall rx_irq(struct net_device *ndev)
873{
874 struct ns83820 *dev = PRIV(ndev);
875 struct rx_info *info = &dev->rx_info;
876 unsigned next_rx;
877 int rx_rc, len;
878 u32 cmdsts, *desc;
879 unsigned long flags;
880 int nr = 0;
881
882 dprintk("rx_irq(%p)\n", ndev);
883 dprintk("rxdp: %08x, descs: %08lx next_rx[%d]: %p next_empty[%d]: %p\n",
884 readl(dev->base + RXDP),
885 (long)(dev->rx_info.phy_descs),
886 (int)dev->rx_info.next_rx,
887 (dev->rx_info.descs + (DESC_SIZE * dev->rx_info.next_rx)),
888 (int)dev->rx_info.next_empty,
889 (dev->rx_info.descs + (DESC_SIZE * dev->rx_info.next_empty))
890 );
891
892 spin_lock_irqsave(&info->lock, flags);
893 if (!info->up)
894 goto out;
895
896 dprintk("walking descs\n");
897 next_rx = info->next_rx;
898 desc = info->next_rx_desc;
899 while ((CMDSTS_OWN & (cmdsts = le32_to_cpu(desc[DESC_CMDSTS]))) &&
900 (cmdsts != CMDSTS_OWN)) {
901 struct sk_buff *skb;
902 u32 extsts = le32_to_cpu(desc[DESC_EXTSTS]);
903 dma_addr_t bufptr = desc_addr_get(desc + DESC_BUFPTR);
904
905 dprintk("cmdsts: %08x\n", cmdsts);
906 dprintk("link: %08x\n", cpu_to_le32(desc[DESC_LINK]));
907 dprintk("extsts: %08x\n", extsts);
908
909 skb = info->skbs[next_rx];
910 info->skbs[next_rx] = NULL;
911 info->next_rx = (next_rx + 1) % NR_RX_DESC;
912
913 mb();
914 clear_rx_desc(dev, next_rx);
915
916 pci_unmap_single(dev->pci_dev, bufptr,
917 RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
918 len = cmdsts & CMDSTS_LEN_MASK;
919#ifdef NS83820_VLAN_ACCEL_SUPPORT
920 /* NH: As was mentioned below, this chip is kinda
921 * brain dead about vlan tag stripping. Frames
922 * that are 64 bytes with a vlan header appended
923 * like arp frames, or pings, are flagged as Runts
924 * when the tag is stripped and hardware. This
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400925 * also means that the OK bit in the descriptor
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 * is cleared when the frame comes in so we have
927 * to do a specific length check here to make sure
928 * the frame would have been ok, had we not stripped
929 * the tag.
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400930 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 if (likely((CMDSTS_OK & cmdsts) ||
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400932 ((cmdsts & CMDSTS_RUNT) && len >= 56))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933#else
934 if (likely(CMDSTS_OK & cmdsts)) {
935#endif
936 skb_put(skb, len);
937 if (unlikely(!skb))
938 goto netdev_mangle_me_harder_failed;
939 if (cmdsts & CMDSTS_DEST_MULTI)
940 dev->stats.multicast ++;
941 dev->stats.rx_packets ++;
942 dev->stats.rx_bytes += len;
943 if ((extsts & 0x002a0000) && !(extsts & 0x00540000)) {
944 skb->ip_summed = CHECKSUM_UNNECESSARY;
945 } else {
946 skb->ip_summed = CHECKSUM_NONE;
947 }
948 skb->protocol = eth_type_trans(skb, ndev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400949#ifdef NS83820_VLAN_ACCEL_SUPPORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 if(extsts & EXTSTS_VPKT) {
951 unsigned short tag;
952 tag = ntohs(extsts & EXTSTS_VTG_MASK);
953 rx_rc = vlan_hwaccel_rx(skb,dev->vlgrp,tag);
954 } else {
955 rx_rc = netif_rx(skb);
956 }
957#else
958 rx_rc = netif_rx(skb);
959#endif
960 if (NET_RX_DROP == rx_rc) {
961netdev_mangle_me_harder_failed:
962 dev->stats.rx_dropped ++;
963 }
964 } else {
965 kfree_skb(skb);
966 }
967
968 nr++;
969 next_rx = info->next_rx;
970 desc = info->descs + (DESC_SIZE * next_rx);
971 }
972 info->next_rx = next_rx;
973 info->next_rx_desc = info->descs + (DESC_SIZE * next_rx);
974
975out:
976 if (0 && !nr) {
977 Dprintk("dazed: cmdsts_f: %08x\n", cmdsts);
978 }
979
980 spin_unlock_irqrestore(&info->lock, flags);
981}
982
983static void rx_action(unsigned long _dev)
984{
985 struct net_device *ndev = (void *)_dev;
986 struct ns83820 *dev = PRIV(ndev);
987 rx_irq(ndev);
988 writel(ihr, dev->base + IHR);
989
990 spin_lock_irq(&dev->misc_lock);
991 dev->IMR_cache |= ISR_RXDESC;
992 writel(dev->IMR_cache, dev->base + IMR);
993 spin_unlock_irq(&dev->misc_lock);
994
995 rx_irq(ndev);
996 ns83820_rx_kick(ndev);
997}
998
999/* Packet Transmit code
1000 */
1001static inline void kick_tx(struct ns83820 *dev)
1002{
1003 dprintk("kick_tx(%p): tx_idx=%d free_idx=%d\n",
1004 dev, dev->tx_idx, dev->tx_free_idx);
1005 writel(CR_TXE, dev->base + CR);
1006}
1007
1008/* No spinlock needed on the transmit irq path as the interrupt handler is
1009 * serialized.
1010 */
1011static void do_tx_done(struct net_device *ndev)
1012{
1013 struct ns83820 *dev = PRIV(ndev);
1014 u32 cmdsts, tx_done_idx, *desc;
1015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 dprintk("do_tx_done(%p)\n", ndev);
1017 tx_done_idx = dev->tx_done_idx;
1018 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1019
1020 dprintk("tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1021 tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
1022 while ((tx_done_idx != dev->tx_free_idx) &&
1023 !(CMDSTS_OWN & (cmdsts = le32_to_cpu(desc[DESC_CMDSTS]))) ) {
1024 struct sk_buff *skb;
1025 unsigned len;
1026 dma_addr_t addr;
1027
1028 if (cmdsts & CMDSTS_ERR)
1029 dev->stats.tx_errors ++;
1030 if (cmdsts & CMDSTS_OK)
1031 dev->stats.tx_packets ++;
1032 if (cmdsts & CMDSTS_OK)
1033 dev->stats.tx_bytes += cmdsts & 0xffff;
1034
1035 dprintk("tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1036 tx_done_idx, dev->tx_free_idx, cmdsts);
1037 skb = dev->tx_skbs[tx_done_idx];
1038 dev->tx_skbs[tx_done_idx] = NULL;
1039 dprintk("done(%p)\n", skb);
1040
1041 len = cmdsts & CMDSTS_LEN_MASK;
1042 addr = desc_addr_get(desc + DESC_BUFPTR);
1043 if (skb) {
1044 pci_unmap_single(dev->pci_dev,
1045 addr,
1046 len,
1047 PCI_DMA_TODEVICE);
1048 dev_kfree_skb_irq(skb);
1049 atomic_dec(&dev->nr_tx_skbs);
1050 } else
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001051 pci_unmap_page(dev->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 addr,
1053 len,
1054 PCI_DMA_TODEVICE);
1055
1056 tx_done_idx = (tx_done_idx + 1) % NR_TX_DESC;
1057 dev->tx_done_idx = tx_done_idx;
1058 desc[DESC_CMDSTS] = cpu_to_le32(0);
1059 mb();
1060 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1061 }
1062
1063 /* Allow network stack to resume queueing packets after we've
1064 * finished transmitting at least 1/4 of the packets in the queue.
1065 */
1066 if (netif_queue_stopped(ndev) && start_tx_okay(dev)) {
1067 dprintk("start_queue(%p)\n", ndev);
1068 netif_start_queue(ndev);
1069 netif_wake_queue(ndev);
1070 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071}
1072
1073static void ns83820_cleanup_tx(struct ns83820 *dev)
1074{
1075 unsigned i;
1076
1077 for (i=0; i<NR_TX_DESC; i++) {
1078 struct sk_buff *skb = dev->tx_skbs[i];
1079 dev->tx_skbs[i] = NULL;
1080 if (skb) {
1081 u32 *desc = dev->tx_descs + (i * DESC_SIZE);
1082 pci_unmap_single(dev->pci_dev,
1083 desc_addr_get(desc + DESC_BUFPTR),
1084 le32_to_cpu(desc[DESC_CMDSTS]) & CMDSTS_LEN_MASK,
1085 PCI_DMA_TODEVICE);
1086 dev_kfree_skb_irq(skb);
1087 atomic_dec(&dev->nr_tx_skbs);
1088 }
1089 }
1090
1091 memset(dev->tx_descs, 0, NR_TX_DESC * DESC_SIZE * 4);
1092}
1093
1094/* transmit routine. This code relies on the network layer serializing
1095 * its calls in, but will run happily in parallel with the interrupt
1096 * handler. This code currently has provisions for fragmenting tx buffers
1097 * while trying to track down a bug in either the zero copy code or
1098 * the tx fifo (hence the MAX_FRAG_LEN).
1099 */
1100static int ns83820_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1101{
1102 struct ns83820 *dev = PRIV(ndev);
1103 u32 free_idx, cmdsts, extsts;
1104 int nr_free, nr_frags;
1105 unsigned tx_done_idx, last_idx;
1106 dma_addr_t buf;
1107 unsigned len;
1108 skb_frag_t *frag;
1109 int stopped = 0;
1110 int do_intr = 0;
1111 volatile u32 *first_desc;
1112
1113 dprintk("ns83820_hard_start_xmit\n");
1114
1115 nr_frags = skb_shinfo(skb)->nr_frags;
1116again:
1117 if (unlikely(dev->CFG_cache & CFG_LNKSTS)) {
1118 netif_stop_queue(ndev);
1119 if (unlikely(dev->CFG_cache & CFG_LNKSTS))
1120 return 1;
1121 netif_start_queue(ndev);
1122 }
1123
1124 last_idx = free_idx = dev->tx_free_idx;
1125 tx_done_idx = dev->tx_done_idx;
1126 nr_free = (tx_done_idx + NR_TX_DESC-2 - free_idx) % NR_TX_DESC;
1127 nr_free -= 1;
1128 if (nr_free <= nr_frags) {
1129 dprintk("stop_queue - not enough(%p)\n", ndev);
1130 netif_stop_queue(ndev);
1131
1132 /* Check again: we may have raced with a tx done irq */
1133 if (dev->tx_done_idx != tx_done_idx) {
1134 dprintk("restart queue(%p)\n", ndev);
1135 netif_start_queue(ndev);
1136 goto again;
1137 }
1138 return 1;
1139 }
1140
1141 if (free_idx == dev->tx_intr_idx) {
1142 do_intr = 1;
1143 dev->tx_intr_idx = (dev->tx_intr_idx + NR_TX_DESC/4) % NR_TX_DESC;
1144 }
1145
1146 nr_free -= nr_frags;
1147 if (nr_free < MIN_TX_DESC_FREE) {
1148 dprintk("stop_queue - last entry(%p)\n", ndev);
1149 netif_stop_queue(ndev);
1150 stopped = 1;
1151 }
1152
1153 frag = skb_shinfo(skb)->frags;
1154 if (!nr_frags)
1155 frag = NULL;
1156 extsts = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07001157 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 extsts |= EXTSTS_IPPKT;
1159 if (IPPROTO_TCP == skb->nh.iph->protocol)
1160 extsts |= EXTSTS_TCPPKT;
1161 else if (IPPROTO_UDP == skb->nh.iph->protocol)
1162 extsts |= EXTSTS_UDPPKT;
1163 }
1164
1165#ifdef NS83820_VLAN_ACCEL_SUPPORT
1166 if(vlan_tx_tag_present(skb)) {
1167 /* fetch the vlan tag info out of the
1168 * ancilliary data if the vlan code
1169 * is using hw vlan acceleration
1170 */
1171 short tag = vlan_tx_tag_get(skb);
1172 extsts |= (EXTSTS_VPKT | htons(tag));
1173 }
1174#endif
1175
1176 len = skb->len;
1177 if (nr_frags)
1178 len -= skb->data_len;
1179 buf = pci_map_single(dev->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
1180
1181 first_desc = dev->tx_descs + (free_idx * DESC_SIZE);
1182
1183 for (;;) {
1184 volatile u32 *desc = dev->tx_descs + (free_idx * DESC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
1186 dprintk("frag[%3u]: %4u @ 0x%08Lx\n", free_idx, len,
1187 (unsigned long long)buf);
1188 last_idx = free_idx;
1189 free_idx = (free_idx + 1) % NR_TX_DESC;
1190 desc[DESC_LINK] = cpu_to_le32(dev->tx_phy_descs + (free_idx * DESC_SIZE * 4));
1191 desc_addr_set(desc + DESC_BUFPTR, buf);
1192 desc[DESC_EXTSTS] = cpu_to_le32(extsts);
1193
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -04001194 cmdsts = ((nr_frags) ? CMDSTS_MORE : do_intr ? CMDSTS_INTR : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 cmdsts |= (desc == first_desc) ? 0 : CMDSTS_OWN;
1196 cmdsts |= len;
1197 desc[DESC_CMDSTS] = cpu_to_le32(cmdsts);
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 if (!nr_frags)
1200 break;
1201
1202 buf = pci_map_page(dev->pci_dev, frag->page,
1203 frag->page_offset,
1204 frag->size, PCI_DMA_TODEVICE);
1205 dprintk("frag: buf=%08Lx page=%08lx offset=%08lx\n",
1206 (long long)buf, (long) page_to_pfn(frag->page),
1207 frag->page_offset);
1208 len = frag->size;
1209 frag++;
1210 nr_frags--;
1211 }
1212 dprintk("done pkt\n");
1213
1214 spin_lock_irq(&dev->tx_lock);
1215 dev->tx_skbs[last_idx] = skb;
1216 first_desc[DESC_CMDSTS] |= cpu_to_le32(CMDSTS_OWN);
1217 dev->tx_free_idx = free_idx;
1218 atomic_inc(&dev->nr_tx_skbs);
1219 spin_unlock_irq(&dev->tx_lock);
1220
1221 kick_tx(dev);
1222
1223 /* Check again: we may have raced with a tx done irq */
1224 if (stopped && (dev->tx_done_idx != tx_done_idx) && start_tx_okay(dev))
1225 netif_start_queue(ndev);
1226
1227 /* set the transmit start time to catch transmit timeouts */
1228 ndev->trans_start = jiffies;
1229 return 0;
1230}
1231
1232static void ns83820_update_stats(struct ns83820 *dev)
1233{
1234 u8 __iomem *base = dev->base;
1235
1236 /* the DP83820 will freeze counters, so we need to read all of them */
1237 dev->stats.rx_errors += readl(base + 0x60) & 0xffff;
1238 dev->stats.rx_crc_errors += readl(base + 0x64) & 0xffff;
1239 dev->stats.rx_missed_errors += readl(base + 0x68) & 0xffff;
1240 dev->stats.rx_frame_errors += readl(base + 0x6c) & 0xffff;
1241 /*dev->stats.rx_symbol_errors +=*/ readl(base + 0x70);
1242 dev->stats.rx_length_errors += readl(base + 0x74) & 0xffff;
1243 dev->stats.rx_length_errors += readl(base + 0x78) & 0xffff;
1244 /*dev->stats.rx_badopcode_errors += */ readl(base + 0x7c);
1245 /*dev->stats.rx_pause_count += */ readl(base + 0x80);
1246 /*dev->stats.tx_pause_count += */ readl(base + 0x84);
1247 dev->stats.tx_carrier_errors += readl(base + 0x88) & 0xff;
1248}
1249
1250static struct net_device_stats *ns83820_get_stats(struct net_device *ndev)
1251{
1252 struct ns83820 *dev = PRIV(ndev);
1253
1254 /* somewhat overkill */
1255 spin_lock_irq(&dev->misc_lock);
1256 ns83820_update_stats(dev);
1257 spin_unlock_irq(&dev->misc_lock);
1258
1259 return &dev->stats;
1260}
1261
1262static void ns83820_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *info)
1263{
1264 struct ns83820 *dev = PRIV(ndev);
1265 strcpy(info->driver, "ns83820");
1266 strcpy(info->version, VERSION);
1267 strcpy(info->bus_info, pci_name(dev->pci_dev));
1268}
1269
1270static u32 ns83820_get_link(struct net_device *ndev)
1271{
1272 struct ns83820 *dev = PRIV(ndev);
1273 u32 cfg = readl(dev->base + CFG) ^ SPDSTS_POLARITY;
1274 return cfg & CFG_LNKSTS ? 1 : 0;
1275}
1276
Jeff Garzik7282d492006-09-13 14:30:00 -04001277static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 .get_drvinfo = ns83820_get_drvinfo,
1279 .get_link = ns83820_get_link
1280};
1281
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001282/* this function is called in irq context from the ISR */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283static void ns83820_mib_isr(struct ns83820 *dev)
1284{
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001285 unsigned long flags;
1286 spin_lock_irqsave(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 ns83820_update_stats(dev);
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001288 spin_unlock_irqrestore(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289}
1290
1291static void ns83820_do_isr(struct net_device *ndev, u32 isr);
David Howells7d12e782006-10-05 14:55:46 +01001292static irqreturn_t ns83820_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293{
1294 struct net_device *ndev = data;
1295 struct ns83820 *dev = PRIV(ndev);
1296 u32 isr;
1297 dprintk("ns83820_irq(%p)\n", ndev);
1298
1299 dev->ihr = 0;
1300
1301 isr = readl(dev->base + ISR);
1302 dprintk("irq: %08x\n", isr);
1303 ns83820_do_isr(ndev, isr);
1304 return IRQ_HANDLED;
1305}
1306
1307static void ns83820_do_isr(struct net_device *ndev, u32 isr)
1308{
1309 struct ns83820 *dev = PRIV(ndev);
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001310 unsigned long flags;
1311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312#ifdef DEBUG
1313 if (isr & ~(ISR_PHY | ISR_RXDESC | ISR_RXEARLY | ISR_RXOK | ISR_RXERR | ISR_TXIDLE | ISR_TXOK | ISR_TXDESC))
1314 Dprintk("odd isr? 0x%08x\n", isr);
1315#endif
1316
1317 if (ISR_RXIDLE & isr) {
1318 dev->rx_info.idle = 1;
1319 Dprintk("oh dear, we are idle\n");
1320 ns83820_rx_kick(ndev);
1321 }
1322
1323 if ((ISR_RXDESC | ISR_RXOK) & isr) {
1324 prefetch(dev->rx_info.next_rx_desc);
1325
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001326 spin_lock_irqsave(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 dev->IMR_cache &= ~(ISR_RXDESC | ISR_RXOK);
1328 writel(dev->IMR_cache, dev->base + IMR);
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001329 spin_unlock_irqrestore(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
1331 tasklet_schedule(&dev->rx_tasklet);
1332 //rx_irq(ndev);
1333 //writel(4, dev->base + IHR);
1334 }
1335
1336 if ((ISR_RXIDLE | ISR_RXORN | ISR_RXDESC | ISR_RXOK | ISR_RXERR) & isr)
1337 ns83820_rx_kick(ndev);
1338
1339 if (unlikely(ISR_RXSOVR & isr)) {
1340 //printk("overrun: rxsovr\n");
1341 dev->stats.rx_fifo_errors ++;
1342 }
1343
1344 if (unlikely(ISR_RXORN & isr)) {
1345 //printk("overrun: rxorn\n");
1346 dev->stats.rx_fifo_errors ++;
1347 }
1348
1349 if ((ISR_RXRCMP & isr) && dev->rx_info.up)
1350 writel(CR_RXE, dev->base + CR);
1351
1352 if (ISR_TXIDLE & isr) {
1353 u32 txdp;
1354 txdp = readl(dev->base + TXDP);
1355 dprintk("txdp: %08x\n", txdp);
1356 txdp -= dev->tx_phy_descs;
1357 dev->tx_idx = txdp / (DESC_SIZE * 4);
1358 if (dev->tx_idx >= NR_TX_DESC) {
1359 printk(KERN_ALERT "%s: BUG -- txdp out of range\n", ndev->name);
1360 dev->tx_idx = 0;
1361 }
1362 /* The may have been a race between a pci originated read
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001363 * and the descriptor update from the cpu. Just in case,
1364 * kick the transmitter if the hardware thinks it is on a
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 * different descriptor than we are.
1366 */
1367 if (dev->tx_idx != dev->tx_free_idx)
1368 kick_tx(dev);
1369 }
1370
1371 /* Defer tx ring processing until more than a minimum amount of
1372 * work has accumulated
1373 */
1374 if ((ISR_TXDESC | ISR_TXIDLE | ISR_TXOK | ISR_TXERR) & isr) {
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001375 spin_lock_irqsave(&dev->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 do_tx_done(ndev);
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001377 spin_unlock_irqrestore(&dev->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
1379 /* Disable TxOk if there are no outstanding tx packets.
1380 */
1381 if ((dev->tx_done_idx == dev->tx_free_idx) &&
1382 (dev->IMR_cache & ISR_TXOK)) {
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001383 spin_lock_irqsave(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 dev->IMR_cache &= ~ISR_TXOK;
1385 writel(dev->IMR_cache, dev->base + IMR);
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001386 spin_unlock_irqrestore(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 }
1388 }
1389
1390 /* The TxIdle interrupt can come in before the transmit has
1391 * completed. Normally we reap packets off of the combination
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001392 * of TxDesc and TxIdle and leave TxOk disabled (since it
1393 * occurs on every packet), but when no further irqs of this
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 * nature are expected, we must enable TxOk.
1395 */
1396 if ((ISR_TXIDLE & isr) && (dev->tx_done_idx != dev->tx_free_idx)) {
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001397 spin_lock_irqsave(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 dev->IMR_cache |= ISR_TXOK;
1399 writel(dev->IMR_cache, dev->base + IMR);
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001400 spin_unlock_irqrestore(&dev->misc_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 }
1402
1403 /* MIB interrupt: one of the statistics counters is about to overflow */
1404 if (unlikely(ISR_MIB & isr))
1405 ns83820_mib_isr(dev);
1406
1407 /* PHY: Link up/down/negotiation state change */
1408 if (unlikely(ISR_PHY & isr))
1409 phy_intr(ndev);
1410
1411#if 0 /* Still working on the interrupt mitigation strategy */
1412 if (dev->ihr)
1413 writel(dev->ihr, dev->base + IHR);
1414#endif
1415}
1416
1417static void ns83820_do_reset(struct ns83820 *dev, u32 which)
1418{
1419 Dprintk("resetting chip...\n");
1420 writel(which, dev->base + CR);
1421 do {
1422 schedule();
1423 } while (readl(dev->base + CR) & which);
1424 Dprintk("okay!\n");
1425}
1426
1427static int ns83820_stop(struct net_device *ndev)
1428{
1429 struct ns83820 *dev = PRIV(ndev);
1430
1431 /* FIXME: protect against interrupt handler? */
1432 del_timer_sync(&dev->tx_watchdog);
1433
1434 /* disable interrupts */
1435 writel(0, dev->base + IMR);
1436 writel(0, dev->base + IER);
1437 readl(dev->base + IER);
1438
1439 dev->rx_info.up = 0;
1440 synchronize_irq(dev->pci_dev->irq);
1441
1442 ns83820_do_reset(dev, CR_RST);
1443
1444 synchronize_irq(dev->pci_dev->irq);
1445
1446 spin_lock_irq(&dev->misc_lock);
1447 dev->IMR_cache &= ~(ISR_TXURN | ISR_TXIDLE | ISR_TXERR | ISR_TXDESC | ISR_TXOK);
1448 spin_unlock_irq(&dev->misc_lock);
1449
1450 ns83820_cleanup_rx(dev);
1451 ns83820_cleanup_tx(dev);
1452
1453 return 0;
1454}
1455
1456static void ns83820_tx_timeout(struct net_device *ndev)
1457{
1458 struct ns83820 *dev = PRIV(ndev);
1459 u32 tx_done_idx, *desc;
1460 unsigned long flags;
1461
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001462 spin_lock_irqsave(&dev->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
1464 tx_done_idx = dev->tx_done_idx;
1465 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1466
1467 printk(KERN_INFO "%s: tx_timeout: tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1468 ndev->name,
1469 tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
1470
1471#if defined(DEBUG)
1472 {
1473 u32 isr;
1474 isr = readl(dev->base + ISR);
1475 printk("irq: %08x imr: %08x\n", isr, dev->IMR_cache);
1476 ns83820_do_isr(ndev, isr);
1477 }
1478#endif
1479
1480 do_tx_done(ndev);
1481
1482 tx_done_idx = dev->tx_done_idx;
1483 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1484
1485 printk(KERN_INFO "%s: after: tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1486 ndev->name,
1487 tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
1488
Ingo Molnar3a10cce2006-06-30 02:25:06 -07001489 spin_unlock_irqrestore(&dev->tx_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490}
1491
1492static void ns83820_tx_watch(unsigned long data)
1493{
1494 struct net_device *ndev = (void *)data;
1495 struct ns83820 *dev = PRIV(ndev);
1496
1497#if defined(DEBUG)
1498 printk("ns83820_tx_watch: %u %u %d\n",
1499 dev->tx_done_idx, dev->tx_free_idx, atomic_read(&dev->nr_tx_skbs)
1500 );
1501#endif
1502
1503 if (time_after(jiffies, ndev->trans_start + 1*HZ) &&
1504 dev->tx_done_idx != dev->tx_free_idx) {
1505 printk(KERN_DEBUG "%s: ns83820_tx_watch: %u %u %d\n",
1506 ndev->name,
1507 dev->tx_done_idx, dev->tx_free_idx,
1508 atomic_read(&dev->nr_tx_skbs));
1509 ns83820_tx_timeout(ndev);
1510 }
1511
1512 mod_timer(&dev->tx_watchdog, jiffies + 2*HZ);
1513}
1514
1515static int ns83820_open(struct net_device *ndev)
1516{
1517 struct ns83820 *dev = PRIV(ndev);
1518 unsigned i;
1519 u32 desc;
1520 int ret;
1521
1522 dprintk("ns83820_open\n");
1523
1524 writel(0, dev->base + PQCR);
1525
1526 ret = ns83820_setup_rx(ndev);
1527 if (ret)
1528 goto failed;
1529
1530 memset(dev->tx_descs, 0, 4 * NR_TX_DESC * DESC_SIZE);
1531 for (i=0; i<NR_TX_DESC; i++) {
1532 dev->tx_descs[(i * DESC_SIZE) + DESC_LINK]
1533 = cpu_to_le32(
1534 dev->tx_phy_descs
1535 + ((i+1) % NR_TX_DESC) * DESC_SIZE * 4);
1536 }
1537
1538 dev->tx_idx = 0;
1539 dev->tx_done_idx = 0;
1540 desc = dev->tx_phy_descs;
1541 writel(0, dev->base + TXDP_HI);
1542 writel(desc, dev->base + TXDP);
1543
1544 init_timer(&dev->tx_watchdog);
1545 dev->tx_watchdog.data = (unsigned long)ndev;
1546 dev->tx_watchdog.function = ns83820_tx_watch;
1547 mod_timer(&dev->tx_watchdog, jiffies + 2*HZ);
1548
1549 netif_start_queue(ndev); /* FIXME: wait for phy to come up */
1550
1551 return 0;
1552
1553failed:
1554 ns83820_stop(ndev);
1555 return ret;
1556}
1557
1558static void ns83820_getmac(struct ns83820 *dev, u8 *mac)
1559{
1560 unsigned i;
1561 for (i=0; i<3; i++) {
1562 u32 data;
Adrian Bunk48888cc2005-11-05 20:01:47 +01001563
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 /* Read from the perfect match memory: this is loaded by
1565 * the chip from the EEPROM via the EELOAD self test.
1566 */
1567 writel(i*2, dev->base + RFCR);
1568 data = readl(dev->base + RFDR);
Adrian Bunk48888cc2005-11-05 20:01:47 +01001569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 *mac++ = data;
1571 *mac++ = data >> 8;
1572 }
1573}
1574
1575static int ns83820_change_mtu(struct net_device *ndev, int new_mtu)
1576{
1577 if (new_mtu > RX_BUF_SIZE)
1578 return -EINVAL;
1579 ndev->mtu = new_mtu;
1580 return 0;
1581}
1582
1583static void ns83820_set_multicast(struct net_device *ndev)
1584{
1585 struct ns83820 *dev = PRIV(ndev);
1586 u8 __iomem *rfcr = dev->base + RFCR;
1587 u32 and_mask = 0xffffffff;
1588 u32 or_mask = 0;
1589 u32 val;
1590
1591 if (ndev->flags & IFF_PROMISC)
1592 or_mask |= RFCR_AAU | RFCR_AAM;
1593 else
1594 and_mask &= ~(RFCR_AAU | RFCR_AAM);
1595
1596 if (ndev->flags & IFF_ALLMULTI)
1597 or_mask |= RFCR_AAM;
1598 else
1599 and_mask &= ~RFCR_AAM;
1600
1601 spin_lock_irq(&dev->misc_lock);
1602 val = (readl(rfcr) & and_mask) | or_mask;
1603 /* Ramit : RFCR Write Fix doc says RFEN must be 0 modify other bits */
1604 writel(val & ~RFCR_RFEN, rfcr);
1605 writel(val, rfcr);
1606 spin_unlock_irq(&dev->misc_lock);
1607}
1608
1609static void ns83820_run_bist(struct net_device *ndev, const char *name, u32 enable, u32 done, u32 fail)
1610{
1611 struct ns83820 *dev = PRIV(ndev);
1612 int timed_out = 0;
Marcelo Feitoza Parisiff5688a2006-01-09 18:37:15 -08001613 unsigned long start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 u32 status;
1615 int loops = 0;
1616
1617 dprintk("%s: start %s\n", ndev->name, name);
1618
1619 start = jiffies;
1620
1621 writel(enable, dev->base + PTSCR);
1622 for (;;) {
1623 loops++;
1624 status = readl(dev->base + PTSCR);
1625 if (!(status & enable))
1626 break;
1627 if (status & done)
1628 break;
1629 if (status & fail)
1630 break;
Marcelo Feitoza Parisiff5688a2006-01-09 18:37:15 -08001631 if (time_after_eq(jiffies, start + HZ)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 timed_out = 1;
1633 break;
1634 }
Nishanth Aravamudan3173c892005-09-11 02:09:55 -07001635 schedule_timeout_uninterruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 }
1637
1638 if (status & fail)
1639 printk(KERN_INFO "%s: %s failed! (0x%08x & 0x%08x)\n",
1640 ndev->name, name, status, fail);
1641 else if (timed_out)
1642 printk(KERN_INFO "%s: run_bist %s timed out! (%08x)\n",
1643 ndev->name, name, status);
1644
1645 dprintk("%s: done %s in %d loops\n", ndev->name, name, loops);
1646}
1647
1648#ifdef PHY_CODE_IS_FINISHED
1649static void ns83820_mii_write_bit(struct ns83820 *dev, int bit)
1650{
1651 /* drive MDC low */
1652 dev->MEAR_cache &= ~MEAR_MDC;
1653 writel(dev->MEAR_cache, dev->base + MEAR);
1654 readl(dev->base + MEAR);
1655
1656 /* enable output, set bit */
1657 dev->MEAR_cache |= MEAR_MDDIR;
1658 if (bit)
1659 dev->MEAR_cache |= MEAR_MDIO;
1660 else
1661 dev->MEAR_cache &= ~MEAR_MDIO;
1662
1663 /* set the output bit */
1664 writel(dev->MEAR_cache, dev->base + MEAR);
1665 readl(dev->base + MEAR);
1666
1667 /* Wait. Max clock rate is 2.5MHz, this way we come in under 1MHz */
1668 udelay(1);
1669
1670 /* drive MDC high causing the data bit to be latched */
1671 dev->MEAR_cache |= MEAR_MDC;
1672 writel(dev->MEAR_cache, dev->base + MEAR);
1673 readl(dev->base + MEAR);
1674
1675 /* Wait again... */
1676 udelay(1);
1677}
1678
1679static int ns83820_mii_read_bit(struct ns83820 *dev)
1680{
1681 int bit;
1682
1683 /* drive MDC low, disable output */
1684 dev->MEAR_cache &= ~MEAR_MDC;
1685 dev->MEAR_cache &= ~MEAR_MDDIR;
1686 writel(dev->MEAR_cache, dev->base + MEAR);
1687 readl(dev->base + MEAR);
1688
1689 /* Wait. Max clock rate is 2.5MHz, this way we come in under 1MHz */
1690 udelay(1);
1691
1692 /* drive MDC high causing the data bit to be latched */
1693 bit = (readl(dev->base + MEAR) & MEAR_MDIO) ? 1 : 0;
1694 dev->MEAR_cache |= MEAR_MDC;
1695 writel(dev->MEAR_cache, dev->base + MEAR);
1696
1697 /* Wait again... */
1698 udelay(1);
1699
1700 return bit;
1701}
1702
1703static unsigned ns83820_mii_read_reg(struct ns83820 *dev, unsigned phy, unsigned reg)
1704{
1705 unsigned data = 0;
1706 int i;
1707
1708 /* read some garbage so that we eventually sync up */
1709 for (i=0; i<64; i++)
1710 ns83820_mii_read_bit(dev);
1711
1712 ns83820_mii_write_bit(dev, 0); /* start */
1713 ns83820_mii_write_bit(dev, 1);
1714 ns83820_mii_write_bit(dev, 1); /* opcode read */
1715 ns83820_mii_write_bit(dev, 0);
1716
1717 /* write out the phy address: 5 bits, msb first */
1718 for (i=0; i<5; i++)
1719 ns83820_mii_write_bit(dev, phy & (0x10 >> i));
1720
1721 /* write out the register address, 5 bits, msb first */
1722 for (i=0; i<5; i++)
1723 ns83820_mii_write_bit(dev, reg & (0x10 >> i));
1724
1725 ns83820_mii_read_bit(dev); /* turn around cycles */
1726 ns83820_mii_read_bit(dev);
1727
1728 /* read in the register data, 16 bits msb first */
1729 for (i=0; i<16; i++) {
1730 data <<= 1;
1731 data |= ns83820_mii_read_bit(dev);
1732 }
1733
1734 return data;
1735}
1736
1737static unsigned ns83820_mii_write_reg(struct ns83820 *dev, unsigned phy, unsigned reg, unsigned data)
1738{
1739 int i;
1740
1741 /* read some garbage so that we eventually sync up */
1742 for (i=0; i<64; i++)
1743 ns83820_mii_read_bit(dev);
1744
1745 ns83820_mii_write_bit(dev, 0); /* start */
1746 ns83820_mii_write_bit(dev, 1);
1747 ns83820_mii_write_bit(dev, 0); /* opcode read */
1748 ns83820_mii_write_bit(dev, 1);
1749
1750 /* write out the phy address: 5 bits, msb first */
1751 for (i=0; i<5; i++)
1752 ns83820_mii_write_bit(dev, phy & (0x10 >> i));
1753
1754 /* write out the register address, 5 bits, msb first */
1755 for (i=0; i<5; i++)
1756 ns83820_mii_write_bit(dev, reg & (0x10 >> i));
1757
1758 ns83820_mii_read_bit(dev); /* turn around cycles */
1759 ns83820_mii_read_bit(dev);
1760
1761 /* read in the register data, 16 bits msb first */
1762 for (i=0; i<16; i++)
1763 ns83820_mii_write_bit(dev, (data >> (15 - i)) & 1);
1764
1765 return data;
1766}
1767
1768static void ns83820_probe_phy(struct net_device *ndev)
1769{
1770 struct ns83820 *dev = PRIV(ndev);
1771 static int first;
1772 int i;
1773#define MII_PHYIDR1 0x02
1774#define MII_PHYIDR2 0x03
1775
1776#if 0
1777 if (!first) {
1778 unsigned tmp;
1779 ns83820_mii_read_reg(dev, 1, 0x09);
1780 ns83820_mii_write_reg(dev, 1, 0x10, 0x0d3e);
1781
1782 tmp = ns83820_mii_read_reg(dev, 1, 0x00);
1783 ns83820_mii_write_reg(dev, 1, 0x00, tmp | 0x8000);
1784 udelay(1300);
1785 ns83820_mii_read_reg(dev, 1, 0x09);
1786 }
1787#endif
1788 first = 1;
1789
1790 for (i=1; i<2; i++) {
1791 int j;
1792 unsigned a, b;
1793 a = ns83820_mii_read_reg(dev, i, MII_PHYIDR1);
1794 b = ns83820_mii_read_reg(dev, i, MII_PHYIDR2);
1795
1796 //printk("%s: phy %d: 0x%04x 0x%04x\n",
1797 // ndev->name, i, a, b);
1798
1799 for (j=0; j<0x16; j+=4) {
1800 dprintk("%s: [0x%02x] %04x %04x %04x %04x\n",
1801 ndev->name, j,
1802 ns83820_mii_read_reg(dev, i, 0 + j),
1803 ns83820_mii_read_reg(dev, i, 1 + j),
1804 ns83820_mii_read_reg(dev, i, 2 + j),
1805 ns83820_mii_read_reg(dev, i, 3 + j)
1806 );
1807 }
1808 }
1809 {
1810 unsigned a, b;
1811 /* read firmware version: memory addr is 0x8402 and 0x8403 */
1812 ns83820_mii_write_reg(dev, 1, 0x16, 0x000d);
1813 ns83820_mii_write_reg(dev, 1, 0x1e, 0x810e);
1814 a = ns83820_mii_read_reg(dev, 1, 0x1d);
1815
1816 ns83820_mii_write_reg(dev, 1, 0x16, 0x000d);
1817 ns83820_mii_write_reg(dev, 1, 0x1e, 0x810e);
1818 b = ns83820_mii_read_reg(dev, 1, 0x1d);
1819 dprintk("version: 0x%04x 0x%04x\n", a, b);
1820 }
1821}
1822#endif
1823
1824static int __devinit ns83820_init_one(struct pci_dev *pci_dev, const struct pci_device_id *id)
1825{
1826 struct net_device *ndev;
1827 struct ns83820 *dev;
1828 long addr;
1829 int err;
1830 int using_dac = 0;
1831
1832 /* See if we can set the dma mask early on; failure is fatal. */
Matthias Gehre910638a2006-03-28 01:56:48 -08001833 if (sizeof(dma_addr_t) == 8 &&
1834 !pci_set_dma_mask(pci_dev, DMA_64BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 using_dac = 1;
Matthias Gehre910638a2006-03-28 01:56:48 -08001836 } else if (!pci_set_dma_mask(pci_dev, DMA_32BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 using_dac = 0;
1838 } else {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001839 dev_warn(&pci_dev->dev, "pci_set_dma_mask failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 return -ENODEV;
1841 }
1842
1843 ndev = alloc_etherdev(sizeof(struct ns83820));
1844 dev = PRIV(ndev);
David Howellsc4028952006-11-22 14:57:56 +00001845 dev->ndev = ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 err = -ENOMEM;
1847 if (!dev)
1848 goto out;
1849
1850 spin_lock_init(&dev->rx_info.lock);
1851 spin_lock_init(&dev->tx_lock);
1852 spin_lock_init(&dev->misc_lock);
1853 dev->pci_dev = pci_dev;
1854
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 SET_MODULE_OWNER(ndev);
1856 SET_NETDEV_DEV(ndev, &pci_dev->dev);
1857
David Howellsc4028952006-11-22 14:57:56 +00001858 INIT_WORK(&dev->tq_refill, queue_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 tasklet_init(&dev->rx_tasklet, rx_action, (unsigned long)ndev);
1860
1861 err = pci_enable_device(pci_dev);
1862 if (err) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001863 dev_info(&pci_dev->dev, "pci_enable_dev failed: %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 goto out_free;
1865 }
1866
1867 pci_set_master(pci_dev);
1868 addr = pci_resource_start(pci_dev, 1);
1869 dev->base = ioremap_nocache(addr, PAGE_SIZE);
1870 dev->tx_descs = pci_alloc_consistent(pci_dev,
1871 4 * DESC_SIZE * NR_TX_DESC, &dev->tx_phy_descs);
1872 dev->rx_info.descs = pci_alloc_consistent(pci_dev,
1873 4 * DESC_SIZE * NR_RX_DESC, &dev->rx_info.phy_descs);
1874 err = -ENOMEM;
1875 if (!dev->base || !dev->tx_descs || !dev->rx_info.descs)
1876 goto out_disable;
1877
1878 dprintk("%p: %08lx %p: %08lx\n",
1879 dev->tx_descs, (long)dev->tx_phy_descs,
1880 dev->rx_info.descs, (long)dev->rx_info.phy_descs);
1881
1882 /* disable interrupts */
1883 writel(0, dev->base + IMR);
1884 writel(0, dev->base + IER);
1885 readl(dev->base + IER);
1886
1887 dev->IMR_cache = 0;
1888
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001889 err = request_irq(pci_dev->irq, ns83820_irq, IRQF_SHARED,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 DRV_NAME, ndev);
1891 if (err) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001892 dev_info(&pci_dev->dev, "unable to register irq %d, err %d\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001893 pci_dev->irq, err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 goto out_disable;
1895 }
1896
1897 /*
1898 * FIXME: we are holding rtnl_lock() over obscenely long area only
1899 * because some of the setup code uses dev->name. It's Wrong(tm) -
1900 * we should be using driver-specific names for all that stuff.
1901 * For now that will do, but we really need to come back and kill
1902 * most of the dev_alloc_name() users later.
1903 */
1904 rtnl_lock();
1905 err = dev_alloc_name(ndev, ndev->name);
1906 if (err < 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001907 dev_info(&pci_dev->dev, "unable to get netdev name: %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 goto out_free_irq;
1909 }
1910
1911 printk("%s: ns83820.c: 0x22c: %08x, subsystem: %04x:%04x\n",
1912 ndev->name, le32_to_cpu(readl(dev->base + 0x22c)),
1913 pci_dev->subsystem_vendor, pci_dev->subsystem_device);
1914
1915 ndev->open = ns83820_open;
1916 ndev->stop = ns83820_stop;
1917 ndev->hard_start_xmit = ns83820_hard_start_xmit;
1918 ndev->get_stats = ns83820_get_stats;
1919 ndev->change_mtu = ns83820_change_mtu;
1920 ndev->set_multicast_list = ns83820_set_multicast;
1921 SET_ETHTOOL_OPS(ndev, &ops);
1922 ndev->tx_timeout = ns83820_tx_timeout;
1923 ndev->watchdog_timeo = 5 * HZ;
1924 pci_set_drvdata(pci_dev, ndev);
1925
1926 ns83820_do_reset(dev, CR_RST);
1927
1928 /* Must reset the ram bist before running it */
1929 writel(PTSCR_RBIST_RST, dev->base + PTSCR);
1930 ns83820_run_bist(ndev, "sram bist", PTSCR_RBIST_EN,
1931 PTSCR_RBIST_DONE, PTSCR_RBIST_FAIL);
1932 ns83820_run_bist(ndev, "eeprom bist", PTSCR_EEBIST_EN, 0,
1933 PTSCR_EEBIST_FAIL);
1934 ns83820_run_bist(ndev, "eeprom load", PTSCR_EELOAD_EN, 0, 0);
1935
1936 /* I love config registers */
1937 dev->CFG_cache = readl(dev->base + CFG);
1938
1939 if ((dev->CFG_cache & CFG_PCI64_DET)) {
1940 printk(KERN_INFO "%s: detected 64 bit PCI data bus.\n",
1941 ndev->name);
1942 /*dev->CFG_cache |= CFG_DATA64_EN;*/
1943 if (!(dev->CFG_cache & CFG_DATA64_EN))
1944 printk(KERN_INFO "%s: EEPROM did not enable 64 bit bus. Disabled.\n",
1945 ndev->name);
1946 } else
1947 dev->CFG_cache &= ~(CFG_DATA64_EN);
1948
1949 dev->CFG_cache &= (CFG_TBI_EN | CFG_MRM_DIS | CFG_MWI_DIS |
1950 CFG_T64ADDR | CFG_DATA64_EN | CFG_EXT_125 |
1951 CFG_M64ADDR);
1952 dev->CFG_cache |= CFG_PINT_DUPSTS | CFG_PINT_LNKSTS | CFG_PINT_SPDSTS |
1953 CFG_EXTSTS_EN | CFG_EXD | CFG_PESEL;
1954 dev->CFG_cache |= CFG_REQALG;
1955 dev->CFG_cache |= CFG_POW;
1956 dev->CFG_cache |= CFG_TMRTEST;
1957
1958 /* When compiled with 64 bit addressing, we must always enable
1959 * the 64 bit descriptor format.
1960 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001961 if (sizeof(dma_addr_t) == 8)
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -04001962 dev->CFG_cache |= CFG_M64ADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 if (using_dac)
1964 dev->CFG_cache |= CFG_T64ADDR;
1965
1966 /* Big endian mode does not seem to do what the docs suggest */
1967 dev->CFG_cache &= ~CFG_BEM;
1968
1969 /* setup optical transceiver if we have one */
1970 if (dev->CFG_cache & CFG_TBI_EN) {
1971 printk(KERN_INFO "%s: enabling optical transceiver\n",
1972 ndev->name);
1973 writel(readl(dev->base + GPIOR) | 0x3e8, dev->base + GPIOR);
1974
1975 /* setup auto negotiation feature advertisement */
1976 writel(readl(dev->base + TANAR)
1977 | TANAR_HALF_DUP | TANAR_FULL_DUP,
1978 dev->base + TANAR);
1979
1980 /* start auto negotiation */
1981 writel(TBICR_MR_AN_ENABLE | TBICR_MR_RESTART_AN,
1982 dev->base + TBICR);
1983 writel(TBICR_MR_AN_ENABLE, dev->base + TBICR);
1984 dev->linkstate = LINK_AUTONEGOTIATE;
1985
1986 dev->CFG_cache |= CFG_MODE_1000;
1987 }
1988
1989 writel(dev->CFG_cache, dev->base + CFG);
1990 dprintk("CFG: %08x\n", dev->CFG_cache);
1991
1992 if (reset_phy) {
1993 printk(KERN_INFO "%s: resetting phy\n", ndev->name);
1994 writel(dev->CFG_cache | CFG_PHY_RST, dev->base + CFG);
1995 msleep(10);
1996 writel(dev->CFG_cache, dev->base + CFG);
1997 }
1998
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001999#if 0 /* Huh? This sets the PCI latency register. Should be done via
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 * the PCI layer. FIXME.
2001 */
2002 if (readl(dev->base + SRR))
2003 writel(readl(dev->base+0x20c) | 0xfe00, dev->base + 0x20c);
2004#endif
2005
2006 /* Note! The DMA burst size interacts with packet
2007 * transmission, such that the largest packet that
2008 * can be transmitted is 8192 - FLTH - burst size.
2009 * If only the transmit fifo was larger...
2010 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002011 /* Ramit : 1024 DMA is not a good idea, it ends up banging
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 * some DELL and COMPAQ SMP systems */
2013 writel(TXCFG_CSI | TXCFG_HBI | TXCFG_ATP | TXCFG_MXDMA512
2014 | ((1600 / 32) * 0x100),
2015 dev->base + TXCFG);
2016
2017 /* Flush the interrupt holdoff timer */
2018 writel(0x000, dev->base + IHR);
2019 writel(0x100, dev->base + IHR);
2020 writel(0x000, dev->base + IHR);
2021
2022 /* Set Rx to full duplex, don't accept runt, errored, long or length
2023 * range errored packets. Use 512 byte DMA.
2024 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002025 /* Ramit : 1024 DMA is not a good idea, it ends up banging
2026 * some DELL and COMPAQ SMP systems
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 * Turn on ALP, only we are accpeting Jumbo Packets */
2028 writel(RXCFG_AEP | RXCFG_ARP | RXCFG_AIRL | RXCFG_RX_FD
2029 | RXCFG_STRIPCRC
2030 //| RXCFG_ALP
2031 | (RXCFG_MXDMA512) | 0, dev->base + RXCFG);
2032
2033 /* Disable priority queueing */
2034 writel(0, dev->base + PQCR);
2035
2036 /* Enable IP checksum validation and detetion of VLAN headers.
2037 * Note: do not set the reject options as at least the 0x102
2038 * revision of the chip does not properly accept IP fragments
2039 * at least for UDP.
2040 */
2041 /* Ramit : Be sure to turn on RXCFG_ARP if VLAN's are enabled, since
2042 * the MAC it calculates the packetsize AFTER stripping the VLAN
2043 * header, and if a VLAN Tagged packet of 64 bytes is received (like
2044 * a ping with a VLAN header) then the card, strips the 4 byte VLAN
2045 * tag and then checks the packet size, so if RXCFG_ARP is not enabled,
2046 * it discrards it!. These guys......
2047 * also turn on tag stripping if hardware acceleration is enabled
2048 */
2049#ifdef NS83820_VLAN_ACCEL_SUPPORT
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002050#define VRCR_INIT_VALUE (VRCR_IPEN|VRCR_VTDEN|VRCR_VTREN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051#else
2052#define VRCR_INIT_VALUE (VRCR_IPEN|VRCR_VTDEN)
2053#endif
2054 writel(VRCR_INIT_VALUE, dev->base + VRCR);
2055
2056 /* Enable per-packet TCP/UDP/IP checksumming
2057 * and per packet vlan tag insertion if
2058 * vlan hardware acceleration is enabled
2059 */
2060#ifdef NS83820_VLAN_ACCEL_SUPPORT
2061#define VTCR_INIT_VALUE (VTCR_PPCHK|VTCR_VPPTI)
2062#else
2063#define VTCR_INIT_VALUE VTCR_PPCHK
2064#endif
2065 writel(VTCR_INIT_VALUE, dev->base + VTCR);
2066
2067 /* Ramit : Enable async and sync pause frames */
2068 /* writel(0, dev->base + PCR); */
2069 writel((PCR_PS_MCAST | PCR_PS_DA | PCR_PSEN | PCR_FFLO_4K |
2070 PCR_FFHI_8K | PCR_STLO_4 | PCR_STHI_8 | PCR_PAUSE_CNT),
2071 dev->base + PCR);
2072
2073 /* Disable Wake On Lan */
2074 writel(0, dev->base + WCSR);
2075
2076 ns83820_getmac(dev, ndev->dev_addr);
2077
2078 /* Yes, we support dumb IP checksum on transmit */
2079 ndev->features |= NETIF_F_SG;
2080 ndev->features |= NETIF_F_IP_CSUM;
2081
2082#ifdef NS83820_VLAN_ACCEL_SUPPORT
2083 /* We also support hardware vlan acceleration */
2084 ndev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2085 ndev->vlan_rx_register = ns83820_vlan_rx_register;
2086 ndev->vlan_rx_kill_vid = ns83820_vlan_rx_kill_vid;
2087#endif
2088
2089 if (using_dac) {
2090 printk(KERN_INFO "%s: using 64 bit addressing.\n",
2091 ndev->name);
2092 ndev->features |= NETIF_F_HIGHDMA;
2093 }
2094
2095 printk(KERN_INFO "%s: ns83820 v" VERSION ": DP83820 v%u.%u: %02x:%02x:%02x:%02x:%02x:%02x io=0x%08lx irq=%d f=%s\n",
2096 ndev->name,
2097 (unsigned)readl(dev->base + SRR) >> 8,
2098 (unsigned)readl(dev->base + SRR) & 0xff,
2099 ndev->dev_addr[0], ndev->dev_addr[1],
2100 ndev->dev_addr[2], ndev->dev_addr[3],
2101 ndev->dev_addr[4], ndev->dev_addr[5],
2102 addr, pci_dev->irq,
2103 (ndev->features & NETIF_F_HIGHDMA) ? "h,sg" : "sg"
2104 );
2105
2106#ifdef PHY_CODE_IS_FINISHED
2107 ns83820_probe_phy(ndev);
2108#endif
2109
2110 err = register_netdevice(ndev);
2111 if (err) {
2112 printk(KERN_INFO "ns83820: unable to register netdev: %d\n", err);
2113 goto out_cleanup;
2114 }
2115 rtnl_unlock();
2116
2117 return 0;
2118
2119out_cleanup:
2120 writel(0, dev->base + IMR); /* paranoia */
2121 writel(0, dev->base + IER);
2122 readl(dev->base + IER);
2123out_free_irq:
2124 rtnl_unlock();
2125 free_irq(pci_dev->irq, ndev);
2126out_disable:
2127 if (dev->base)
2128 iounmap(dev->base);
2129 pci_free_consistent(pci_dev, 4 * DESC_SIZE * NR_TX_DESC, dev->tx_descs, dev->tx_phy_descs);
2130 pci_free_consistent(pci_dev, 4 * DESC_SIZE * NR_RX_DESC, dev->rx_info.descs, dev->rx_info.phy_descs);
2131 pci_disable_device(pci_dev);
2132out_free:
2133 free_netdev(ndev);
2134 pci_set_drvdata(pci_dev, NULL);
2135out:
2136 return err;
2137}
2138
2139static void __devexit ns83820_remove_one(struct pci_dev *pci_dev)
2140{
2141 struct net_device *ndev = pci_get_drvdata(pci_dev);
2142 struct ns83820 *dev = PRIV(ndev); /* ok even if NULL */
2143
2144 if (!ndev) /* paranoia */
2145 return;
2146
2147 writel(0, dev->base + IMR); /* paranoia */
2148 writel(0, dev->base + IER);
2149 readl(dev->base + IER);
2150
2151 unregister_netdev(ndev);
2152 free_irq(dev->pci_dev->irq, ndev);
2153 iounmap(dev->base);
2154 pci_free_consistent(dev->pci_dev, 4 * DESC_SIZE * NR_TX_DESC,
2155 dev->tx_descs, dev->tx_phy_descs);
2156 pci_free_consistent(dev->pci_dev, 4 * DESC_SIZE * NR_RX_DESC,
2157 dev->rx_info.descs, dev->rx_info.phy_descs);
2158 pci_disable_device(dev->pci_dev);
2159 free_netdev(ndev);
2160 pci_set_drvdata(pci_dev, NULL);
2161}
2162
2163static struct pci_device_id ns83820_pci_tbl[] = {
2164 { 0x100b, 0x0022, PCI_ANY_ID, PCI_ANY_ID, 0, .driver_data = 0, },
2165 { 0, },
2166};
2167
2168static struct pci_driver driver = {
2169 .name = "ns83820",
2170 .id_table = ns83820_pci_tbl,
2171 .probe = ns83820_init_one,
2172 .remove = __devexit_p(ns83820_remove_one),
2173#if 0 /* FIXME: implement */
2174 .suspend = ,
2175 .resume = ,
2176#endif
2177};
2178
2179
2180static int __init ns83820_init(void)
2181{
2182 printk(KERN_INFO "ns83820.c: National Semiconductor DP83820 10/100/1000 driver.\n");
Jeff Garzik29917622006-08-19 17:48:59 -04002183 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184}
2185
2186static void __exit ns83820_exit(void)
2187{
2188 pci_unregister_driver(&driver);
2189}
2190
2191MODULE_AUTHOR("Benjamin LaHaise <bcrl@kvack.org>");
2192MODULE_DESCRIPTION("National Semiconductor DP83820 10/100/1000 driver");
2193MODULE_LICENSE("GPL");
2194
2195MODULE_DEVICE_TABLE(pci, ns83820_pci_tbl);
2196
2197module_param(lnksts, int, 0);
2198MODULE_PARM_DESC(lnksts, "Polarity of LNKSTS bit");
2199
2200module_param(ihr, int, 0);
2201MODULE_PARM_DESC(ihr, "Time in 100 us increments to delay interrupts (range 0-127)");
2202
2203module_param(reset_phy, int, 0);
2204MODULE_PARM_DESC(reset_phy, "Set to 1 to reset the PHY on startup");
2205
2206module_init(ns83820_init);
2207module_exit(ns83820_exit);