blob: 5dfae80264b9bbc0e14155c048054330f5de35a1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995 Waldorf GmbH
Ralf Baechle966f4402006-03-15 11:36:31 +00007 * Copyright (C) 1994 - 2000, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
Ralf Baechle70342282013-01-22 12:59:30 +010010 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12#ifndef _ASM_IO_H
13#define _ASM_IO_H
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/compiler.h>
16#include <linux/kernel.h>
17#include <linux/types.h>
Jim Quinlan92d11592012-09-06 11:36:55 -040018#include <linux/irqflags.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/addrspace.h>
Yoichi Yuasa893a0572012-07-18 14:12:01 -070021#include <asm/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/byteorder.h>
23#include <asm/cpu.h>
24#include <asm/cpu-features.h>
Ralf Baechle140c1722006-12-07 15:35:43 +010025#include <asm-generic/iomap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/page.h>
27#include <asm/pgtable-bits.h>
28#include <asm/processor.h>
Ralf Baechlefe00f942005-03-01 19:22:29 +000029#include <asm/string.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +000031#include <ioremap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <mangle-port.h>
33
34/*
35 * Slowdown I/O port space accesses for antique hardware.
36 */
37#undef CONF_SLOWDOWN_IO
38
39/*
Maciej W. Rozycki4912ba72005-02-22 21:49:17 +000040 * Raw operations are never swapped in software. OTOH values that raw
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * operations are working on may or may not have been swapped by the bus
42 * hardware. An example use would be for flash memory that's used for
43 * execute in place.
44 */
Ralf Baechle21a151d2007-10-11 23:46:15 +010045# define __raw_ioswabb(a, x) (x)
46# define __raw_ioswabw(a, x) (x)
47# define __raw_ioswabl(a, x) (x)
48# define __raw_ioswabq(a, x) (x)
49# define ____raw_ioswabq(a, x) (x)
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Atsushi Nemotoa84331372006-02-17 01:36:24 +090051/* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define IO_SPACE_LIMIT 0xffff
54
55/*
56 * On MIPS I/O ports are memory mapped, so we access them using normal
57 * load/store instructions. mips_io_port_base is the virtual address to
58 * which all ports are being mapped. For sake of efficiency some code
59 * assumes that this is an address that can be loaded with a single lui
60 * instruction, so the lower 16 bits must be zero. Should be true on
61 * on any sane architecture; generic code does not use this assumption.
62 */
Nick Desaulniersc4062302019-07-29 14:10:12 -070063extern unsigned long mips_io_port_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Ralf Baechle966f4402006-03-15 11:36:31 +000065static inline void set_io_port_base(unsigned long base)
66{
Nick Desaulniersc4062302019-07-29 14:10:12 -070067 mips_io_port_base = base;
Ralf Baechle966f4402006-03-15 11:36:31 +000068}
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/*
71 * Thanks to James van Artsdalen for a better timing-fix than
72 * the two short jumps: using outb's to a nonexistent port seems
73 * to guarantee better timings even on fast machines.
74 *
75 * On the other hand, I'd like to be sure of a non-existent port:
76 * I feel a bit unsafe about using 0x80 (should be safe, though)
77 *
78 * Linus
79 *
80 */
81
82#define __SLOW_DOWN_IO \
83 __asm__ __volatile__( \
84 "sb\t$0,0x80(%0)" \
85 : : "r" (mips_io_port_base));
86
87#ifdef CONF_SLOWDOWN_IO
88#ifdef REALLY_SLOW_IO
89#define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
90#else
91#define SLOW_DOWN_IO __SLOW_DOWN_IO
92#endif
93#else
94#define SLOW_DOWN_IO
95#endif
96
97/*
98 * virt_to_phys - map virtual addresses to physical
99 * @address: address to remap
100 *
101 * The returned physical address is the physical (CPU) mapping for
102 * the memory address given. It is only valid to use this function on
103 * addresses directly mapped or allocated via kmalloc.
104 *
105 * This function does not give bus mappings for DMA transfers. In
106 * almost all conceivable cases a device driver should not be using
107 * this function
108 */
Franck Bui-Huu99e3b942006-10-19 13:19:59 +0200109static inline unsigned long virt_to_phys(volatile const void *address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110{
David Daney49c426b2013-05-07 17:11:16 +0000111 return __pa(address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112}
113
114/*
115 * phys_to_virt - map physical address to virtual
116 * @address: address to remap
117 *
118 * The returned virtual address is a current CPU mapping for
119 * the memory address given. It is only valid to use this function on
120 * addresses that have a kernel mapping
121 *
122 * This function does not handle bus mappings for DMA transfers. In
123 * almost all conceivable cases a device driver should not be using
124 * this function
125 */
126static inline void * phys_to_virt(unsigned long address)
127{
Franck Bui-Huu6f284a22007-01-10 09:44:05 +0100128 return (void *)(address + PAGE_OFFSET - PHYS_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129}
130
131/*
132 * ISA I/O bus memory addresses are 1:1 with the physical address.
133 */
Paul Burton65d84b62018-07-27 18:23:19 -0700134static inline unsigned long isa_virt_to_bus(volatile void *address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
Paul Burton65d84b62018-07-27 18:23:19 -0700136 return virt_to_phys(address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137}
138
Paul Burton65d84b62018-07-27 18:23:19 -0700139static inline void *isa_bus_to_virt(unsigned long address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140{
Paul Burton65d84b62018-07-27 18:23:19 -0700141 return phys_to_virt(address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
143
144#define isa_page_to_bus page_to_phys
145
146/*
147 * However PCI ones are not necessarily 1:1 and therefore these interfaces
148 * are forbidden in portable PCI drivers.
149 *
150 * Allow them for x86 for legacy drivers, though.
151 */
152#define virt_to_bus virt_to_phys
153#define bus_to_virt phys_to_virt
154
155/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 * Change "struct page" to physical address.
157 */
158#define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
159
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100160extern void __iomem * __ioremap(phys_addr_t offset, phys_addr_t size, unsigned long flags);
Ralf Baechled89e36d2006-10-19 14:21:47 +0100161extern void __iounmap(const volatile void __iomem *addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Markos Chandras78857612013-06-17 08:09:00 +0000163#ifndef CONFIG_PCI
164struct pci_dev;
165static inline void pci_iounmap(struct pci_dev *dev, void __iomem *addr) {}
166#endif
167
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100168static inline void __iomem * __ioremap_mode(phys_addr_t offset, unsigned long size,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 unsigned long flags)
170{
Atsushi Nemoto5ddcb3c2007-06-26 01:14:01 +0900171 void __iomem *addr = plat_ioremap(offset, size, flags);
172
173 if (addr)
174 return addr;
175
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100176#define __IS_LOW512(addr) (!((phys_addr_t)(addr) & (phys_addr_t) ~0x1fffffffULL))
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 if (cpu_has_64bit_addresses) {
179 u64 base = UNCAC_BASE;
180
181 /*
182 * R10000 supports a 2 bit uncached attribute therefore
183 * UNCAC_BASE may not equal IO_BASE.
184 */
185 if (flags == _CACHE_UNCACHED)
186 base = (u64) IO_BASE;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000187 return (void __iomem *) (unsigned long) (base + offset);
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000188 } else if (__builtin_constant_p(offset) &&
189 __builtin_constant_p(size) && __builtin_constant_p(flags)) {
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100190 phys_addr_t phys_addr, last_addr;
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000191
192 phys_addr = fixup_bigphys_addr(offset, size);
193
194 /* Don't allow wraparound or zero size. */
195 last_addr = phys_addr + size - 1;
196 if (!size || last_addr < phys_addr)
197 return NULL;
198
199 /*
200 * Map uncached objects in the low 512MB of address
201 * space using KSEG1.
202 */
203 if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
204 flags == _CACHE_UNCACHED)
Atsushi Nemotoc0cf5002007-07-11 23:12:00 +0900205 return (void __iomem *)
206 (unsigned long)CKSEG1ADDR(phys_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 }
208
209 return __ioremap(offset, size, flags);
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000210
211#undef __IS_LOW512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
214/*
215 * ioremap - map bus memory into CPU space
216 * @offset: bus address of the memory
217 * @size: size of the resource to map
218 *
219 * ioremap performs a platform specific sequence of operations to
220 * make bus memory CPU accessible via the readb/readw/readl/writeb/
221 * writew/writel functions and the other mmio helpers. The returned
222 * address is not guaranteed to be usable directly as a virtual
223 * address.
224 */
225#define ioremap(offset, size) \
226 __ioremap_mode((offset), (size), _CACHE_UNCACHED)
227
228/*
229 * ioremap_nocache - map bus memory into CPU space
230 * @offset: bus address of the memory
231 * @size: size of the resource to map
232 *
233 * ioremap_nocache performs a platform specific sequence of operations to
234 * make bus memory CPU accessible via the readb/readw/readl/writeb/
235 * writew/writel functions and the other mmio helpers. The returned
236 * address is not guaranteed to be usable directly as a virtual
237 * address.
238 *
239 * This version of ioremap ensures that the memory is marked uncachable
240 * on the CPU as well as honouring existing caching rules from things like
241 * the PCI bus. Note that there are other caches and buffers on many
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300242 * busses. In particular driver authors should read up on PCI writes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 *
244 * It's useful if some control registers are in such an area and
245 * write combining or read caching is not desirable:
246 */
247#define ioremap_nocache(offset, size) \
248 __ioremap_mode((offset), (size), _CACHE_UNCACHED)
Ben Hutchingsda11f982015-10-06 00:56:56 +0100249#define ioremap_uc ioremap_nocache
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
251/*
Ralf Baechle70342282013-01-22 12:59:30 +0100252 * ioremap_cachable - map bus memory into CPU space
253 * @offset: bus address of the memory
254 * @size: size of the resource to map
Ralf Baechle778e2ac2006-02-28 17:04:20 +0000255 *
256 * ioremap_nocache performs a platform specific sequence of operations to
257 * make bus memory CPU accessible via the readb/readw/readl/writeb/
258 * writew/writel functions and the other mmio helpers. The returned
259 * address is not guaranteed to be usable directly as a virtual
260 * address.
261 *
262 * This version of ioremap ensures that the memory is marked cachable by
Ralf Baechle70342282013-01-22 12:59:30 +0100263 * the CPU. Also enables full write-combining. Useful for some
Ralf Baechle778e2ac2006-02-28 17:04:20 +0000264 * memory-like regions on I/O busses.
265 */
266#define ioremap_cachable(offset, size) \
Chris Dearman35133692007-09-19 00:58:24 +0100267 __ioremap_mode((offset), (size), _page_cachable_default)
Maciej W. Rozyckia68f3762016-01-09 02:05:31 +0000268#define ioremap_cache ioremap_cachable
Ralf Baechle778e2ac2006-02-28 17:04:20 +0000269
270/*
Ralf Baechle70342282013-01-22 12:59:30 +0100271 * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * requests a cachable mapping, ioremap_uncached_accelerated requests a
273 * mapping using the uncached accelerated mode which isn't supported on
274 * all processors.
275 */
276#define ioremap_cacheable_cow(offset, size) \
277 __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
278#define ioremap_uncached_accelerated(offset, size) \
279 __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
280
Ralf Baechled89e36d2006-10-19 14:21:47 +0100281static inline void iounmap(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282{
Atsushi Nemoto5ddcb3c2007-06-26 01:14:01 +0900283 if (plat_iounmap(addr))
284 return;
285
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000286#define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
287
288 if (cpu_has_64bit_addresses ||
289 (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 return;
291
292 __iounmap(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000294#undef __IS_KSEG1
295}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Huacai Chen1e820da2016-03-03 09:45:13 +0800297#if defined(CONFIG_CPU_CAVIUM_OCTEON) || defined(CONFIG_LOONGSON3_ENHANCEMENT)
298#define war_io_reorder_wmb() wmb()
David Daney8faca492008-12-11 15:33:29 -0800299#else
Huacai Chen1e820da2016-03-03 09:45:13 +0800300#define war_io_reorder_wmb() do { } while (0)
David Daney8faca492008-12-11 15:33:29 -0800301#endif
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303#define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
304 \
305static inline void pfx##write##bwlq(type val, \
306 volatile void __iomem *mem) \
307{ \
308 volatile type *__mem; \
309 type __val; \
310 \
Huacai Chen1e820da2016-03-03 09:45:13 +0800311 war_io_reorder_wmb(); \
David Daney8faca492008-12-11 15:33:29 -0800312 \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
314 \
Atsushi Nemotoa84331372006-02-17 01:36:24 +0900315 __val = pfx##ioswab##bwlq(__mem, val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 \
Ralf Baechle70342282013-01-22 12:59:30 +0100317 if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 *__mem = __val; \
319 else if (cpu_has_64bits) { \
320 unsigned long __flags; \
321 type __tmp; \
322 \
323 if (irq) \
324 local_irq_save(__flags); \
325 __asm__ __volatile__( \
Ralf Baechlea809d462014-03-30 13:20:10 +0200326 ".set arch=r4000" "\t\t# __writeq""\n\t" \
Ralf Baechle70342282013-01-22 12:59:30 +0100327 "dsll32 %L0, %L0, 0" "\n\t" \
328 "dsrl32 %L0, %L0, 0" "\n\t" \
329 "dsll32 %M0, %M0, 0" "\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 "or %L0, %L0, %M0" "\n\t" \
331 "sd %L0, %2" "\n\t" \
332 ".set mips0" "\n" \
333 : "=r" (__tmp) \
Ralf Baechleb77bb372011-06-30 14:43:14 +0100334 : "0" (__val), "m" (*__mem)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 if (irq) \
336 local_irq_restore(__flags); \
337 } else \
338 BUG(); \
339} \
340 \
Atsushi Nemotob887d3f2006-02-09 00:57:44 +0900341static inline type pfx##read##bwlq(const volatile void __iomem *mem) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342{ \
343 volatile type *__mem; \
344 type __val; \
345 \
346 __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
347 \
Ralf Baechle70342282013-01-22 12:59:30 +0100348 if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 __val = *__mem; \
350 else if (cpu_has_64bits) { \
351 unsigned long __flags; \
352 \
Thiemo Seufer049b13c2005-02-21 11:44:31 +0000353 if (irq) \
354 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 __asm__ __volatile__( \
Ralf Baechlea809d462014-03-30 13:20:10 +0200356 ".set arch=r4000" "\t\t# __readq" "\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 "ld %L0, %1" "\n\t" \
Ralf Baechle70342282013-01-22 12:59:30 +0100358 "dsra32 %M0, %L0, 0" "\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 "sll %L0, %L0, 0" "\n\t" \
360 ".set mips0" "\n" \
361 : "=r" (__val) \
Ralf Baechleb77bb372011-06-30 14:43:14 +0100362 : "m" (*__mem)); \
Thiemo Seufer049b13c2005-02-21 11:44:31 +0000363 if (irq) \
364 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 } else { \
366 __val = 0; \
367 BUG(); \
368 } \
369 \
Atsushi Nemotoa84331372006-02-17 01:36:24 +0900370 return pfx##ioswab##bwlq(__mem, __val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371}
372
373#define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
374 \
375static inline void pfx##out##bwlq##p(type val, unsigned long port) \
376{ \
377 volatile type *__addr; \
378 type __val; \
379 \
Huacai Chen1e820da2016-03-03 09:45:13 +0800380 war_io_reorder_wmb(); \
David Daney8faca492008-12-11 15:33:29 -0800381 \
Atsushi Nemotoa84331372006-02-17 01:36:24 +0900382 __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 \
Atsushi Nemotoa84331372006-02-17 01:36:24 +0900384 __val = pfx##ioswab##bwlq(__addr, val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 \
Ralf Baechle9d58f302005-09-23 20:02:38 +0000386 /* Really, we want this to be atomic */ \
387 BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
388 \
389 *__addr = __val; \
390 slow; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391} \
392 \
393static inline type pfx##in##bwlq##p(unsigned long port) \
394{ \
395 volatile type *__addr; \
396 type __val; \
397 \
Atsushi Nemotoa84331372006-02-17 01:36:24 +0900398 __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 \
Ralf Baechle9d58f302005-09-23 20:02:38 +0000400 BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
401 \
402 __val = *__addr; \
403 slow; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 \
Huacai Chen344d6152018-06-12 17:54:42 +0800405 /* prevent prefetching of coherent DMA data prematurely */ \
406 rmb(); \
Atsushi Nemotoa84331372006-02-17 01:36:24 +0900407 return pfx##ioswab##bwlq(__addr, __val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
410#define __BUILD_MEMORY_PFX(bus, bwlq, type) \
411 \
412__BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
413
Ralf Baechle9d58f302005-09-23 20:02:38 +0000414#define BUILDIO_MEM(bwlq, type) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416__BUILD_MEMORY_PFX(__raw_, bwlq, type) \
Maciej W. Rozycki4912ba72005-02-22 21:49:17 +0000417__BUILD_MEMORY_PFX(, bwlq, type) \
Al Viro290f10a2005-12-07 23:12:54 -0500418__BUILD_MEMORY_PFX(__mem_, bwlq, type) \
Ralf Baechle9d58f302005-09-23 20:02:38 +0000419
420BUILDIO_MEM(b, u8)
421BUILDIO_MEM(w, u16)
422BUILDIO_MEM(l, u32)
423BUILDIO_MEM(q, u64)
424
425#define __BUILD_IOPORT_PFX(bus, bwlq, type) \
426 __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
427 __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
428
429#define BUILDIO_IOPORT(bwlq, type) \
430 __BUILD_IOPORT_PFX(, bwlq, type) \
Al Viro290f10a2005-12-07 23:12:54 -0500431 __BUILD_IOPORT_PFX(__mem_, bwlq, type)
Ralf Baechle9d58f302005-09-23 20:02:38 +0000432
433BUILDIO_IOPORT(b, u8)
434BUILDIO_IOPORT(w, u16)
435BUILDIO_IOPORT(l, u32)
436#ifdef CONFIG_64BIT
437BUILDIO_IOPORT(q, u64)
438#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440#define __BUILDIO(bwlq, type) \
441 \
Maciej W. Rozycki4912ba72005-02-22 21:49:17 +0000442__BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444__BUILDIO(q, u64)
445
446#define readb_relaxed readb
447#define readw_relaxed readw
448#define readl_relaxed readl
449#define readq_relaxed readq
450
Florian Fainelliedd42012013-05-31 13:07:44 +0000451#define writeb_relaxed writeb
452#define writew_relaxed writew
453#define writel_relaxed writel
454#define writeq_relaxed writeq
455
Florian Fainellif868ba22009-12-16 11:29:06 +0100456#define readb_be(addr) \
457 __raw_readb((__force unsigned *)(addr))
458#define readw_be(addr) \
459 be16_to_cpu(__raw_readw((__force unsigned *)(addr)))
460#define readl_be(addr) \
461 be32_to_cpu(__raw_readl((__force unsigned *)(addr)))
462#define readq_be(addr) \
463 be64_to_cpu(__raw_readq((__force unsigned *)(addr)))
464
465#define writeb_be(val, addr) \
466 __raw_writeb((val), (__force unsigned *)(addr))
467#define writew_be(val, addr) \
468 __raw_writew(cpu_to_be16((val)), (__force unsigned *)(addr))
469#define writel_be(val, addr) \
470 __raw_writel(cpu_to_be32((val)), (__force unsigned *)(addr))
471#define writeq_be(val, addr) \
472 __raw_writeq(cpu_to_be64((val)), (__force unsigned *)(addr))
473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474/*
475 * Some code tests for these symbols
476 */
477#define readq readq
478#define writeq writeq
479
480#define __BUILD_MEMORY_STRING(bwlq, type) \
481 \
Arnaud Giersch99289a42005-11-13 00:38:18 +0100482static inline void writes##bwlq(volatile void __iomem *mem, \
483 const void *addr, unsigned int count) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{ \
Arnaud Giersch99289a42005-11-13 00:38:18 +0100485 const volatile type *__addr = addr; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 \
487 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500488 __mem_write##bwlq(*__addr, mem); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 __addr++; \
490 } \
491} \
492 \
493static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
494 unsigned int count) \
495{ \
496 volatile type *__addr = addr; \
497 \
498 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500499 *__addr = __mem_read##bwlq(mem); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 __addr++; \
501 } \
502}
503
504#define __BUILD_IOPORT_STRING(bwlq, type) \
505 \
Ralf Baechleecba36d2005-04-18 14:54:43 +0000506static inline void outs##bwlq(unsigned long port, const void *addr, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 unsigned int count) \
508{ \
Ralf Baechleecba36d2005-04-18 14:54:43 +0000509 const volatile type *__addr = addr; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 \
511 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500512 __mem_out##bwlq(*__addr, port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 __addr++; \
514 } \
515} \
516 \
517static inline void ins##bwlq(unsigned long port, void *addr, \
518 unsigned int count) \
519{ \
520 volatile type *__addr = addr; \
521 \
522 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500523 *__addr = __mem_in##bwlq(port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 __addr++; \
525 } \
526}
527
528#define BUILDSTRING(bwlq, type) \
529 \
530__BUILD_MEMORY_STRING(bwlq, type) \
531__BUILD_IOPORT_STRING(bwlq, type)
532
533BUILDSTRING(b, u8)
534BUILDSTRING(w, u16)
535BUILDSTRING(l, u32)
Ralf Baechle9d58f302005-09-23 20:02:38 +0000536#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537BUILDSTRING(q, u64)
Ralf Baechle9d58f302005-09-23 20:02:38 +0000538#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
540
David Daney8faca492008-12-11 15:33:29 -0800541#ifdef CONFIG_CPU_CAVIUM_OCTEON
542#define mmiowb() wmb()
543#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544/* Depends on MIPS II instruction set */
545#define mmiowb() asm volatile ("sync" ::: "memory")
David Daney8faca492008-12-11 15:33:29 -0800546#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Ralf Baechlefe00f942005-03-01 19:22:29 +0000548static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
549{
550 memset((void __force *) addr, val, count);
551}
552static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
553{
554 memcpy(dst, (void __force *) src, count);
555}
556static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
557{
558 memcpy((void __force *) dst, src, count);
559}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
561/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 * The caches on some architectures aren't dma-coherent and have need to
563 * handle this in software. There are three types of operations that
564 * can be applied to dma buffers.
565 *
566 * - dma_cache_wback_inv(start, size) makes caches and coherent by
567 * writing the content of the caches back to memory, if necessary.
568 * The function also invalidates the affected part of the caches as
569 * necessary before DMA transfers from outside to memory.
570 * - dma_cache_wback(start, size) makes caches and coherent by
571 * writing the content of the caches back to memory, if necessary.
572 * The function also invalidates the affected part of the caches as
573 * necessary before DMA transfers from outside to memory.
574 * - dma_cache_inv(start, size) invalidates the affected parts of the
575 * caches. Dirty lines of the caches may be written back or simply
576 * be discarded. This operation is necessary before dma operations
577 * to the memory.
Ralf Baechle622a9ed2007-10-16 23:29:42 -0700578 *
579 * This API used to be exported; it now is for arch code internal use only.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 */
Manuel Lauss80057112014-02-20 14:59:22 +0100581#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
584extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
585extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
586
Ralf Baechle21a151d2007-10-11 23:46:15 +0100587#define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start, size)
588#define dma_cache_wback(start, size) _dma_cache_wback(start, size)
589#define dma_cache_inv(start, size) _dma_cache_inv(start, size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
591#else /* Sane hardware */
592
Ralf Baechle70342282013-01-22 12:59:30 +0100593#define dma_cache_wback_inv(start,size) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 do { (void) (start); (void) (size); } while (0)
595#define dma_cache_wback(start,size) \
596 do { (void) (start); (void) (size); } while (0)
597#define dma_cache_inv(start,size) \
598 do { (void) (start); (void) (size); } while (0)
599
Manuel Lauss80057112014-02-20 14:59:22 +0100600#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602/*
603 * Read a 32-bit register that requires a 64-bit read cycle on the bus.
604 * Avoid interrupt mucking, just adjust the address for 4-byte access.
605 * Assume the addresses are 8-byte aligned.
606 */
607#ifdef __MIPSEB__
608#define __CSR_32_ADJUST 4
609#else
610#define __CSR_32_ADJUST 0
611#endif
612
Ralf Baechle21a151d2007-10-11 23:46:15 +0100613#define csr_out32(v, a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614#define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
615
616/*
617 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
618 * access
619 */
620#define xlate_dev_mem_ptr(p) __va(p)
621
622/*
623 * Convert a virtual cached pointer to an uncached pointer
624 */
625#define xlate_dev_kmem_ptr(p) p
626
627#endif /* _ASM_IO_H */