blob: 0e1ba071e764e1a79a6dfde45df01088cd27982f [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090026#include <mach/sysmmu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090027
28static struct clk clk_sclk_hdmi27m = {
29 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +090030 .rate = 27000000,
31};
32
Jongpill Leeb99380e2010-08-18 22:16:45 +090033static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +090035};
36
37static struct clk clk_sclk_usbphy0 = {
38 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +090039 .rate = 27000000,
40};
41
42static struct clk clk_sclk_usbphy1 = {
43 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +090044};
45
Boojin Kimbf856fb2011-09-02 09:44:36 +090046static struct clk dummy_apb_pclk = {
47 .name = "apb_pclk",
48 .id = -1,
49};
50
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090051static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +090052{
53 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
54}
55
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090056static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090057{
58 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
59}
60
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090061static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090062{
63 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
64}
65
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090066static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090067{
68 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
69}
70
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090071static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +090072{
73 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
74}
75
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090076static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090077{
78 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
79}
80
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090081static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090082{
83 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
84}
85
KyongHo Chob0b6ff02011-03-07 09:10:24 +090086static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
87{
88 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
89}
90
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090091static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090092{
93 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
94}
95
KyongHo Chob0b6ff02011-03-07 09:10:24 +090096static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
97{
98 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
99}
100
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900101static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900102{
103 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
104}
105
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900106static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900107{
108 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
109}
110
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900111static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900112{
113 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
114}
115
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900116static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900117{
118 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
119}
120
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900121static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900122{
123 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
124}
125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900126static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900127{
128 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
129}
130
Changhwan Younc8bef142010-07-27 17:52:39 +0900131/* Core list of CMU_CPU side */
132
133static struct clksrc_clk clk_mout_apll = {
134 .clk = {
135 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900136 },
137 .sources = &clk_src_apll,
138 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900139};
140
141static struct clksrc_clk clk_sclk_apll = {
142 .clk = {
143 .name = "sclk_apll",
Jongpill Lee3ff31022010-08-18 22:20:31 +0900144 .parent = &clk_mout_apll.clk,
145 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900146 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
147};
148
149static struct clksrc_clk clk_mout_epll = {
150 .clk = {
151 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900152 },
153 .sources = &clk_src_epll,
154 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
155};
156
157static struct clksrc_clk clk_mout_mpll = {
158 .clk = {
159 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900160 },
161 .sources = &clk_src_mpll,
162 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
163};
164
165static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900166 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900167 [1] = &clk_mout_mpll.clk,
168};
169
170static struct clksrc_sources clkset_moutcore = {
171 .sources = clkset_moutcore_list,
172 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
173};
174
175static struct clksrc_clk clk_moutcore = {
176 .clk = {
177 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900178 },
179 .sources = &clkset_moutcore,
180 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
181};
182
183static struct clksrc_clk clk_coreclk = {
184 .clk = {
185 .name = "core_clk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900186 .parent = &clk_moutcore.clk,
187 },
188 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
189};
190
191static struct clksrc_clk clk_armclk = {
192 .clk = {
193 .name = "armclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900194 .parent = &clk_coreclk.clk,
195 },
196};
197
198static struct clksrc_clk clk_aclk_corem0 = {
199 .clk = {
200 .name = "aclk_corem0",
Changhwan Younc8bef142010-07-27 17:52:39 +0900201 .parent = &clk_coreclk.clk,
202 },
203 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
204};
205
206static struct clksrc_clk clk_aclk_cores = {
207 .clk = {
208 .name = "aclk_cores",
Changhwan Younc8bef142010-07-27 17:52:39 +0900209 .parent = &clk_coreclk.clk,
210 },
211 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
212};
213
214static struct clksrc_clk clk_aclk_corem1 = {
215 .clk = {
216 .name = "aclk_corem1",
Changhwan Younc8bef142010-07-27 17:52:39 +0900217 .parent = &clk_coreclk.clk,
218 },
219 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
220};
221
222static struct clksrc_clk clk_periphclk = {
223 .clk = {
224 .name = "periphclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900225 .parent = &clk_coreclk.clk,
226 },
227 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
228};
229
Changhwan Younc8bef142010-07-27 17:52:39 +0900230/* Core list of CMU_CORE side */
231
232static struct clk *clkset_corebus_list[] = {
233 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900234 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900235};
236
237static struct clksrc_sources clkset_mout_corebus = {
238 .sources = clkset_corebus_list,
239 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
240};
241
242static struct clksrc_clk clk_mout_corebus = {
243 .clk = {
244 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900245 },
246 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900247 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900248};
249
250static struct clksrc_clk clk_sclk_dmc = {
251 .clk = {
252 .name = "sclk_dmc",
Changhwan Younc8bef142010-07-27 17:52:39 +0900253 .parent = &clk_mout_corebus.clk,
254 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900255 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900256};
257
258static struct clksrc_clk clk_aclk_cored = {
259 .clk = {
260 .name = "aclk_cored",
Changhwan Younc8bef142010-07-27 17:52:39 +0900261 .parent = &clk_sclk_dmc.clk,
262 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900263 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900264};
265
266static struct clksrc_clk clk_aclk_corep = {
267 .clk = {
268 .name = "aclk_corep",
Changhwan Younc8bef142010-07-27 17:52:39 +0900269 .parent = &clk_aclk_cored.clk,
270 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900271 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900272};
273
274static struct clksrc_clk clk_aclk_acp = {
275 .clk = {
276 .name = "aclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900277 .parent = &clk_mout_corebus.clk,
278 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900279 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900280};
281
282static struct clksrc_clk clk_pclk_acp = {
283 .clk = {
284 .name = "pclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900285 .parent = &clk_aclk_acp.clk,
286 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900287 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900288};
289
290/* Core list of CMU_TOP side */
291
292static struct clk *clkset_aclk_top_list[] = {
293 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900294 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900295};
296
Kukjin Kim9e235522010-08-18 22:06:02 +0900297static struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900298 .sources = clkset_aclk_top_list,
299 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
300};
301
302static struct clksrc_clk clk_aclk_200 = {
303 .clk = {
304 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900305 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900306 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900307 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
308 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
309};
310
Changhwan Younc8bef142010-07-27 17:52:39 +0900311static struct clksrc_clk clk_aclk_100 = {
312 .clk = {
313 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900314 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900315 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900316 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
317 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
318};
319
Changhwan Younc8bef142010-07-27 17:52:39 +0900320static struct clksrc_clk clk_aclk_160 = {
321 .clk = {
322 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900323 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900324 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900325 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
326 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
327};
328
Changhwan Younc8bef142010-07-27 17:52:39 +0900329static struct clksrc_clk clk_aclk_133 = {
330 .clk = {
331 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900332 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900333 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900334 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
335 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
336};
337
338static struct clk *clkset_vpllsrc_list[] = {
339 [0] = &clk_fin_vpll,
340 [1] = &clk_sclk_hdmi27m,
341};
342
343static struct clksrc_sources clkset_vpllsrc = {
344 .sources = clkset_vpllsrc_list,
345 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
346};
347
348static struct clksrc_clk clk_vpllsrc = {
349 .clk = {
350 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900351 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900352 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900353 },
354 .sources = &clkset_vpllsrc,
355 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
356};
357
358static struct clk *clkset_sclk_vpll_list[] = {
359 [0] = &clk_vpllsrc.clk,
360 [1] = &clk_fout_vpll,
361};
362
363static struct clksrc_sources clkset_sclk_vpll = {
364 .sources = clkset_sclk_vpll_list,
365 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
366};
367
368static struct clksrc_clk clk_sclk_vpll = {
369 .clk = {
370 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900371 },
372 .sources = &clkset_sclk_vpll,
373 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
374};
375
Kukjin Kim957c4612011-01-04 17:58:22 +0900376static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900377 {
378 .name = "timers",
Changhwan Younc8bef142010-07-27 17:52:39 +0900379 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900380 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900381 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900382 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900383 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900384 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900385 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900386 .ctrlbit = (1 << 4),
387 }, {
388 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900389 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900390 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900391 .ctrlbit = (1 << 5),
392 }, {
393 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900394 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900395 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900396 .ctrlbit = (1 << 0),
397 }, {
398 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900399 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900400 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900401 .ctrlbit = (1 << 1),
402 }, {
403 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900404 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900405 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900406 .ctrlbit = (1 << 2),
407 }, {
408 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900409 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900410 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900411 .ctrlbit = (1 << 3),
412 }, {
413 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900414 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900415 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900416 .ctrlbit = (1 << 0),
417 }, {
418 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900419 .devname = "exynos4-fb.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900420 .enable = exynos4_clk_ip_lcd1_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900421 .ctrlbit = (1 << 0),
422 }, {
Abhilash Kesavan40360212011-03-15 18:35:24 +0900423 .name = "sataphy",
Abhilash Kesavan40360212011-03-15 18:35:24 +0900424 .parent = &clk_aclk_133.clk,
425 .enable = exynos4_clk_ip_fsys_ctrl,
426 .ctrlbit = (1 << 3),
427 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900428 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900429 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900430 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900431 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900432 .ctrlbit = (1 << 5),
433 }, {
434 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900435 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900436 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900437 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900438 .ctrlbit = (1 << 6),
439 }, {
440 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900441 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900442 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900443 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900444 .ctrlbit = (1 << 7),
445 }, {
446 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900447 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900448 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900449 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900450 .ctrlbit = (1 << 8),
451 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900452 .name = "dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900453 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900454 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900455 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900456 }, {
457 .name = "sata",
Abhilash Kesavan40360212011-03-15 18:35:24 +0900458 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900459 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900460 .ctrlbit = (1 << 10),
461 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900462 .name = "dma",
Vladimir Zapolskiy2c929422011-08-18 19:24:54 +0900463 .devname = "dma-pl330.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900464 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900465 .ctrlbit = (1 << 0),
466 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900467 .name = "dma",
Vladimir Zapolskiy2c929422011-08-18 19:24:54 +0900468 .devname = "dma-pl330.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900469 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900470 .ctrlbit = (1 << 1),
471 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900472 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900473 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900474 .ctrlbit = (1 << 15),
475 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900476 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900477 .enable = exynos4_clk_ip_perir_ctrl,
478 .ctrlbit = (1 << 16),
479 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900480 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900481 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900482 .ctrlbit = (1 << 15),
483 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900484 .name = "watchdog",
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900485 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900486 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .ctrlbit = (1 << 14),
488 }, {
489 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900490 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900491 .ctrlbit = (1 << 12),
492 }, {
493 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900494 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900495 .ctrlbit = (1 << 13),
496 }, {
497 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900498 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900499 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900500 .ctrlbit = (1 << 16),
501 }, {
502 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900503 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900504 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900505 .ctrlbit = (1 << 17),
506 }, {
507 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900508 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900509 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900510 .ctrlbit = (1 << 18),
511 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900512 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900513 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900514 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900515 .ctrlbit = (1 << 19),
516 }, {
517 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900518 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900519 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900520 .ctrlbit = (1 << 20),
521 }, {
522 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900523 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900524 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900525 .ctrlbit = (1 << 21),
526 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900527 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900528 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900529 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900530 .ctrlbit = (1 << 27),
531 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900532 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900533 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900534 .ctrlbit = (1 << 0),
535 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900536 .name = "mfc",
537 .devname = "s5p-mfc",
538 .enable = exynos4_clk_ip_mfc_ctrl,
539 .ctrlbit = (1 << 0),
540 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900541 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900542 .devname = "s3c2440-i2c.0",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900543 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900544 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900545 .ctrlbit = (1 << 6),
546 }, {
547 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900548 .devname = "s3c2440-i2c.1",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900549 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900550 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900551 .ctrlbit = (1 << 7),
552 }, {
553 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900554 .devname = "s3c2440-i2c.2",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900555 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900556 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900557 .ctrlbit = (1 << 8),
558 }, {
559 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900560 .devname = "s3c2440-i2c.3",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900561 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900562 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900563 .ctrlbit = (1 << 9),
564 }, {
565 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900566 .devname = "s3c2440-i2c.4",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900567 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900568 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900569 .ctrlbit = (1 << 10),
570 }, {
571 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900572 .devname = "s3c2440-i2c.5",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900573 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900574 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .ctrlbit = (1 << 11),
576 }, {
577 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900578 .devname = "s3c2440-i2c.6",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900579 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900580 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900581 .ctrlbit = (1 << 12),
582 }, {
583 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900584 .devname = "s3c2440-i2c.7",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900585 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900586 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900587 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900588 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900589 .name = "i2c",
590 .devname = "s3c2440-hdmiphy-i2c",
591 .parent = &clk_aclk_100.clk,
592 .enable = exynos4_clk_ip_peril_ctrl,
593 .ctrlbit = (1 << 14),
594 }, {
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900595 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900596 .enable = exynos4_clk_ip_image_ctrl,
597 .ctrlbit = (1 << 5),
598 }, {
599 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900600 .enable = exynos4_clk_ip_cam_ctrl,
601 .ctrlbit = (1 << 7),
602 }, {
603 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900604 .enable = exynos4_clk_ip_cam_ctrl,
605 .ctrlbit = (1 << 8),
606 }, {
607 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900608 .enable = exynos4_clk_ip_cam_ctrl,
609 .ctrlbit = (1 << 9),
610 }, {
611 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900612 .enable = exynos4_clk_ip_cam_ctrl,
613 .ctrlbit = (1 << 10),
614 }, {
615 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900616 .enable = exynos4_clk_ip_cam_ctrl,
617 .ctrlbit = (1 << 11),
618 }, {
619 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900620 .enable = exynos4_clk_ip_lcd0_ctrl,
621 .ctrlbit = (1 << 4),
622 }, {
623 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900624 .enable = exynos4_clk_ip_lcd1_ctrl,
625 .ctrlbit = (1 << 4),
626 }, {
627 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900628 .enable = exynos4_clk_ip_fsys_ctrl,
629 .ctrlbit = (1 << 18),
630 }, {
631 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900632 .enable = exynos4_clk_ip_image_ctrl,
633 .ctrlbit = (1 << 3),
634 }, {
635 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900636 .enable = exynos4_clk_ip_image_ctrl,
637 .ctrlbit = (1 << 4),
638 }, {
639 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900640 .enable = exynos4_clk_ip_tv_ctrl,
641 .ctrlbit = (1 << 4),
642 }, {
643 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900644 .enable = exynos4_clk_ip_mfc_ctrl,
645 .ctrlbit = (1 << 1),
646 }, {
647 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900648 .enable = exynos4_clk_ip_mfc_ctrl,
649 .ctrlbit = (1 << 2),
650 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900651};
652
653static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900654 {
655 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900656 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900657 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900658 .ctrlbit = (1 << 0),
659 }, {
660 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900661 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900662 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900663 .ctrlbit = (1 << 1),
664 }, {
665 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900666 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900667 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900668 .ctrlbit = (1 << 2),
669 }, {
670 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900671 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900672 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900673 .ctrlbit = (1 << 3),
674 }, {
675 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900676 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900677 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900678 .ctrlbit = (1 << 4),
679 }, {
680 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900681 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900682 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900683 .ctrlbit = (1 << 5),
684 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900685};
686
687static struct clk *clkset_group_list[] = {
688 [0] = &clk_ext_xtal_mux,
689 [1] = &clk_xusbxti,
690 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900691 [3] = &clk_sclk_usbphy0,
692 [4] = &clk_sclk_usbphy1,
693 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900694 [6] = &clk_mout_mpll.clk,
695 [7] = &clk_mout_epll.clk,
696 [8] = &clk_sclk_vpll.clk,
697};
698
699static struct clksrc_sources clkset_group = {
700 .sources = clkset_group_list,
701 .nr_sources = ARRAY_SIZE(clkset_group_list),
702};
703
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900704static struct clk *clkset_mout_g2d0_list[] = {
705 [0] = &clk_mout_mpll.clk,
706 [1] = &clk_sclk_apll.clk,
707};
708
709static struct clksrc_sources clkset_mout_g2d0 = {
710 .sources = clkset_mout_g2d0_list,
711 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
712};
713
714static struct clksrc_clk clk_mout_g2d0 = {
715 .clk = {
716 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900717 },
718 .sources = &clkset_mout_g2d0,
719 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
720};
721
722static struct clk *clkset_mout_g2d1_list[] = {
723 [0] = &clk_mout_epll.clk,
724 [1] = &clk_sclk_vpll.clk,
725};
726
727static struct clksrc_sources clkset_mout_g2d1 = {
728 .sources = clkset_mout_g2d1_list,
729 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
730};
731
732static struct clksrc_clk clk_mout_g2d1 = {
733 .clk = {
734 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900735 },
736 .sources = &clkset_mout_g2d1,
737 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
738};
739
740static struct clk *clkset_mout_g2d_list[] = {
741 [0] = &clk_mout_g2d0.clk,
742 [1] = &clk_mout_g2d1.clk,
743};
744
745static struct clksrc_sources clkset_mout_g2d = {
746 .sources = clkset_mout_g2d_list,
747 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
748};
749
Kamil Debski0f75a962011-07-21 16:42:30 +0900750static struct clk *clkset_mout_mfc0_list[] = {
751 [0] = &clk_mout_mpll.clk,
752 [1] = &clk_sclk_apll.clk,
753};
754
755static struct clksrc_sources clkset_mout_mfc0 = {
756 .sources = clkset_mout_mfc0_list,
757 .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
758};
759
760static struct clksrc_clk clk_mout_mfc0 = {
761 .clk = {
762 .name = "mout_mfc0",
763 },
764 .sources = &clkset_mout_mfc0,
765 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
766};
767
768static struct clk *clkset_mout_mfc1_list[] = {
769 [0] = &clk_mout_epll.clk,
770 [1] = &clk_sclk_vpll.clk,
771};
772
773static struct clksrc_sources clkset_mout_mfc1 = {
774 .sources = clkset_mout_mfc1_list,
775 .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
776};
777
778static struct clksrc_clk clk_mout_mfc1 = {
779 .clk = {
780 .name = "mout_mfc1",
781 },
782 .sources = &clkset_mout_mfc1,
783 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
784};
785
786static struct clk *clkset_mout_mfc_list[] = {
787 [0] = &clk_mout_mfc0.clk,
788 [1] = &clk_mout_mfc1.clk,
789};
790
791static struct clksrc_sources clkset_mout_mfc = {
792 .sources = clkset_mout_mfc_list,
793 .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
794};
795
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900796static struct clksrc_clk clk_dout_mmc0 = {
797 .clk = {
798 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900799 },
800 .sources = &clkset_group,
801 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
802 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
803};
804
805static struct clksrc_clk clk_dout_mmc1 = {
806 .clk = {
807 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900808 },
809 .sources = &clkset_group,
810 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
811 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
812};
813
814static struct clksrc_clk clk_dout_mmc2 = {
815 .clk = {
816 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900817 },
818 .sources = &clkset_group,
819 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
820 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
821};
822
823static struct clksrc_clk clk_dout_mmc3 = {
824 .clk = {
825 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900826 },
827 .sources = &clkset_group,
828 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
829 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
830};
831
832static struct clksrc_clk clk_dout_mmc4 = {
833 .clk = {
834 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900835 },
836 .sources = &clkset_group,
837 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
838 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
839};
840
Changhwan Younc8bef142010-07-27 17:52:39 +0900841static struct clksrc_clk clksrcs[] = {
842 {
843 .clk = {
844 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900845 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900846 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900847 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900848 },
849 .sources = &clkset_group,
850 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
851 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
852 }, {
853 .clk = {
854 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900855 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900856 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900857 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900858 },
859 .sources = &clkset_group,
860 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
861 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
862 }, {
863 .clk = {
864 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900865 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900866 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900867 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900868 },
869 .sources = &clkset_group,
870 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
871 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
872 }, {
873 .clk = {
874 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900875 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900876 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900877 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900878 },
879 .sources = &clkset_group,
880 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
881 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
882 }, {
883 .clk = {
884 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900885 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900886 .ctrlbit = (1 << 24),
887 },
888 .sources = &clkset_group,
889 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
890 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900891 }, {
892 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +0900893 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900894 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900895 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900896 .ctrlbit = (1 << 24),
897 },
898 .sources = &clkset_group,
899 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
900 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
901 }, {
902 .clk = {
903 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900904 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900905 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900906 .ctrlbit = (1 << 28),
907 },
908 .sources = &clkset_group,
909 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
910 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
911 }, {
912 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +0900913 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900914 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900915 .ctrlbit = (1 << 16),
916 },
917 .sources = &clkset_group,
918 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
919 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
920 }, {
921 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +0900922 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900923 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900924 .ctrlbit = (1 << 20),
925 },
926 .sources = &clkset_group,
927 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
928 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
929 }, {
930 .clk = {
931 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900932 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900933 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900934 .ctrlbit = (1 << 0),
935 },
936 .sources = &clkset_group,
937 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
938 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
939 }, {
940 .clk = {
941 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900942 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900943 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900944 .ctrlbit = (1 << 4),
945 },
946 .sources = &clkset_group,
947 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
948 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
949 }, {
950 .clk = {
951 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900952 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900953 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900954 .ctrlbit = (1 << 8),
955 },
956 .sources = &clkset_group,
957 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
958 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
959 }, {
960 .clk = {
961 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900962 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900963 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900964 .ctrlbit = (1 << 12),
965 },
966 .sources = &clkset_group,
967 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
968 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
969 }, {
970 .clk = {
971 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900972 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900973 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900974 .ctrlbit = (1 << 0),
975 },
976 .sources = &clkset_group,
977 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
978 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
979 }, {
980 .clk = {
981 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900982 .devname = "exynos4-fb.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900983 .enable = exynos4_clksrc_mask_lcd1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900984 .ctrlbit = (1 << 0),
985 },
986 .sources = &clkset_group,
987 .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
988 .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
989 }, {
990 .clk = {
991 .name = "sclk_sata",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900992 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900993 .ctrlbit = (1 << 24),
994 },
995 .sources = &clkset_mout_corebus,
996 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
997 .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
998 }, {
999 .clk = {
1000 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001001 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001002 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001003 .ctrlbit = (1 << 16),
1004 },
1005 .sources = &clkset_group,
1006 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1007 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
1008 }, {
1009 .clk = {
1010 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001011 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001012 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001013 .ctrlbit = (1 << 20),
1014 },
1015 .sources = &clkset_group,
1016 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1017 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
1018 }, {
1019 .clk = {
1020 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001021 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001022 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001023 .ctrlbit = (1 << 24),
1024 },
1025 .sources = &clkset_group,
1026 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1027 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
1028 }, {
1029 .clk = {
1030 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +09001031 },
1032 .sources = &clkset_mout_g2d,
1033 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
1034 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
1035 }, {
1036 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001037 .name = "sclk_mfc",
1038 .devname = "s5p-mfc",
1039 },
1040 .sources = &clkset_mout_mfc,
1041 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
1042 .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
1043 }, {
1044 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001045 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001046 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001047 .parent = &clk_dout_mmc0.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001048 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001049 .ctrlbit = (1 << 0),
1050 },
1051 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1052 }, {
1053 .clk = {
1054 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001055 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001056 .parent = &clk_dout_mmc1.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001057 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001058 .ctrlbit = (1 << 4),
1059 },
1060 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1061 }, {
1062 .clk = {
1063 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001064 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001065 .parent = &clk_dout_mmc2.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001066 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001067 .ctrlbit = (1 << 8),
1068 },
1069 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1070 }, {
1071 .clk = {
1072 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001073 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001074 .parent = &clk_dout_mmc3.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001075 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001076 .ctrlbit = (1 << 12),
1077 },
1078 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1079 }, {
1080 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001081 .name = "sclk_dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001082 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001083 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001084 .ctrlbit = (1 << 16),
1085 },
1086 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1087 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001088};
1089
1090/* Clock initialization code */
1091static struct clksrc_clk *sysclks[] = {
1092 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001093 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001094 &clk_mout_epll,
1095 &clk_mout_mpll,
1096 &clk_moutcore,
1097 &clk_coreclk,
1098 &clk_armclk,
1099 &clk_aclk_corem0,
1100 &clk_aclk_cores,
1101 &clk_aclk_corem1,
1102 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001103 &clk_mout_corebus,
1104 &clk_sclk_dmc,
1105 &clk_aclk_cored,
1106 &clk_aclk_corep,
1107 &clk_aclk_acp,
1108 &clk_pclk_acp,
1109 &clk_vpllsrc,
1110 &clk_sclk_vpll,
1111 &clk_aclk_200,
1112 &clk_aclk_100,
1113 &clk_aclk_160,
1114 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001115 &clk_dout_mmc0,
1116 &clk_dout_mmc1,
1117 &clk_dout_mmc2,
1118 &clk_dout_mmc3,
1119 &clk_dout_mmc4,
Kamil Debski0f75a962011-07-21 16:42:30 +09001120 &clk_mout_mfc0,
1121 &clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001122};
1123
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001124static int xtal_rate;
1125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001126static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001127{
1128 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
1129}
1130
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001131static struct clk_ops exynos4_fout_apll_ops = {
1132 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001133};
1134
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001135void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001136{
1137 struct clk *xtal_clk;
1138 unsigned long apll;
1139 unsigned long mpll;
1140 unsigned long epll;
1141 unsigned long vpll;
1142 unsigned long vpllsrc;
1143 unsigned long xtal;
1144 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001145 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001146 unsigned long aclk_200;
1147 unsigned long aclk_100;
1148 unsigned long aclk_160;
1149 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001150 unsigned int ptr;
1151
1152 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1153
1154 xtal_clk = clk_get(NULL, "xtal");
1155 BUG_ON(IS_ERR(xtal_clk));
1156
1157 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001158
1159 xtal_rate = xtal;
1160
Changhwan Younc8bef142010-07-27 17:52:39 +09001161 clk_put(xtal_clk);
1162
1163 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1164
1165 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
1166 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
1167 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f792010-08-18 22:13:49 +09001168 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001169
1170 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1171 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jonghwan Choi6861a192011-08-23 16:27:17 +09001172 __raw_readl(S5P_VPLL_CON1), pll_4650c);
Changhwan Younc8bef142010-07-27 17:52:39 +09001173
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001174 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001175 clk_fout_mpll.rate = mpll;
1176 clk_fout_epll.rate = epll;
1177 clk_fout_vpll.rate = vpll;
1178
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001179 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001180 apll, mpll, epll, vpll);
1181
1182 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001183 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001184
Jongpill Lee228ef982010-08-18 22:24:53 +09001185 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1186 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1187 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1188 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1189
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001190 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001191 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1192 armclk, sclk_dmc, aclk_200,
1193 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001194
1195 clk_f.rate = armclk;
1196 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001197 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001198
1199 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1200 s3c_set_clksrc(&clksrcs[ptr], true);
1201}
1202
1203static struct clk *clks[] __initdata = {
1204 /* Nothing here yet */
1205};
1206
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001207void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001208{
Changhwan Younc8bef142010-07-27 17:52:39 +09001209 int ptr;
1210
Kukjin Kim957c4612011-01-04 17:58:22 +09001211 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001212
1213 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1214 s3c_register_clksrc(sysclks[ptr], 1);
1215
1216 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1217 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1218
Kukjin Kim957c4612011-01-04 17:58:22 +09001219 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1220 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Changhwan Younc8bef142010-07-27 17:52:39 +09001221
Boojin Kimbf856fb2011-09-02 09:44:36 +09001222 s3c24xx_register_clock(&dummy_apb_pclk);
1223
Changhwan Younc8bef142010-07-27 17:52:39 +09001224 s3c_pwmclk_init();
1225}