blob: bcb997935c5ea4079eafaf3e4791cb4087b832ef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Paul Mundte108b2c2006-09-27 16:32:13 +0900104struct sci_port {
105 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Paul Mundtce6738b2011-01-19 15:24:40 +0900107 /* Platform configuration */
108 struct plat_sci_port *cfg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200109 unsigned int overrun_reg;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200110 unsigned int overrun_mask;
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100111 unsigned int error_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +0200112 unsigned int error_clear;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100113 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900114 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200115 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900116
Paul Mundte108b2c2006-09-27 16:32:13 +0900117 /* Break timer */
118 struct timer_list break_timer;
119 int break_flag;
dmitry pervushin1534a3b2007-04-24 13:41:12 +0900120
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100121 /* Clocks */
122 struct clk *clks[SCI_NUM_CLKS];
123 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900124
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100125 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900126 char *irqstr[SCIx_NR_IRQS];
127
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900128 struct dma_chan *chan_tx;
129 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900130
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900131#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900132 dma_cookie_t cookie_tx;
133 dma_cookie_t cookie_rx[2];
134 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200135 dma_addr_t tx_dma_addr;
136 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900137 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200138 void *rx_buf[2];
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900139 size_t buf_len_rx;
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900140 struct work_struct work_tx;
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900141 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000142 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900143#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200144
145 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900146};
147
Paul Mundte108b2c2006-09-27 16:32:13 +0900148#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
149
150static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151static struct uart_driver sci_uart_driver;
152
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900153static inline struct sci_port *
154to_sci_port(struct uart_port *uart)
155{
156 return container_of(uart, struct sci_port, port);
157}
158
Paul Mundt61a69762011-06-14 12:40:19 +0900159struct plat_sci_reg {
160 u8 offset, size;
161};
162
163/* Helper for invalidating specific entries of an inherited map. */
164#define sci_reg_invalid { .offset = 0, .size = 0 }
165
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200166static const struct plat_sci_reg sci_regmap[SCIx_NR_REGTYPES][SCIx_NR_REGS] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900167 [SCIx_PROBE_REGTYPE] = {
168 [0 ... SCIx_NR_REGS - 1] = sci_reg_invalid,
169 },
170
171 /*
172 * Common SCI definitions, dependent on the port's regshift
173 * value.
174 */
175 [SCIx_SCI_REGTYPE] = {
176 [SCSMR] = { 0x00, 8 },
177 [SCBRR] = { 0x01, 8 },
178 [SCSCR] = { 0x02, 8 },
179 [SCxTDR] = { 0x03, 8 },
180 [SCxSR] = { 0x04, 8 },
181 [SCxRDR] = { 0x05, 8 },
182 [SCFCR] = sci_reg_invalid,
183 [SCFDR] = sci_reg_invalid,
184 [SCTFDR] = sci_reg_invalid,
185 [SCRFDR] = sci_reg_invalid,
186 [SCSPTR] = sci_reg_invalid,
187 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200188 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200189 [SCPCR] = sci_reg_invalid,
190 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100191 [SCDL] = sci_reg_invalid,
192 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900193 },
194
195 /*
Laurent Pinchart2ae9f472017-01-11 16:43:32 +0200196 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900197 */
198 [SCIx_IRDA_REGTYPE] = {
199 [SCSMR] = { 0x00, 8 },
Laurent Pinchart2ae9f472017-01-11 16:43:32 +0200200 [SCBRR] = { 0x02, 8 },
201 [SCSCR] = { 0x04, 8 },
202 [SCxTDR] = { 0x06, 8 },
203 [SCxSR] = { 0x08, 16 },
204 [SCxRDR] = { 0x0a, 8 },
205 [SCFCR] = { 0x0c, 8 },
206 [SCFDR] = { 0x0e, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900207 [SCTFDR] = sci_reg_invalid,
208 [SCRFDR] = sci_reg_invalid,
209 [SCSPTR] = sci_reg_invalid,
210 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200211 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200212 [SCPCR] = sci_reg_invalid,
213 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100214 [SCDL] = sci_reg_invalid,
215 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900216 },
217
218 /*
219 * Common SCIFA definitions.
220 */
221 [SCIx_SCIFA_REGTYPE] = {
222 [SCSMR] = { 0x00, 16 },
223 [SCBRR] = { 0x04, 8 },
224 [SCSCR] = { 0x08, 16 },
225 [SCxTDR] = { 0x20, 8 },
226 [SCxSR] = { 0x14, 16 },
227 [SCxRDR] = { 0x24, 8 },
228 [SCFCR] = { 0x18, 16 },
229 [SCFDR] = { 0x1c, 16 },
230 [SCTFDR] = sci_reg_invalid,
231 [SCRFDR] = sci_reg_invalid,
232 [SCSPTR] = sci_reg_invalid,
233 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200234 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200235 [SCPCR] = { 0x30, 16 },
236 [SCPDR] = { 0x34, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100237 [SCDL] = sci_reg_invalid,
238 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900239 },
240
241 /*
242 * Common SCIFB definitions.
243 */
244 [SCIx_SCIFB_REGTYPE] = {
245 [SCSMR] = { 0x00, 16 },
246 [SCBRR] = { 0x04, 8 },
247 [SCSCR] = { 0x08, 16 },
248 [SCxTDR] = { 0x40, 8 },
249 [SCxSR] = { 0x14, 16 },
250 [SCxRDR] = { 0x60, 8 },
251 [SCFCR] = { 0x18, 16 },
Takashi Yoshii8c66d6d2012-11-16 10:53:31 +0900252 [SCFDR] = sci_reg_invalid,
253 [SCTFDR] = { 0x38, 16 },
254 [SCRFDR] = { 0x3c, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900255 [SCSPTR] = sci_reg_invalid,
256 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200257 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200258 [SCPCR] = { 0x30, 16 },
259 [SCPDR] = { 0x34, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100260 [SCDL] = sci_reg_invalid,
261 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900262 },
263
264 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100265 * Common SH-2(A) SCIF definitions for ports with FIFO data
266 * count registers.
267 */
268 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
269 [SCSMR] = { 0x00, 16 },
270 [SCBRR] = { 0x04, 8 },
271 [SCSCR] = { 0x08, 16 },
272 [SCxTDR] = { 0x0c, 8 },
273 [SCxSR] = { 0x10, 16 },
274 [SCxRDR] = { 0x14, 8 },
275 [SCFCR] = { 0x18, 16 },
276 [SCFDR] = { 0x1c, 16 },
277 [SCTFDR] = sci_reg_invalid,
278 [SCRFDR] = sci_reg_invalid,
279 [SCSPTR] = { 0x20, 16 },
280 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200281 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200282 [SCPCR] = sci_reg_invalid,
283 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100284 [SCDL] = sci_reg_invalid,
285 [SCCKS] = sci_reg_invalid,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100286 },
287
288 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900289 * Common SH-3 SCIF definitions.
290 */
291 [SCIx_SH3_SCIF_REGTYPE] = {
292 [SCSMR] = { 0x00, 8 },
293 [SCBRR] = { 0x02, 8 },
294 [SCSCR] = { 0x04, 8 },
295 [SCxTDR] = { 0x06, 8 },
296 [SCxSR] = { 0x08, 16 },
297 [SCxRDR] = { 0x0a, 8 },
298 [SCFCR] = { 0x0c, 8 },
299 [SCFDR] = { 0x0e, 16 },
300 [SCTFDR] = sci_reg_invalid,
301 [SCRFDR] = sci_reg_invalid,
302 [SCSPTR] = sci_reg_invalid,
303 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200304 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200305 [SCPCR] = sci_reg_invalid,
306 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100307 [SCDL] = sci_reg_invalid,
308 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900309 },
310
311 /*
312 * Common SH-4(A) SCIF(B) definitions.
313 */
314 [SCIx_SH4_SCIF_REGTYPE] = {
315 [SCSMR] = { 0x00, 16 },
316 [SCBRR] = { 0x04, 8 },
317 [SCSCR] = { 0x08, 16 },
318 [SCxTDR] = { 0x0c, 8 },
319 [SCxSR] = { 0x10, 16 },
320 [SCxRDR] = { 0x14, 8 },
321 [SCFCR] = { 0x18, 16 },
322 [SCFDR] = { 0x1c, 16 },
323 [SCTFDR] = sci_reg_invalid,
324 [SCRFDR] = sci_reg_invalid,
325 [SCSPTR] = { 0x20, 16 },
326 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200327 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200328 [SCPCR] = sci_reg_invalid,
329 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100330 [SCDL] = sci_reg_invalid,
331 [SCCKS] = sci_reg_invalid,
332 },
333
334 /*
335 * Common SCIF definitions for ports with a Baud Rate Generator for
336 * External Clock (BRG).
337 */
338 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
339 [SCSMR] = { 0x00, 16 },
340 [SCBRR] = { 0x04, 8 },
341 [SCSCR] = { 0x08, 16 },
342 [SCxTDR] = { 0x0c, 8 },
343 [SCxSR] = { 0x10, 16 },
344 [SCxRDR] = { 0x14, 8 },
345 [SCFCR] = { 0x18, 16 },
346 [SCFDR] = { 0x1c, 16 },
347 [SCTFDR] = sci_reg_invalid,
348 [SCRFDR] = sci_reg_invalid,
349 [SCSPTR] = { 0x20, 16 },
350 [SCLSR] = { 0x24, 16 },
351 [HSSRR] = sci_reg_invalid,
352 [SCPCR] = sci_reg_invalid,
353 [SCPDR] = sci_reg_invalid,
354 [SCDL] = { 0x30, 16 },
355 [SCCKS] = { 0x34, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200356 },
357
358 /*
359 * Common HSCIF definitions.
360 */
361 [SCIx_HSCIF_REGTYPE] = {
362 [SCSMR] = { 0x00, 16 },
363 [SCBRR] = { 0x04, 8 },
364 [SCSCR] = { 0x08, 16 },
365 [SCxTDR] = { 0x0c, 8 },
366 [SCxSR] = { 0x10, 16 },
367 [SCxRDR] = { 0x14, 8 },
368 [SCFCR] = { 0x18, 16 },
369 [SCFDR] = { 0x1c, 16 },
370 [SCTFDR] = sci_reg_invalid,
371 [SCRFDR] = sci_reg_invalid,
372 [SCSPTR] = { 0x20, 16 },
373 [SCLSR] = { 0x24, 16 },
374 [HSSRR] = { 0x40, 16 },
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200375 [SCPCR] = sci_reg_invalid,
376 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100377 [SCDL] = { 0x30, 16 },
378 [SCCKS] = { 0x34, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900379 },
380
381 /*
382 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
383 * register.
384 */
385 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
386 [SCSMR] = { 0x00, 16 },
387 [SCBRR] = { 0x04, 8 },
388 [SCSCR] = { 0x08, 16 },
389 [SCxTDR] = { 0x0c, 8 },
390 [SCxSR] = { 0x10, 16 },
391 [SCxRDR] = { 0x14, 8 },
392 [SCFCR] = { 0x18, 16 },
393 [SCFDR] = { 0x1c, 16 },
394 [SCTFDR] = sci_reg_invalid,
395 [SCRFDR] = sci_reg_invalid,
396 [SCSPTR] = sci_reg_invalid,
397 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200398 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200399 [SCPCR] = sci_reg_invalid,
400 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100401 [SCDL] = sci_reg_invalid,
402 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900403 },
404
405 /*
406 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
407 * count registers.
408 */
409 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
410 [SCSMR] = { 0x00, 16 },
411 [SCBRR] = { 0x04, 8 },
412 [SCSCR] = { 0x08, 16 },
413 [SCxTDR] = { 0x0c, 8 },
414 [SCxSR] = { 0x10, 16 },
415 [SCxRDR] = { 0x14, 8 },
416 [SCFCR] = { 0x18, 16 },
417 [SCFDR] = { 0x1c, 16 },
418 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
419 [SCRFDR] = { 0x20, 16 },
420 [SCSPTR] = { 0x24, 16 },
421 [SCLSR] = { 0x28, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200422 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200423 [SCPCR] = sci_reg_invalid,
424 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100425 [SCDL] = sci_reg_invalid,
426 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900427 },
428
429 /*
430 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
431 * registers.
432 */
433 [SCIx_SH7705_SCIF_REGTYPE] = {
434 [SCSMR] = { 0x00, 16 },
435 [SCBRR] = { 0x04, 8 },
436 [SCSCR] = { 0x08, 16 },
437 [SCxTDR] = { 0x20, 8 },
438 [SCxSR] = { 0x14, 16 },
439 [SCxRDR] = { 0x24, 8 },
440 [SCFCR] = { 0x18, 16 },
441 [SCFDR] = { 0x1c, 16 },
442 [SCTFDR] = sci_reg_invalid,
443 [SCRFDR] = sci_reg_invalid,
444 [SCSPTR] = sci_reg_invalid,
445 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200446 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200447 [SCPCR] = sci_reg_invalid,
448 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100449 [SCDL] = sci_reg_invalid,
450 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900451 },
452};
453
Paul Mundt72b294c2011-06-14 17:38:19 +0900454#define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset)
455
Paul Mundt61a69762011-06-14 12:40:19 +0900456/*
457 * The "offset" here is rather misleading, in that it refers to an enum
458 * value relative to the port mapping rather than the fixed offset
459 * itself, which needs to be manually retrieved from the platform's
460 * register map for the given port.
461 */
462static unsigned int sci_serial_in(struct uart_port *p, int offset)
463{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200464 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900465
466 if (reg->size == 8)
467 return ioread8(p->membase + (reg->offset << p->regshift));
468 else if (reg->size == 16)
469 return ioread16(p->membase + (reg->offset << p->regshift));
470 else
471 WARN(1, "Invalid register access\n");
472
473 return 0;
474}
475
476static void sci_serial_out(struct uart_port *p, int offset, int value)
477{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200478 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900479
480 if (reg->size == 8)
481 iowrite8(value, p->membase + (reg->offset << p->regshift));
482 else if (reg->size == 16)
483 iowrite16(value, p->membase + (reg->offset << p->regshift));
484 else
485 WARN(1, "Invalid register access\n");
486}
487
Paul Mundt61a69762011-06-14 12:40:19 +0900488static int sci_probe_regmap(struct plat_sci_port *cfg)
489{
490 switch (cfg->type) {
491 case PORT_SCI:
492 cfg->regtype = SCIx_SCI_REGTYPE;
493 break;
494 case PORT_IRDA:
495 cfg->regtype = SCIx_IRDA_REGTYPE;
496 break;
497 case PORT_SCIFA:
498 cfg->regtype = SCIx_SCIFA_REGTYPE;
499 break;
500 case PORT_SCIFB:
501 cfg->regtype = SCIx_SCIFB_REGTYPE;
502 break;
503 case PORT_SCIF:
504 /*
505 * The SH-4 is a bit of a misnomer here, although that's
506 * where this particular port layout originated. This
507 * configuration (or some slight variation thereof)
508 * remains the dominant model for all SCIFs.
509 */
510 cfg->regtype = SCIx_SH4_SCIF_REGTYPE;
511 break;
Ulrich Hechtf303b362013-05-31 17:57:01 +0200512 case PORT_HSCIF:
513 cfg->regtype = SCIx_HSCIF_REGTYPE;
514 break;
Paul Mundt61a69762011-06-14 12:40:19 +0900515 default:
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +0100516 pr_err("Can't probe register map for given port\n");
Paul Mundt61a69762011-06-14 12:40:19 +0900517 return -EINVAL;
518 }
519
520 return 0;
521}
522
Paul Mundt23241d42011-06-28 13:55:31 +0900523static void sci_port_enable(struct sci_port *sci_port)
524{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100525 unsigned int i;
526
Paul Mundt23241d42011-06-28 13:55:31 +0900527 if (!sci_port->port.dev)
528 return;
529
530 pm_runtime_get_sync(sci_port->port.dev);
531
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100532 for (i = 0; i < SCI_NUM_CLKS; i++) {
533 clk_prepare_enable(sci_port->clks[i]);
534 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
535 }
536 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900537}
538
539static void sci_port_disable(struct sci_port *sci_port)
540{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100541 unsigned int i;
542
Paul Mundt23241d42011-06-28 13:55:31 +0900543 if (!sci_port->port.dev)
544 return;
545
Laurent Pinchartcaec7032013-11-28 18:11:45 +0100546 /* Cancel the break timer to ensure that the timer handler will not try
547 * to access the hardware with clocks and power disabled. Reset the
548 * break flag to make the break debouncing state machine ready for the
549 * next break.
550 */
551 del_timer_sync(&sci_port->break_timer);
552 sci_port->break_flag = 0;
553
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100554 for (i = SCI_NUM_CLKS; i-- > 0; )
555 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900556
557 pm_runtime_put_sync(sci_port->port.dev);
558}
559
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200560static inline unsigned long port_rx_irq_mask(struct uart_port *port)
561{
562 /*
563 * Not all ports (such as SCIFA) will support REIE. Rather than
564 * special-casing the port type, we check the port initialization
565 * IRQ enable mask to see whether the IRQ is desired at all. If
566 * it's unset, it's logically inferred that there's no point in
567 * testing for it.
568 */
569 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
570}
571
572static void sci_start_tx(struct uart_port *port)
573{
574 struct sci_port *s = to_sci_port(port);
575 unsigned short ctrl;
576
577#ifdef CONFIG_SERIAL_SH_SCI_DMA
578 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
579 u16 new, scr = serial_port_in(port, SCSCR);
580 if (s->chan_tx)
581 new = scr | SCSCR_TDRQE;
582 else
583 new = scr & ~SCSCR_TDRQE;
584 if (new != scr)
585 serial_port_out(port, SCSCR, new);
586 }
587
588 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
589 dma_submit_error(s->cookie_tx)) {
590 s->cookie_tx = 0;
591 schedule_work(&s->work_tx);
592 }
593#endif
594
595 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
596 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
597 ctrl = serial_port_in(port, SCSCR);
598 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
599 }
600}
601
602static void sci_stop_tx(struct uart_port *port)
603{
604 unsigned short ctrl;
605
606 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
607 ctrl = serial_port_in(port, SCSCR);
608
609 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
610 ctrl &= ~SCSCR_TDRQE;
611
612 ctrl &= ~SCSCR_TIE;
613
614 serial_port_out(port, SCSCR, ctrl);
615}
616
617static void sci_start_rx(struct uart_port *port)
618{
619 unsigned short ctrl;
620
621 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
622
623 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
624 ctrl &= ~SCSCR_RDRQE;
625
626 serial_port_out(port, SCSCR, ctrl);
627}
628
629static void sci_stop_rx(struct uart_port *port)
630{
631 unsigned short ctrl;
632
633 ctrl = serial_port_in(port, SCSCR);
634
635 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
636 ctrl &= ~SCSCR_RDRQE;
637
638 ctrl &= ~port_rx_irq_mask(port);
639
640 serial_port_out(port, SCSCR, ctrl);
641}
642
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200643static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
644{
645 if (port->type == PORT_SCI) {
646 /* Just store the mask */
647 serial_port_out(port, SCxSR, mask);
648 } else if (to_sci_port(port)->overrun_mask == SCIFA_ORER) {
649 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
650 /* Only clear the status bits we want to clear */
651 serial_port_out(port, SCxSR,
652 serial_port_in(port, SCxSR) & mask);
653 } else {
654 /* Store the mask, clear parity/framing errors */
655 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
656 }
657}
658
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100659#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
660 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900661
662#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900663static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 unsigned short status;
666 int c;
667
Paul Mundte108b2c2006-09-27 16:32:13 +0900668 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900669 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200671 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 continue;
673 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500674 break;
675 } while (1);
676
677 if (!(status & SCxSR_RDxF(port)))
678 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900679
Paul Mundtb12bb292012-03-30 19:50:15 +0900680 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900681
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900682 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900683 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200684 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
686 return c;
687}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900688#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900690static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 unsigned short status;
693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900695 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 } while (!(status & SCxSR_TDxE(port)));
697
Paul Mundtb12bb292012-03-30 19:50:15 +0900698 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200699 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100701#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
702 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Paul Mundt61a69762011-06-14 12:40:19 +0900704static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900705{
Paul Mundt61a69762011-06-14 12:40:19 +0900706 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900707
Paul Mundt61a69762011-06-14 12:40:19 +0900708 /*
709 * Use port-specific handler if provided.
710 */
711 if (s->cfg->ops && s->cfg->ops->init_pins) {
712 s->cfg->ops->init_pins(port, cflag);
713 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900714 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200716 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
717 u16 ctrl = serial_port_in(port, SCPCR);
718
719 /* Enable RXD and TXD pin functions */
720 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
721 if (to_sci_port(port)->cfg->capabilities & SCIx_HAVE_RTSCTS) {
722 /* RTS# is output, driven 1 */
723 ctrl |= SCPCR_RTSC;
724 serial_port_out(port, SCPDR,
725 serial_port_in(port, SCPDR) | SCPDR_RTSD);
726 /* Enable CTS# pin function */
727 ctrl &= ~SCPCR_CTSC;
728 }
729 serial_port_out(port, SCPCR, ctrl);
730 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200731 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800732
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200733 /* RTS# is output, driven 1 */
734 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
735 /* CTS# and SCK are inputs */
736 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
737 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900738 }
Paul Mundtd5701642008-12-16 20:07:27 +0900739}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900741static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900742{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200743 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900744
745 reg = sci_getreg(port, SCTFDR);
746 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900747 return serial_port_in(port, SCTFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900748
749 reg = sci_getreg(port, SCFDR);
750 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900751 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900752
Paul Mundtb12bb292012-03-30 19:50:15 +0900753 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900754}
755
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900756static int sci_txroom(struct uart_port *port)
757{
Paul Mundt72b294c2011-06-14 17:38:19 +0900758 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900759}
760
761static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900762{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200763 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900764
765 reg = sci_getreg(port, SCRFDR);
766 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900767 return serial_port_in(port, SCRFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900768
769 reg = sci_getreg(port, SCFDR);
770 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900771 return serial_port_in(port, SCFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900772
Paul Mundtb12bb292012-03-30 19:50:15 +0900773 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900774}
775
Paul Mundt514820e2011-06-08 18:51:32 +0900776/*
777 * SCI helper for checking the state of the muxed port/RXD pins.
778 */
779static inline int sci_rxd_in(struct uart_port *port)
780{
781 struct sci_port *s = to_sci_port(port);
782
783 if (s->cfg->port_reg <= 0)
784 return 1;
785
Paul Mundt0dd4d5c2012-10-15 14:08:48 +0900786 /* Cast for ARM damage */
Laurent Pincharte2afca62013-12-11 13:40:31 +0100787 return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg);
Paul Mundt514820e2011-06-08 18:51:32 +0900788}
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790/* ********************************************************************** *
791 * the interrupt related routines *
792 * ********************************************************************** */
793
794static void sci_transmit_chars(struct uart_port *port)
795{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700796 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 unsigned short status;
799 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900800 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Paul Mundtb12bb292012-03-30 19:50:15 +0900802 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900804 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900805 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900806 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900807 else
Paul Mundt8e698612009-06-24 19:44:32 +0900808 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900809 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 return;
811 }
812
Paul Mundt72b294c2011-06-14 17:38:19 +0900813 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
815 do {
816 unsigned char c;
817
818 if (port->x_char) {
819 c = port->x_char;
820 port->x_char = 0;
821 } else if (!uart_circ_empty(xmit) && !stopped) {
822 c = xmit->buf[xmit->tail];
823 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
824 } else {
825 break;
826 }
827
Paul Mundtb12bb292012-03-30 19:50:15 +0900828 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
830 port->icount.tx++;
831 } while (--count > 0);
832
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200833 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
835 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
836 uart_write_wakeup(port);
Hoan Nguyen An2c901922019-03-18 18:26:32 +0900837 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100838 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
841
842/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900843#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900845static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846{
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900847 struct sci_port *sci_port = to_sci_port(port);
Jiri Slaby227434f2013-01-03 15:53:01 +0100848 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 int i, count, copied = 0;
850 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800851 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Paul Mundtb12bb292012-03-30 19:50:15 +0900853 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 if (!(status & SCxSR_RDxF(port)))
855 return;
856
857 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100859 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
861 /* If for any reason we can't copy more data, we're done! */
862 if (count == 0)
863 break;
864
865 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900866 char c = serial_port_in(port, SCxRDR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900867 if (uart_handle_sysrq_char(port, c) ||
868 sci_port->break_flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900870 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100871 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900873 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900874 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900875
Paul Mundtb12bb292012-03-30 19:50:15 +0900876 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877#if defined(CONFIG_CPU_SH3)
878 /* Skip "chars" during break */
Paul Mundte108b2c2006-09-27 16:32:13 +0900879 if (sci_port->break_flag) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 if ((c == 0) &&
881 (status & SCxSR_FER(port))) {
882 count--; i--;
883 continue;
884 }
Paul Mundte108b2c2006-09-27 16:32:13 +0900885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 /* Nonzero => end-of-break */
Paul Mundt762c69e2008-12-16 18:55:26 +0900887 dev_dbg(port->dev, "debounce<%02x>\n", c);
Paul Mundte108b2c2006-09-27 16:32:13 +0900888 sci_port->break_flag = 0;
889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 if (STEPFN(c)) {
891 count--; i--;
892 continue;
893 }
894 }
895#endif /* CONFIG_CPU_SH3 */
David Howells7d12e782006-10-05 14:55:46 +0100896 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 count--; i--;
898 continue;
899 }
900
901 /* Store data and status */
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900902 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800903 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900904 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900905 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +0900906 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800907 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900908 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900909 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800910 } else
911 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900912
Jiri Slaby92a19f92013-01-03 15:53:03 +0100913 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 }
915 }
916
Paul Mundtb12bb292012-03-30 19:50:15 +0900917 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200918 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 copied += count;
921 port->icount.rx += count;
922 }
923
924 if (copied) {
925 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100926 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 } else {
Ulrich Hecht4afade72018-02-15 13:02:27 +0100928 /* TTY buffers full; read from RX reg to prevent lockup */
929 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900930 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200931 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 }
933}
934
935#define SCI_BREAK_JIFFIES (HZ/20)
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900936
937/*
938 * The sci generates interrupts during the break,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 * 1 per millisecond or so during the break period, for 9600 baud.
940 * So dont bother disabling interrupts.
941 * But dont want more than 1 break event.
942 * Use a kernel timer to periodically poll the rx line until
943 * the break is finished.
944 */
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900945static inline void sci_schedule_break_timer(struct sci_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
Paul Mundtbc9b3f52011-01-20 23:30:19 +0900947 mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/* Ensure that two consecutive samples find the break over. */
951static void sci_break_timer(unsigned long data)
952{
Paul Mundte108b2c2006-09-27 16:32:13 +0900953 struct sci_port *port = (struct sci_port *)data;
954
955 if (sci_rxd_in(&port->port) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 port->break_flag = 1;
Paul Mundte108b2c2006-09-27 16:32:13 +0900957 sci_schedule_break_timer(port);
958 } else if (port->break_flag == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 /* break is over. */
960 port->break_flag = 2;
Paul Mundte108b2c2006-09-27 16:32:13 +0900961 sci_schedule_break_timer(port);
962 } else
963 port->break_flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964}
965
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900966static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967{
968 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900969 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100970 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900971 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100973 /* Handle overruns */
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200974 if (status & s->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100975 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900976
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100977 /* overrun error */
978 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
979 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900980
Joe Perches9b971cd2014-03-11 10:10:46 -0700981 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 }
983
Paul Mundte108b2c2006-09-27 16:32:13 +0900984 if (status & SCxSR_FER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 if (sci_rxd_in(port) == 0) {
986 /* Notify of BREAK */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900987 struct sci_port *sci_port = to_sci_port(port);
Paul Mundte108b2c2006-09-27 16:32:13 +0900988
989 if (!sci_port->break_flag) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900990 port->icount.brk++;
991
Paul Mundte108b2c2006-09-27 16:32:13 +0900992 sci_port->break_flag = 1;
993 sci_schedule_break_timer(sci_port);
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 /* Do sysrq handling. */
Paul Mundte108b2c2006-09-27 16:32:13 +0900996 if (uart_handle_break(port))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 return 0;
Paul Mundt762c69e2008-12-16 18:55:26 +0900998
999 dev_dbg(port->dev, "BREAK detected\n");
1000
Jiri Slaby92a19f92013-01-03 15:53:03 +01001001 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09001002 copied++;
1003 }
1004
Paul Mundte108b2c2006-09-27 16:32:13 +09001005 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 /* frame error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001007 port->icount.frame++;
1008
Jiri Slaby92a19f92013-01-03 15:53:03 +01001009 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
Alan Cox33f0f882006-01-09 20:54:13 -08001010 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001011
1012 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 }
1014 }
1015
Paul Mundte108b2c2006-09-27 16:32:13 +09001016 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001018 port->icount.parity++;
1019
Jiri Slaby92a19f92013-01-03 15:53:03 +01001020 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +09001021 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001022
Joe Perches9b971cd2014-03-11 10:10:46 -07001023 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 }
1025
Alan Cox33f0f882006-01-09 20:54:13 -08001026 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001027 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 return copied;
1030}
1031
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001032static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +09001033{
Jiri Slaby92a19f92013-01-03 15:53:03 +01001034 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +09001035 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001036 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001037 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02001038 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +09001039
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001040 reg = sci_getreg(port, s->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +09001041 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +09001042 return 0;
1043
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001044 status = serial_port_in(port, s->overrun_reg);
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02001045 if (status & s->overrun_mask) {
1046 status &= ~s->overrun_mask;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001047 serial_port_out(port, s->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +09001048
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001049 port->icount.overrun++;
1050
Jiri Slaby92a19f92013-01-03 15:53:03 +01001051 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001052 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +09001053
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +09001054 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +09001055 copied++;
1056 }
1057
1058 return copied;
1059}
1060
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001061static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +09001064 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +01001065 struct tty_port *tport = &port->state->port;
Magnus Damma5660ad2009-01-21 15:14:38 +00001066 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
Paul Mundt0b3d4ef2007-03-14 13:22:37 +09001068 if (uart_handle_break(port))
1069 return 0;
1070
Paul Mundtb7a76e42006-02-01 03:06:06 -08001071 if (!s->break_flag && status & SCxSR_BRK(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072#if defined(CONFIG_CPU_SH3)
1073 /* Debounce break */
1074 s->break_flag = 1;
1075#endif
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001076
1077 port->icount.brk++;
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001080 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001081 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001082
1083 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 }
1085
Alan Cox33f0f882006-01-09 20:54:13 -08001086 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001087 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001088
Paul Mundtd830fa42008-12-16 19:29:38 +09001089 copied += sci_handle_fifo_overrun(port);
1090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 return copied;
1092}
1093
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001094#ifdef CONFIG_SERIAL_SH_SCI_DMA
1095static void sci_dma_tx_complete(void *arg)
1096{
1097 struct sci_port *s = arg;
1098 struct uart_port *port = &s->port;
1099 struct circ_buf *xmit = &port->state->xmit;
1100 unsigned long flags;
1101
1102 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1103
1104 spin_lock_irqsave(&port->lock, flags);
1105
1106 xmit->tail += s->tx_dma_len;
1107 xmit->tail &= UART_XMIT_SIZE - 1;
1108
1109 port->icount.tx += s->tx_dma_len;
1110
1111 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1112 uart_write_wakeup(port);
1113
1114 if (!uart_circ_empty(xmit)) {
1115 s->cookie_tx = 0;
1116 schedule_work(&s->work_tx);
1117 } else {
1118 s->cookie_tx = -EINVAL;
1119 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1120 u16 ctrl = serial_port_in(port, SCSCR);
1121 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1122 }
1123 }
1124
1125 spin_unlock_irqrestore(&port->lock, flags);
1126}
1127
1128/* Locking: called with port lock held */
1129static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1130{
1131 struct uart_port *port = &s->port;
1132 struct tty_port *tport = &port->state->port;
1133 int copied;
1134
1135 copied = tty_insert_flip_string(tport, buf, count);
1136 if (copied < count) {
1137 dev_warn(port->dev, "Rx overrun: dropping %zu bytes\n",
1138 count - copied);
1139 port->icount.buf_overrun++;
1140 }
1141
1142 port->icount.rx += copied;
1143
1144 return copied;
1145}
1146
1147static int sci_dma_rx_find_active(struct sci_port *s)
1148{
1149 unsigned int i;
1150
1151 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1152 if (s->active_rx == s->cookie_rx[i])
1153 return i;
1154
1155 dev_err(s->port.dev, "%s: Rx cookie %d not found!\n", __func__,
1156 s->active_rx);
1157 return -1;
1158}
1159
1160static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1161{
1162 struct dma_chan *chan = s->chan_rx;
1163 struct uart_port *port = &s->port;
1164 unsigned long flags;
1165
1166 spin_lock_irqsave(&port->lock, flags);
1167 s->chan_rx = NULL;
1168 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1169 spin_unlock_irqrestore(&port->lock, flags);
1170 dmaengine_terminate_all(chan);
1171 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1172 sg_dma_address(&s->sg_rx[0]));
1173 dma_release_channel(chan);
1174 if (enable_pio)
1175 sci_start_rx(port);
1176}
1177
1178static void sci_dma_rx_complete(void *arg)
1179{
1180 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001181 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001182 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001183 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001184 unsigned long flags;
1185 int active, count = 0;
1186
1187 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1188 s->active_rx);
1189
1190 spin_lock_irqsave(&port->lock, flags);
1191
1192 active = sci_dma_rx_find_active(s);
1193 if (active >= 0)
1194 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1195
1196 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1197
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001198 if (count)
1199 tty_flip_buffer_push(&port->state->port);
1200
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001201 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1202 DMA_DEV_TO_MEM,
1203 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1204 if (!desc)
1205 goto fail;
1206
1207 desc->callback = sci_dma_rx_complete;
1208 desc->callback_param = s;
1209 s->cookie_rx[active] = dmaengine_submit(desc);
1210 if (dma_submit_error(s->cookie_rx[active]))
1211 goto fail;
1212
1213 s->active_rx = s->cookie_rx[!active];
1214
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001215 dma_async_issue_pending(chan);
1216
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001217 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1218 __func__, s->cookie_rx[active], active, s->active_rx);
1219 spin_unlock_irqrestore(&port->lock, flags);
1220 return;
1221
1222fail:
1223 spin_unlock_irqrestore(&port->lock, flags);
1224 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1225 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001226}
1227
1228static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1229{
1230 struct dma_chan *chan = s->chan_tx;
1231 struct uart_port *port = &s->port;
1232 unsigned long flags;
1233
1234 spin_lock_irqsave(&port->lock, flags);
1235 s->chan_tx = NULL;
1236 s->cookie_tx = -EINVAL;
1237 spin_unlock_irqrestore(&port->lock, flags);
1238 dmaengine_terminate_all(chan);
1239 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1240 DMA_TO_DEVICE);
1241 dma_release_channel(chan);
1242 if (enable_pio)
1243 sci_start_tx(port);
1244}
1245
1246static void sci_submit_rx(struct sci_port *s)
1247{
1248 struct dma_chan *chan = s->chan_rx;
1249 int i;
1250
1251 for (i = 0; i < 2; i++) {
1252 struct scatterlist *sg = &s->sg_rx[i];
1253 struct dma_async_tx_descriptor *desc;
1254
1255 desc = dmaengine_prep_slave_sg(chan,
1256 sg, 1, DMA_DEV_TO_MEM,
1257 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1258 if (!desc)
1259 goto fail;
1260
1261 desc->callback = sci_dma_rx_complete;
1262 desc->callback_param = s;
1263 s->cookie_rx[i] = dmaengine_submit(desc);
1264 if (dma_submit_error(s->cookie_rx[i]))
1265 goto fail;
1266
1267 dev_dbg(s->port.dev, "%s(): cookie %d to #%d\n", __func__,
1268 s->cookie_rx[i], i);
1269 }
1270
1271 s->active_rx = s->cookie_rx[0];
1272
1273 dma_async_issue_pending(chan);
1274 return;
1275
1276fail:
1277 if (i)
1278 dmaengine_terminate_all(chan);
1279 for (i = 0; i < 2; i++)
1280 s->cookie_rx[i] = -EINVAL;
1281 s->active_rx = -EINVAL;
1282 dev_warn(s->port.dev, "Failed to re-start Rx DMA, using PIO\n");
1283 sci_rx_dma_release(s, true);
1284}
1285
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001286static void work_fn_tx(struct work_struct *work)
1287{
1288 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1289 struct dma_async_tx_descriptor *desc;
1290 struct dma_chan *chan = s->chan_tx;
1291 struct uart_port *port = &s->port;
1292 struct circ_buf *xmit = &port->state->xmit;
1293 dma_addr_t buf;
1294
1295 /*
1296 * DMA is idle now.
1297 * Port xmit buffer is already mapped, and it is one page... Just adjust
1298 * offsets and lengths. Since it is a circular buffer, we have to
1299 * transmit till the end, and then the rest. Take the port lock to get a
1300 * consistent xmit buffer state.
1301 */
1302 spin_lock_irq(&port->lock);
1303 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1304 s->tx_dma_len = min_t(unsigned int,
1305 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1306 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1307 spin_unlock_irq(&port->lock);
1308
1309 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1310 DMA_MEM_TO_DEV,
1311 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1312 if (!desc) {
1313 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1314 /* switch to PIO */
1315 sci_tx_dma_release(s, true);
1316 return;
1317 }
1318
1319 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1320 DMA_TO_DEVICE);
1321
1322 spin_lock_irq(&port->lock);
1323 desc->callback = sci_dma_tx_complete;
1324 desc->callback_param = s;
1325 spin_unlock_irq(&port->lock);
1326 s->cookie_tx = dmaengine_submit(desc);
1327 if (dma_submit_error(s->cookie_tx)) {
1328 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1329 /* switch to PIO */
1330 sci_tx_dma_release(s, true);
1331 return;
1332 }
1333
1334 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1335 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1336
1337 dma_async_issue_pending(chan);
1338}
1339
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001340static void rx_timer_fn(unsigned long arg)
1341{
1342 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001343 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001344 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001345 struct dma_tx_state state;
1346 enum dma_status status;
1347 unsigned long flags;
1348 unsigned int read;
1349 int active, count;
1350 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001351
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001352 spin_lock_irqsave(&port->lock, flags);
1353
1354 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001355
1356 active = sci_dma_rx_find_active(s);
1357 if (active < 0) {
1358 spin_unlock_irqrestore(&port->lock, flags);
1359 return;
1360 }
1361
1362 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001363 if (status == DMA_COMPLETE) {
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001364 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1365 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001366 spin_unlock_irqrestore(&port->lock, flags);
1367
1368 /* Let packet complete handler take care of the packet */
1369 return;
1370 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001371
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001372 dmaengine_pause(chan);
1373
1374 /*
1375 * sometimes DMA transfer doesn't stop even if it is stopped and
1376 * data keeps on coming until transaction is complete so check
1377 * for DMA_COMPLETE again
1378 * Let packet complete handler take care of the packet
1379 */
1380 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1381 if (status == DMA_COMPLETE) {
1382 spin_unlock_irqrestore(&port->lock, flags);
1383 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1384 return;
1385 }
1386
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001387 /* Handle incomplete DMA receive */
1388 dmaengine_terminate_all(s->chan_rx);
1389 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
1390 dev_dbg(port->dev, "Read %u bytes with cookie %d\n", read,
1391 s->active_rx);
1392
1393 if (read) {
1394 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1395 if (count)
1396 tty_flip_buffer_push(&port->state->port);
1397 }
1398
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001399 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1400 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001401
1402 /* Direct new serial port interrupts back to CPU */
1403 scr = serial_port_in(port, SCSCR);
1404 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1405 scr &= ~SCSCR_RDRQE;
1406 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1407 }
1408 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1409
1410 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001411}
1412
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001413static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1414 enum dma_transfer_direction dir,
1415 unsigned int id)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001416{
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001417 dma_cap_mask_t mask;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001418 struct dma_chan *chan;
1419 struct dma_slave_config cfg;
1420 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001421
1422 dma_cap_zero(mask);
1423 dma_cap_set(DMA_SLAVE, mask);
1424
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001425 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1426 (void *)(unsigned long)id, port->dev,
1427 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1428 if (!chan) {
1429 dev_warn(port->dev,
1430 "dma_request_slave_channel_compat failed\n");
1431 return NULL;
1432 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001433
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001434 memset(&cfg, 0, sizeof(cfg));
1435 cfg.direction = dir;
1436 if (dir == DMA_MEM_TO_DEV) {
1437 cfg.dst_addr = port->mapbase +
1438 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1439 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1440 } else {
1441 cfg.src_addr = port->mapbase +
1442 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1443 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1444 }
1445
1446 ret = dmaengine_slave_config(chan, &cfg);
1447 if (ret) {
1448 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1449 dma_release_channel(chan);
1450 return NULL;
1451 }
1452
1453 return chan;
1454}
1455
1456static void sci_request_dma(struct uart_port *port)
1457{
1458 struct sci_port *s = to_sci_port(port);
1459 struct dma_chan *chan;
1460
1461 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1462
1463 if (!port->dev->of_node &&
1464 (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0))
1465 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001466
1467 s->cookie_tx = -EINVAL;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001468 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV, s->cfg->dma_slave_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001469 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1470 if (chan) {
1471 s->chan_tx = chan;
1472 /* UART circular tx buffer is an aligned page. */
1473 s->tx_dma_addr = dma_map_single(chan->device->dev,
1474 port->state->xmit.buf,
1475 UART_XMIT_SIZE,
1476 DMA_TO_DEVICE);
1477 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1478 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1479 dma_release_channel(chan);
1480 s->chan_tx = NULL;
1481 } else {
1482 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1483 __func__, UART_XMIT_SIZE,
1484 port->state->xmit.buf, &s->tx_dma_addr);
1485 }
1486
1487 INIT_WORK(&s->work_tx, work_fn_tx);
1488 }
1489
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001490 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM, s->cfg->dma_slave_rx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001491 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1492 if (chan) {
1493 unsigned int i;
1494 dma_addr_t dma;
1495 void *buf;
1496
1497 s->chan_rx = chan;
1498
1499 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1500 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1501 &dma, GFP_KERNEL);
1502 if (!buf) {
1503 dev_warn(port->dev,
1504 "Failed to allocate Rx dma buffer, using PIO\n");
1505 dma_release_channel(chan);
1506 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001507 return;
1508 }
1509
1510 for (i = 0; i < 2; i++) {
1511 struct scatterlist *sg = &s->sg_rx[i];
1512
1513 sg_init_table(sg, 1);
1514 s->rx_buf[i] = buf;
1515 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001516 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001517
1518 buf += s->buf_len_rx;
1519 dma += s->buf_len_rx;
1520 }
1521
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001522 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1523
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001524 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1525 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001526 }
1527}
1528
1529static void sci_free_dma(struct uart_port *port)
1530{
1531 struct sci_port *s = to_sci_port(port);
1532
1533 if (s->chan_tx)
1534 sci_tx_dma_release(s, false);
1535 if (s->chan_rx)
1536 sci_rx_dma_release(s, false);
1537}
Geert Uytterhoeven13b9c312017-04-25 20:15:35 +02001538
1539static void sci_flush_buffer(struct uart_port *port)
1540{
1541 /*
1542 * In uart_flush_buffer(), the xmit circular buffer has just been
1543 * cleared, so we have to reset tx_dma_len accordingly.
1544 */
1545 to_sci_port(port)->tx_dma_len = 0;
1546}
1547#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001548static inline void sci_request_dma(struct uart_port *port)
1549{
1550}
1551
1552static inline void sci_free_dma(struct uart_port *port)
1553{
1554}
Geert Uytterhoeven13b9c312017-04-25 20:15:35 +02001555
1556#define sci_flush_buffer NULL
1557#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001558
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001559static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560{
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001561#ifdef CONFIG_SERIAL_SH_SCI_DMA
1562 struct uart_port *port = ptr;
1563 struct sci_port *s = to_sci_port(port);
1564
1565 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001566 u16 scr = serial_port_in(port, SCSCR);
1567 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001568
1569 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001570 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001571 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001572 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001573 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001574 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001575 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001576 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001577 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001578 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001579 serial_port_out(port, SCxSR,
1580 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001581 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1582 jiffies, s->rx_timeout);
1583 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001584
1585 return IRQ_HANDLED;
1586 }
1587#endif
1588
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 /* I think sci_receive_chars has to be called irrespective
1590 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1591 * to be disabled?
1592 */
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001593 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
1595 return IRQ_HANDLED;
1596}
1597
David Howells7d12e782006-10-05 14:55:46 +01001598static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599{
1600 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001601 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Stuart Menefyfd78a762009-07-29 23:01:24 +09001603 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001605 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
1607 return IRQ_HANDLED;
1608}
1609
David Howells7d12e782006-10-05 14:55:46 +01001610static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
1612 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001613 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
1615 /* Handle errors */
1616 if (port->type == PORT_SCI) {
1617 if (sci_handle_errors(port)) {
1618 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001619 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001620 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 }
1622 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001623 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001624 if (!s->chan_rx)
1625 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 }
1627
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001628 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001631 if (!s->chan_tx)
1632 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
1634 return IRQ_HANDLED;
1635}
1636
David Howells7d12e782006-10-05 14:55:46 +01001637static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
1639 struct uart_port *port = ptr;
1640
1641 /* Handle BREAKs */
1642 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001643 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
1645 return IRQ_HANDLED;
1646}
1647
David Howells7d12e782006-10-05 14:55:46 +01001648static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001650 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001651 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001652 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001653 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
Paul Mundtb12bb292012-03-30 19:50:15 +09001655 ssr_status = serial_port_in(port, SCxSR);
1656 scr_status = serial_port_in(port, SCSCR);
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001657 if (s->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001658 orer_status = ssr_status;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001659 else {
1660 if (sci_getreg(port, s->overrun_reg)->size)
1661 orer_status = serial_port_in(port, s->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001662 }
1663
Paul Mundtf43dc232011-01-13 15:06:28 +09001664 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
1666 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001667 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001668 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001669 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001670
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001671 /*
1672 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1673 * DR flags
1674 */
1675 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001676 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001677 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001678
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001680 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001681 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001682
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001684 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001685 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001687 /* Overrun Interrupt */
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001688 if (orer_status & s->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001689 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001690 ret = IRQ_HANDLED;
1691 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001692
Michael Trimarchia8884e32008-10-31 16:10:23 +09001693 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694}
1695
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001696static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001697 const char *desc;
1698 irq_handler_t handler;
1699} sci_irq_desc[] = {
1700 /*
1701 * Split out handlers, the default case.
1702 */
1703 [SCIx_ERI_IRQ] = {
1704 .desc = "rx err",
1705 .handler = sci_er_interrupt,
1706 },
1707
1708 [SCIx_RXI_IRQ] = {
1709 .desc = "rx full",
1710 .handler = sci_rx_interrupt,
1711 },
1712
1713 [SCIx_TXI_IRQ] = {
1714 .desc = "tx empty",
1715 .handler = sci_tx_interrupt,
1716 },
1717
1718 [SCIx_BRI_IRQ] = {
1719 .desc = "break",
1720 .handler = sci_br_interrupt,
1721 },
1722
1723 /*
1724 * Special muxed handler.
1725 */
1726 [SCIx_MUX_IRQ] = {
1727 .desc = "mux",
1728 .handler = sci_mpxed_interrupt,
1729 },
1730};
1731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732static int sci_request_irq(struct sci_port *port)
1733{
Paul Mundt9174fc82011-06-28 15:25:36 +09001734 struct uart_port *up = &port->port;
1735 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Paul Mundt9174fc82011-06-28 15:25:36 +09001737 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001738 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001739 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001740
Paul Mundt9174fc82011-06-28 15:25:36 +09001741 if (SCIx_IRQ_IS_MUXED(port)) {
1742 i = SCIx_MUX_IRQ;
1743 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001744 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001745 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001746
Paul Mundt0e8963d2012-05-18 18:21:06 +09001747 /*
1748 * Certain port types won't support all of the
1749 * available interrupt sources.
1750 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001751 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001752 continue;
1753 }
1754
Paul Mundt9174fc82011-06-28 15:25:36 +09001755 desc = sci_irq_desc + i;
1756 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1757 dev_name(up->dev), desc->desc);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02001758 if (!port->irqstr[j])
Paul Mundt9174fc82011-06-28 15:25:36 +09001759 goto out_nomem;
Paul Mundt762c69e2008-12-16 18:55:26 +09001760
Paul Mundt9174fc82011-06-28 15:25:36 +09001761 ret = request_irq(irq, desc->handler, up->irqflags,
1762 port->irqstr[j], port);
1763 if (unlikely(ret)) {
1764 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1765 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 }
1767 }
1768
1769 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001770
1771out_noirq:
1772 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001773 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001774
1775out_nomem:
1776 while (--j >= 0)
1777 kfree(port->irqstr[j]);
1778
1779 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780}
1781
1782static void sci_free_irq(struct sci_port *port)
1783{
1784 int i;
1785
Paul Mundt9174fc82011-06-28 15:25:36 +09001786 /*
1787 * Intentionally in reverse order so we iterate over the muxed
1788 * IRQ first.
1789 */
1790 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001791 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001792
1793 /*
1794 * Certain port types won't support all of the available
1795 * interrupt sources.
1796 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001797 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001798 continue;
1799
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001800 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001801 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Paul Mundt9174fc82011-06-28 15:25:36 +09001803 if (SCIx_IRQ_IS_MUXED(port)) {
1804 /* If there's only one IRQ, we're done. */
1805 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 }
1807 }
1808}
1809
1810static unsigned int sci_tx_empty(struct uart_port *port)
1811{
Paul Mundtb12bb292012-03-30 19:50:15 +09001812 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001813 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001814
1815 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816}
1817
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001818static void sci_set_rts(struct uart_port *port, bool state)
1819{
1820 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1821 u16 data = serial_port_in(port, SCPDR);
1822
1823 /* Active low */
1824 if (state)
1825 data &= ~SCPDR_RTSD;
1826 else
1827 data |= SCPDR_RTSD;
1828 serial_port_out(port, SCPDR, data);
1829
1830 /* RTS# is output */
1831 serial_port_out(port, SCPCR,
1832 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1833 } else if (sci_getreg(port, SCSPTR)->size) {
1834 u16 ctrl = serial_port_in(port, SCSPTR);
1835
1836 /* Active low */
1837 if (state)
1838 ctrl &= ~SCSPTR_RTSDT;
1839 else
1840 ctrl |= SCSPTR_RTSDT;
1841 serial_port_out(port, SCSPTR, ctrl);
1842 }
1843}
1844
1845static bool sci_get_cts(struct uart_port *port)
1846{
1847 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1848 /* Active low */
1849 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1850 } else if (sci_getreg(port, SCSPTR)->size) {
1851 /* Active low */
1852 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1853 }
1854
1855 return true;
1856}
1857
Paul Mundtcdf7c422011-11-24 20:18:32 +09001858/*
1859 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1860 * CTS/RTS is supported in hardware by at least one port and controlled
1861 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1862 * handled via the ->init_pins() op, which is a bit of a one-way street,
1863 * lacking any ability to defer pin control -- this will later be
1864 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001865 *
1866 * Other modes (such as loopback) are supported generically on certain
1867 * port types, but not others. For these it's sufficient to test for the
1868 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001869 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1871{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001872 struct sci_port *s = to_sci_port(port);
1873
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001874 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001875 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001876
1877 /*
1878 * Standard loopback mode for SCFCR ports.
1879 */
1880 reg = sci_getreg(port, SCFCR);
1881 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001882 serial_port_out(port, SCFCR,
1883 serial_port_in(port, SCFCR) |
1884 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001885 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001886
1887 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001888
1889 if (!(s->cfg->capabilities & SCIx_HAVE_RTSCTS))
1890 return;
1891
1892 if (!(mctrl & TIOCM_RTS)) {
1893 /* Disable Auto RTS */
1894 serial_port_out(port, SCFCR,
1895 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1896
1897 /* Clear RTS */
1898 sci_set_rts(port, 0);
1899 } else if (s->autorts) {
1900 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1901 /* Enable RTS# pin function */
1902 serial_port_out(port, SCPCR,
1903 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1904 }
1905
1906 /* Enable Auto RTS */
1907 serial_port_out(port, SCFCR,
1908 serial_port_in(port, SCFCR) | SCFCR_MCE);
1909 } else {
1910 /* Set RTS */
1911 sci_set_rts(port, 1);
1912 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913}
1914
1915static unsigned int sci_get_mctrl(struct uart_port *port)
1916{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001917 struct sci_port *s = to_sci_port(port);
1918 struct mctrl_gpios *gpios = s->gpios;
1919 unsigned int mctrl = 0;
1920
1921 mctrl_gpio_get(gpios, &mctrl);
1922
Paul Mundtcdf7c422011-11-24 20:18:32 +09001923 /*
1924 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001925 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001926 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001927 if (s->autorts) {
1928 if (sci_get_cts(port))
1929 mctrl |= TIOCM_CTS;
1930 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001931 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001932 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001933 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1934 mctrl |= TIOCM_DSR;
1935 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1936 mctrl |= TIOCM_CAR;
1937
1938 return mctrl;
1939}
1940
1941static void sci_enable_ms(struct uart_port *port)
1942{
1943 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944}
1945
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946static void sci_break_ctl(struct uart_port *port, int break_state)
1947{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001948 unsigned short scscr, scsptr;
1949
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001950 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001951 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001952 /*
1953 * Not supported by hardware. Most parts couple break and rx
1954 * interrupts together, with break detection always enabled.
1955 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001956 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001957 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001958
1959 scsptr = serial_port_in(port, SCSPTR);
1960 scscr = serial_port_in(port, SCSCR);
1961
1962 if (break_state == -1) {
1963 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1964 scscr &= ~SCSCR_TE;
1965 } else {
1966 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1967 scscr |= SCSCR_TE;
1968 }
1969
1970 serial_port_out(port, SCSPTR, scsptr);
1971 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972}
1973
1974static int sci_startup(struct uart_port *port)
1975{
Magnus Damma5660ad2009-01-21 15:14:38 +00001976 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001977 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001979 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1980
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001981 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001982
Takatoshi Akiyamad9520242017-02-27 15:56:31 +09001983 ret = sci_request_irq(s);
1984 if (unlikely(ret < 0)) {
1985 sci_free_dma(port);
1986 return ret;
1987 }
1988
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 return 0;
1990}
1991
1992static void sci_shutdown(struct uart_port *port)
1993{
Magnus Damma5660ad2009-01-21 15:14:38 +00001994 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001995 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001996 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09001998 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1999
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002000 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002001 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2002
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002003 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002005 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002006 /* Stop RX and TX, disable related interrupts, keep clock source */
2007 scr = serial_port_in(port, SCSCR);
2008 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002009 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002010
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002011#ifdef CONFIG_SERIAL_SH_SCI_DMA
2012 if (s->chan_rx) {
2013 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2014 port->line);
2015 del_timer_sync(&s->rx_timer);
2016 }
2017#endif
2018
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019 sci_free_irq(s);
Takatoshi Akiyamad9520242017-02-27 15:56:31 +09002020 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021}
2022
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002023static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2024 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002025{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002026 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002027 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002028 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002029
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002030 if (s->port.type != PORT_HSCIF)
2031 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002032
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002033 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002034 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2035 if (abs(err) >= abs(min_err))
2036 continue;
2037
2038 min_err = err;
2039 *srr = sr - 1;
2040
2041 if (!err)
2042 break;
2043 }
2044
2045 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2046 *srr + 1);
2047 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002048}
2049
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002050static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2051 unsigned long freq, unsigned int *dlr,
2052 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002053{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002054 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002055 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002056
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002057 if (s->port.type != PORT_HSCIF)
2058 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002059
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002060 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002061 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2062 dl = clamp(dl, 1U, 65535U);
2063
2064 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2065 if (abs(err) >= abs(min_err))
2066 continue;
2067
2068 min_err = err;
2069 *dlr = dl;
2070 *srr = sr - 1;
2071
2072 if (!err)
2073 break;
2074 }
2075
2076 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2077 min_err, *dlr, *srr + 1);
2078 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002079}
2080
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002081/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002082static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2083 unsigned int *brr, unsigned int *srr,
2084 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002085{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002086 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002087 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002088 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002089
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002090 if (s->port.type != PORT_HSCIF)
2091 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002092
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002093 /*
2094 * Find the combination of sample rate and clock select with the
2095 * smallest deviation from the desired baud rate.
2096 * Prefer high sample rates to maximise the receive margin.
2097 *
2098 * M: Receive margin (%)
2099 * N: Ratio of bit rate to clock (N = sampling rate)
2100 * D: Clock duty (D = 0 to 1.0)
2101 * L: Frame length (L = 9 to 12)
2102 * F: Absolute value of clock frequency deviation
2103 *
2104 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2105 * (|D - 0.5| / N * (1 + F))|
2106 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2107 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002108 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002109 for (c = 0; c <= 3; c++) {
2110 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002111 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002112
2113 /*
2114 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002115 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002116 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002117 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002118 *
2119 * Watch out for overflow when calculating the desired
2120 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002121 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002122 if (bps > UINT_MAX / prediv)
2123 break;
2124
2125 scrate = prediv * bps;
2126 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002127 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002128
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002129 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002130 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002131 continue;
2132
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002133 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002134 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002135 *srr = sr - 1;
2136 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002137
2138 if (!err)
2139 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002140 }
2141 }
2142
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002143found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002144 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2145 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002146 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002147}
2148
Magnus Damm1ba76222011-08-03 03:47:36 +00002149static void sci_reset(struct uart_port *port)
2150{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002151 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002152 unsigned int status;
2153
2154 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002155 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002156 } while (!(status & SCxSR_TEND(port)));
2157
Paul Mundtb12bb292012-03-30 19:50:15 +09002158 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002159
Paul Mundt0979e0e2011-11-24 18:35:49 +09002160 reg = sci_getreg(port, SCFCR);
2161 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002162 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002163
2164 sci_clear_SCxSR(port,
2165 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2166 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002167 if (sci_getreg(port, SCLSR)->size) {
2168 status = serial_port_in(port, SCLSR);
2169 status &= ~(SCLSR_TO | SCLSR_ORER);
2170 serial_port_out(port, SCLSR, status);
2171 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002172}
2173
Alan Cox606d0992006-12-08 02:38:45 -08002174static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2175 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002177 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002178 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2179 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002180 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002181 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002182 int min_err = INT_MAX, err;
2183 unsigned long max_freq = 0;
2184 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002186 if ((termios->c_cflag & CSIZE) == CS7)
2187 smr_val |= SCSMR_CHR;
2188 if (termios->c_cflag & PARENB)
2189 smr_val |= SCSMR_PE;
2190 if (termios->c_cflag & PARODD)
2191 smr_val |= SCSMR_PE | SCSMR_ODD;
2192 if (termios->c_cflag & CSTOPB)
2193 smr_val |= SCSMR_STOP;
2194
Magnus Damm154280f2009-12-22 03:37:28 +00002195 /*
2196 * earlyprintk comes here early on with port->uartclk set to zero.
2197 * the clock framework is not up and running at this point so here
2198 * we assume that 115200 is the maximum baud rate. please note that
2199 * the baud rate is not programmed during earlyprintk - it is assumed
2200 * that the previous boot loader has enabled required clocks and
2201 * setup the baud rate generator hardware for us already.
2202 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002203 if (!port->uartclk) {
2204 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2205 goto done;
2206 }
Magnus Damm154280f2009-12-22 03:37:28 +00002207
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002208 for (i = 0; i < SCI_NUM_CLKS; i++)
2209 max_freq = max(max_freq, s->clk_rates[i]);
2210
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002211 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002212 if (!baud)
2213 goto done;
2214
2215 /*
2216 * There can be multiple sources for the sampling clock. Find the one
2217 * that gives us the smallest deviation from the desired baud rate.
2218 */
2219
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002220 /* Optional Undivided External Clock */
2221 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2222 port->type != PORT_SCIFB) {
2223 err = sci_sck_calc(s, baud, &srr1);
2224 if (abs(err) < abs(min_err)) {
2225 best_clk = SCI_SCK;
2226 scr_val = SCSCR_CKE1;
2227 sccks = SCCKS_CKS;
2228 min_err = err;
2229 srr = srr1;
2230 if (!err)
2231 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002232 }
2233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002235 /* Optional BRG Frequency Divided External Clock */
2236 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2237 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2238 &srr1);
2239 if (abs(err) < abs(min_err)) {
2240 best_clk = SCI_SCIF_CLK;
2241 scr_val = SCSCR_CKE1;
2242 sccks = 0;
2243 min_err = err;
2244 dl = dl1;
2245 srr = srr1;
2246 if (!err)
2247 goto done;
2248 }
2249 }
2250
2251 /* Optional BRG Frequency Divided Internal Clock */
2252 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2253 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2254 &srr1);
2255 if (abs(err) < abs(min_err)) {
2256 best_clk = SCI_BRG_INT;
2257 scr_val = SCSCR_CKE1;
2258 sccks = SCCKS_XIN;
2259 min_err = err;
2260 dl = dl1;
2261 srr = srr1;
2262 if (!min_err)
2263 goto done;
2264 }
2265 }
2266
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002267 /* Divided Functional Clock using standard Bit Rate Register */
2268 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2269 if (abs(err) < abs(min_err)) {
2270 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002271 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002272 min_err = err;
2273 brr = brr1;
2274 srr = srr1;
2275 cks = cks1;
2276 }
2277
2278done:
2279 if (best_clk >= 0)
2280 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2281 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
Paul Mundt23241d42011-06-28 13:55:31 +09002283 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002284
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002285 /*
2286 * Program the optional External Baud Rate Generator (BRG) first.
2287 * It controls the mux to select (H)SCK or frequency divided clock.
2288 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002289 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2290 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002291 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002292 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002293
Magnus Damm1ba76222011-08-03 03:47:36 +00002294 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002295
Paul Mundte108b2c2006-09-27 16:32:13 +09002296 uart_update_timeout(port, termios->c_cflag, baud);
2297
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002298 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002299 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2300 switch (srr + 1) {
2301 case 5: smr_val |= SCSMR_SRC_5; break;
2302 case 7: smr_val |= SCSMR_SRC_7; break;
2303 case 11: smr_val |= SCSMR_SRC_11; break;
2304 case 13: smr_val |= SCSMR_SRC_13; break;
2305 case 16: smr_val |= SCSMR_SRC_16; break;
2306 case 17: smr_val |= SCSMR_SRC_17; break;
2307 case 19: smr_val |= SCSMR_SRC_19; break;
2308 case 27: smr_val |= SCSMR_SRC_27; break;
2309 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002310 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002311 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002312 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2313 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002314 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002315 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002316 serial_port_out(port, SCBRR, brr);
2317 if (sci_getreg(port, HSSRR)->size)
2318 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2319
2320 /* Wait one bit interval */
2321 udelay((1000000 + (baud - 1)) / baud);
2322 } else {
2323 /* Don't touch the bit rate configuration */
2324 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002325 smr_val |= serial_port_in(port, SCSMR) &
2326 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002327 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2328 serial_port_out(port, SCSCR, scr_val);
2329 serial_port_out(port, SCSMR, smr_val);
2330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331
Paul Mundtd5701642008-12-16 20:07:27 +09002332 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002333
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002334 port->status &= ~UPSTAT_AUTOCTS;
2335 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002336 reg = sci_getreg(port, SCFCR);
2337 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002338 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002339
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002340 if ((port->flags & UPF_HARD_FLOW) &&
2341 (termios->c_cflag & CRTSCTS)) {
2342 /* There is no CTS interrupt to restart the hardware */
2343 port->status |= UPSTAT_AUTOCTS;
2344 /* MCE is enabled when RTS is raised */
2345 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002346 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002347
2348 /*
2349 * As we've done a sci_reset() above, ensure we don't
2350 * interfere with the FIFOs while toggling MCE. As the
2351 * reset values could still be set, simply mask them out.
2352 */
2353 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2354
Paul Mundtb12bb292012-03-30 19:50:15 +09002355 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002356 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002357
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002358 scr_val |= s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0);
2359 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2360 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002361 if ((srr + 1 == 5) &&
2362 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2363 /*
2364 * In asynchronous mode, when the sampling rate is 1/5, first
2365 * received data may become invalid on some SCIFA and SCIFB.
2366 * To avoid this problem wait more than 1 serial data time (1
2367 * bit time x serial data number) after setting SCSCR.RE = 1.
2368 */
2369 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2370 }
Geert Uytterhoevenad3faea2017-03-28 11:13:45 +02002371 if (port->flags & UPF_HARD_FLOW) {
2372 /* Refresh (Auto) RTS */
2373 sci_set_mctrl(port, port->mctrl);
2374 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002376#ifdef CONFIG_SERIAL_SH_SCI_DMA
2377 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002378 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002379 * See serial_core.c::uart_update_timeout().
2380 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2381 * function calculates 1 jiffie for the data plus 5 jiffies for the
2382 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2383 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2384 * value obtained by this formula is too small. Therefore, if the value
2385 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002386 */
2387 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002388 unsigned int bits;
2389
2390 /* byte size and parity */
2391 switch (termios->c_cflag & CSIZE) {
2392 case CS5:
2393 bits = 7;
2394 break;
2395 case CS6:
2396 bits = 8;
2397 break;
2398 case CS7:
2399 bits = 9;
2400 break;
2401 default:
2402 bits = 10;
2403 break;
2404 }
2405
2406 if (termios->c_cflag & CSTOPB)
2407 bits++;
2408 if (termios->c_cflag & PARENB)
2409 bits++;
2410 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2411 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002412 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002413 s->rx_timeout * 1000 / HZ, port->timeout);
2414 if (s->rx_timeout < msecs_to_jiffies(20))
2415 s->rx_timeout = msecs_to_jiffies(20);
2416 }
2417#endif
2418
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09002420 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002421
Paul Mundt23241d42011-06-28 13:55:31 +09002422 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002423
2424 if (UART_ENABLE_MS(port, termios->c_cflag))
2425 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426}
2427
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002428static void sci_pm(struct uart_port *port, unsigned int state,
2429 unsigned int oldstate)
2430{
2431 struct sci_port *sci_port = to_sci_port(port);
2432
2433 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002434 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002435 sci_port_disable(sci_port);
2436 break;
2437 default:
2438 sci_port_enable(sci_port);
2439 break;
2440 }
2441}
2442
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443static const char *sci_type(struct uart_port *port)
2444{
2445 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002446 case PORT_IRDA:
2447 return "irda";
2448 case PORT_SCI:
2449 return "sci";
2450 case PORT_SCIF:
2451 return "scif";
2452 case PORT_SCIFA:
2453 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002454 case PORT_SCIFB:
2455 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002456 case PORT_HSCIF:
2457 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 }
2459
Paul Mundtfa439722008-09-04 18:53:58 +09002460 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461}
2462
Paul Mundtf6e94952011-01-21 15:25:36 +09002463static int sci_remap_port(struct uart_port *port)
2464{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002465 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002466
2467 /*
2468 * Nothing to do if there's already an established membase.
2469 */
2470 if (port->membase)
2471 return 0;
2472
2473 if (port->flags & UPF_IOREMAP) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002474 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002475 if (unlikely(!port->membase)) {
2476 dev_err(port->dev, "can't remap port#%d\n", port->line);
2477 return -ENXIO;
2478 }
2479 } else {
2480 /*
2481 * For the simple (and majority of) cases where we don't
2482 * need to do any remapping, just cast the cookie
2483 * directly.
2484 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002485 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002486 }
2487
2488 return 0;
2489}
2490
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491static void sci_release_port(struct uart_port *port)
2492{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002493 struct sci_port *sport = to_sci_port(port);
2494
Paul Mundte2651642011-01-20 21:24:03 +09002495 if (port->flags & UPF_IOREMAP) {
2496 iounmap(port->membase);
2497 port->membase = NULL;
2498 }
2499
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002500 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501}
2502
2503static int sci_request_port(struct uart_port *port)
2504{
Paul Mundte2651642011-01-20 21:24:03 +09002505 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002506 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002507 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002509 res = request_mem_region(port->mapbase, sport->reg_size,
2510 dev_name(port->dev));
2511 if (unlikely(res == NULL)) {
2512 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002513 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002514 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515
Paul Mundtf6e94952011-01-21 15:25:36 +09002516 ret = sci_remap_port(port);
2517 if (unlikely(ret != 0)) {
2518 release_resource(res);
2519 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002520 }
Paul Mundte2651642011-01-20 21:24:03 +09002521
2522 return 0;
2523}
2524
2525static void sci_config_port(struct uart_port *port, int flags)
2526{
2527 if (flags & UART_CONFIG_TYPE) {
2528 struct sci_port *sport = to_sci_port(port);
2529
2530 port->type = sport->cfg->type;
2531 sci_request_port(port);
2532 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533}
2534
2535static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2536{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 if (ser->baud_base < 2400)
2538 /* No paper tape reader for Mitch.. */
2539 return -EINVAL;
2540
2541 return 0;
2542}
2543
Julia Lawall069a47e2016-09-01 19:51:35 +02002544static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 .tx_empty = sci_tx_empty,
2546 .set_mctrl = sci_set_mctrl,
2547 .get_mctrl = sci_get_mctrl,
2548 .start_tx = sci_start_tx,
2549 .stop_tx = sci_stop_tx,
2550 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002551 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552 .break_ctl = sci_break_ctl,
2553 .startup = sci_startup,
2554 .shutdown = sci_shutdown,
Geert Uytterhoeven13b9c312017-04-25 20:15:35 +02002555 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002557 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 .type = sci_type,
2559 .release_port = sci_release_port,
2560 .request_port = sci_request_port,
2561 .config_port = sci_config_port,
2562 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002563#ifdef CONFIG_CONSOLE_POLL
2564 .poll_get_char = sci_poll_get_char,
2565 .poll_put_char = sci_poll_put_char,
2566#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567};
2568
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002569static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2570{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002571 const char *clk_names[] = {
2572 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002573 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002574 [SCI_BRG_INT] = "brg_int",
2575 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002576 };
2577 struct clk *clk;
2578 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002579
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002580 if (sci_port->cfg->type == PORT_HSCIF)
2581 clk_names[SCI_SCK] = "hsck";
2582
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002583 for (i = 0; i < SCI_NUM_CLKS; i++) {
2584 clk = devm_clk_get(dev, clk_names[i]);
2585 if (PTR_ERR(clk) == -EPROBE_DEFER)
2586 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002587
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002588 if (IS_ERR(clk) && i == SCI_FCK) {
2589 /*
2590 * "fck" used to be called "sci_ick", and we need to
2591 * maintain DT backward compatibility.
2592 */
2593 clk = devm_clk_get(dev, "sci_ick");
2594 if (PTR_ERR(clk) == -EPROBE_DEFER)
2595 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002596
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002597 if (!IS_ERR(clk))
2598 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002599
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002600 /*
2601 * Not all SH platforms declare a clock lookup entry
2602 * for SCI devices, in which case we need to get the
2603 * global "peripheral_clk" clock.
2604 */
2605 clk = devm_clk_get(dev, "peripheral_clk");
2606 if (!IS_ERR(clk))
2607 goto found;
2608
2609 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2610 PTR_ERR(clk));
2611 return PTR_ERR(clk);
2612 }
2613
2614found:
2615 if (IS_ERR(clk))
2616 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2617 PTR_ERR(clk));
2618 else
Geert Uytterhoeven70f0a592018-06-01 11:28:21 +02002619 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2620 clk, clk_get_rate(clk));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002621 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2622 }
2623 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002624}
2625
Bill Pemberton9671f092012-11-19 13:21:50 -05002626static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002627 struct sci_port *sci_port, unsigned int index,
2628 struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002629{
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09002630 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002631 const struct resource *res;
2632 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002633 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002634
Paul Mundt50f09592011-12-02 20:09:48 +09002635 sci_port->cfg = p;
2636
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09002637 port->ops = &sci_uart_ops;
2638 port->iotype = UPIO_MEM;
2639 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002640
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002641 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2642 if (res == NULL)
2643 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002644
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002645 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002646 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002647
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002648 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2649 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002650
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002651 /* The SCI generates several interrupts. They can be muxed together or
2652 * connected to different interrupt lines. In the muxed case only one
2653 * interrupt resource is specified. In the non-muxed case three or four
2654 * interrupt resources are specified, as the BRI interrupt is optional.
2655 */
2656 if (sci_port->irqs[0] < 0)
2657 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002658
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002659 if (sci_port->irqs[1] < 0) {
2660 sci_port->irqs[1] = sci_port->irqs[0];
2661 sci_port->irqs[2] = sci_port->irqs[0];
2662 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002663 }
2664
Paul Mundt3127c6b2011-06-28 13:44:37 +09002665 if (p->regtype == SCIx_PROBE_REGTYPE) {
2666 ret = sci_probe_regmap(p);
Rafael J. Wysockifc971142011-08-08 00:26:50 +02002667 if (unlikely(ret))
Paul Mundt3127c6b2011-06-28 13:44:37 +09002668 return ret;
2669 }
Paul Mundt61a69762011-06-14 12:40:19 +09002670
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002671 switch (p->type) {
2672 case PORT_SCIFB:
2673 port->fifosize = 256;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002674 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002675 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002676 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002677 break;
2678 case PORT_HSCIF:
2679 port->fifosize = 128;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002680 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002681 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002682 sci_port->sampling_rate_mask = SCI_SR_RANGE(8, 32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002683 break;
2684 case PORT_SCIFA:
2685 port->fifosize = 64;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002686 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002687 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002688 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002689 break;
2690 case PORT_SCIF:
2691 port->fifosize = 16;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002692 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002693 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002694 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002695 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002696 } else {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002697 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002698 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002699 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002700 }
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002701 break;
2702 default:
2703 port->fifosize = 1;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002704 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002705 sci_port->overrun_mask = SCI_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002706 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002707 break;
2708 }
2709
Laurent Pinchart878fbb92013-12-06 10:59:51 +01002710 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2711 * match the SoC datasheet, this should be investigated. Let platform
2712 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002713 */
Geert Uytterhoevenf84b6bd2015-08-21 20:02:31 +02002714 if (p->sampling_rate)
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002715 sci_port->sampling_rate_mask = SCI_SR(p->sampling_rate);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002716
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002717 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002718 ret = sci_init_clocks(sci_port, &dev->dev);
2719 if (ret < 0)
2720 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002721
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09002722 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002723
2724 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002725 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002726
Magnus Damm7ed7e072009-01-21 15:14:14 +00002727 sci_port->break_timer.data = (unsigned long)sci_port;
2728 sci_port->break_timer.function = sci_break_timer;
2729 init_timer(&sci_port->break_timer);
Paul Mundte108b2c2006-09-27 16:32:13 +09002730
Paul Mundtdebf9502011-06-08 18:19:37 +09002731 /*
2732 * Establish some sensible defaults for the error detection.
2733 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002734 if (p->type == PORT_SCI) {
2735 sci_port->error_mask = SCI_DEFAULT_ERROR_MASK;
2736 sci_port->error_clear = SCI_ERROR_CLEAR;
2737 } else {
2738 sci_port->error_mask = SCIF_DEFAULT_ERROR_MASK;
2739 sci_port->error_clear = SCIF_ERROR_CLEAR;
2740 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002741
2742 /*
Laurent Pinchart3ae988d2013-12-06 10:59:17 +01002743 * Make the error mask inclusive of overrun detection, if
2744 * supported.
2745 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002746 if (sci_port->overrun_reg == SCxSR) {
Geert Uytterhoevenafd66db2015-04-30 18:21:33 +02002747 sci_port->error_mask |= sci_port->overrun_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002748 sci_port->error_clear &= ~sci_port->overrun_mask;
2749 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002750
Paul Mundtce6738b2011-01-19 15:24:40 +09002751 port->type = p->type;
Laurent Pinchartb6e4a3f2013-12-06 10:59:14 +01002752 port->flags = UPF_FIXED_PORT | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002753 port->regshift = p->regshift;
Paul Mundtce6738b2011-01-19 15:24:40 +09002754
2755 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002756 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002757 * for the multi-IRQ ports, which is where we are primarily
2758 * concerned with the shutdown path synchronization.
2759 *
2760 * For the muxed case there's nothing more to do.
2761 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002762 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002763 port->irqflags = 0;
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +09002764
Paul Mundt61a69762011-06-14 12:40:19 +09002765 port->serial_in = sci_serial_in;
2766 port->serial_out = sci_serial_out;
2767
Guennadi Liakhovetski937bb6e2011-06-24 13:56:15 +02002768 if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0)
2769 dev_dbg(port->dev, "DMA tx %d, rx %d\n",
2770 p->dma_slave_tx, p->dma_slave_rx);
Magnus Damm7ed7e072009-01-21 15:14:14 +00002771
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002772 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002773}
2774
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002775static void sci_cleanup_single(struct sci_port *port)
2776{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002777 pm_runtime_disable(port->port.dev);
2778}
2779
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002780#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2781 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002782static void serial_console_putchar(struct uart_port *port, int ch)
2783{
2784 sci_poll_put_char(port, ch);
2785}
2786
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787/*
2788 * Print a string to the serial port trying not to disturb
2789 * any possible real use of the port...
2790 */
2791static void serial_console_write(struct console *co, const char *s,
2792 unsigned count)
2793{
Paul Mundt906b17d2011-01-21 16:19:53 +09002794 struct sci_port *sci_port = &sci_ports[co->index];
2795 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002796 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002797 unsigned long flags;
2798 int locked = 1;
2799
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002800#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002801 if (port->sysrq)
2802 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002803 else
2804#endif
2805 if (oops_in_progress)
Daniel Wagnerd9c202b2018-05-08 10:55:09 +02002806 locked = spin_trylock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002807 else
Daniel Wagnerd9c202b2018-05-08 10:55:09 +02002808 spin_lock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002809
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002810 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002811 ctrl = serial_port_in(port, SCSCR);
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002812 ctrl_temp = (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
2813 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2814 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002815
Magnus Damm501b8252009-01-21 15:14:30 +00002816 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002817
2818 /* wait until fifo is empty and last bit has been transmitted */
2819 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002820 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002821 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002822
2823 /* restore the SCSCR */
2824 serial_port_out(port, SCSCR, ctrl);
2825
2826 if (locked)
Daniel Wagnerd9c202b2018-05-08 10:55:09 +02002827 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828}
2829
Bill Pemberton9671f092012-11-19 13:21:50 -05002830static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002832 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833 struct uart_port *port;
2834 int baud = 115200;
2835 int bits = 8;
2836 int parity = 'n';
2837 int flow = 'n';
2838 int ret;
2839
Paul Mundte108b2c2006-09-27 16:32:13 +09002840 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002841 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002842 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002843 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002844 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002845
Paul Mundt906b17d2011-01-21 16:19:53 +09002846 sci_port = &sci_ports[co->index];
2847 port = &sci_port->port;
2848
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002849 /*
2850 * Refuse to handle uninitialized ports.
2851 */
2852 if (!port->ops)
2853 return -ENODEV;
2854
Paul Mundtf6e94952011-01-21 15:25:36 +09002855 ret = sci_remap_port(port);
2856 if (unlikely(ret != 0))
2857 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002858
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859 if (options)
2860 uart_parse_options(options, &baud, &parity, &bits, &flow);
2861
Paul Mundtab7cfb52011-06-01 14:47:42 +09002862 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863}
2864
2865static struct console serial_console = {
2866 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002867 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868 .write = serial_console_write,
2869 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002870 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002872 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873};
2874
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002875static struct console early_serial_console = {
2876 .name = "early_ttySC",
2877 .write = serial_console_write,
2878 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002879 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002880};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002881
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002882static char early_serial_buf[32];
2883
Bill Pemberton9671f092012-11-19 13:21:50 -05002884static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002885{
Jingoo Han574de552013-07-30 17:06:57 +09002886 struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002887
2888 if (early_serial_console.data)
2889 return -EEXIST;
2890
2891 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002892
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002893 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002894
2895 serial_console_setup(&early_serial_console, early_serial_buf);
2896
2897 if (!strstr(early_serial_buf, "keep"))
2898 early_serial_console.flags |= CON_BOOT;
2899
2900 register_console(&early_serial_console);
2901 return 0;
2902}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002903
2904#define SCI_CONSOLE (&serial_console)
2905
Paul Mundtecdf8a42011-01-21 00:05:48 +09002906#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002907static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002908{
2909 return -EINVAL;
2910}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002912#define SCI_CONSOLE NULL
2913
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002914#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002916static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917
2918static struct uart_driver sci_uart_driver = {
2919 .owner = THIS_MODULE,
2920 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 .dev_name = "ttySC",
2922 .major = SCI_MAJOR,
2923 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002924 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 .cons = SCI_CONSOLE,
2926};
2927
Paul Mundt54507f62009-05-08 23:48:33 +09002928static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002929{
Paul Mundtd535a232011-01-19 17:19:35 +09002930 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002931
Paul Mundtd535a232011-01-19 17:19:35 +09002932 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002933
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002934 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002935
Magnus Damme552de22009-01-21 15:13:42 +00002936 return 0;
2937}
2938
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002939
2940#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2941#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2942#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002943
2944static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002945 /* SoC-specific types */
2946 {
2947 .compatible = "renesas,scif-r7s72100",
2948 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2949 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002950 /* Family-specific types */
2951 {
2952 .compatible = "renesas,rcar-gen1-scif",
2953 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2954 }, {
2955 .compatible = "renesas,rcar-gen2-scif",
2956 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2957 }, {
2958 .compatible = "renesas,rcar-gen3-scif",
2959 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2960 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002961 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002962 {
2963 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002964 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002965 }, {
2966 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002967 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002968 }, {
2969 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002970 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002971 }, {
2972 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002973 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002974 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002975 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002976 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002977 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002978 /* Terminator */
2979 },
2980};
2981MODULE_DEVICE_TABLE(of, of_sci_match);
2982
2983static struct plat_sci_port *
2984sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2985{
2986 struct device_node *np = pdev->dev.of_node;
2987 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002988 struct plat_sci_port *p;
2989 int id;
2990
2991 if (!IS_ENABLED(CONFIG_OF) || !np)
2992 return NULL;
2993
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002994 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002995 if (!match)
2996 return NULL;
2997
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002998 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002999 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003000 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003001
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003002 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003003 id = of_alias_get_id(np, "serial");
3004 if (id < 0) {
3005 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3006 return NULL;
3007 }
3008
3009 *dev_id = id;
3010
3011 p->flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF;
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003012 p->type = SCI_OF_TYPE(match->data);
3013 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003014 p->scscr = SCSCR_RE | SCSCR_TE;
3015
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003016 if (of_find_property(np, "uart-has-rtscts", NULL))
3017 p->capabilities |= SCIx_HAVE_RTSCTS;
3018
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003019 return p;
3020}
3021
Bill Pemberton9671f092012-11-19 13:21:50 -05003022static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003023 unsigned int index,
3024 struct plat_sci_port *p,
3025 struct sci_port *sciport)
3026{
Magnus Damm0ee70712009-01-21 15:13:50 +00003027 int ret;
3028
3029 /* Sanity check */
3030 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003031 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003032 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003033 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003034 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003035 }
3036
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003037 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003038 if (ret)
3039 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003040
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003041 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3042 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
3043 return PTR_ERR(sciport->gpios);
3044
3045 if (p->capabilities & SCIx_HAVE_RTSCTS) {
3046 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3047 UART_GPIO_CTS)) ||
3048 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3049 UART_GPIO_RTS))) {
3050 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3051 return -EINVAL;
3052 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003053 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003054 }
3055
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003056 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3057 if (ret) {
3058 sci_cleanup_single(sciport);
3059 return ret;
3060 }
3061
3062 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003063}
3064
Bill Pemberton9671f092012-11-19 13:21:50 -05003065static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003066{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003067 struct plat_sci_port *p;
3068 struct sci_port *sp;
3069 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003070 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003071
Paul Mundtecdf8a42011-01-21 00:05:48 +09003072 /*
3073 * If we've come here via earlyprintk initialization, head off to
3074 * the special early probe. We don't have sufficient device state
3075 * to make it beyond this yet.
3076 */
3077 if (is_early_platform_device(dev))
3078 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003079
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003080 if (dev->dev.of_node) {
3081 p = sci_parse_dt(dev, &dev_id);
3082 if (p == NULL)
3083 return -EINVAL;
3084 } else {
3085 p = dev->dev.platform_data;
3086 if (p == NULL) {
3087 dev_err(&dev->dev, "no platform data supplied\n");
3088 return -EINVAL;
3089 }
3090
3091 dev_id = dev->id;
3092 }
3093
3094 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003095 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003096
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003097 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003098 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003099 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003100
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101#ifdef CONFIG_SH_STANDARD_BIOS
3102 sh_bios_gdb_detach();
3103#endif
3104
Paul Mundte108b2c2006-09-27 16:32:13 +09003105 return 0;
3106}
3107
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003108static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003109{
Paul Mundtd535a232011-01-19 17:19:35 +09003110 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003111
Paul Mundtd535a232011-01-19 17:19:35 +09003112 if (sport)
3113 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003114
3115 return 0;
3116}
3117
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003118static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003119{
Paul Mundtd535a232011-01-19 17:19:35 +09003120 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003121
Paul Mundtd535a232011-01-19 17:19:35 +09003122 if (sport)
3123 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003124
3125 return 0;
3126}
3127
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003128static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003129
Paul Mundte108b2c2006-09-27 16:32:13 +09003130static struct platform_driver sci_driver = {
3131 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003132 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003133 .driver = {
3134 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003135 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003136 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003137 },
3138};
3139
3140static int __init sci_init(void)
3141{
3142 int ret;
3143
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003144 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003145
Paul Mundte108b2c2006-09-27 16:32:13 +09003146 ret = uart_register_driver(&sci_uart_driver);
3147 if (likely(ret == 0)) {
3148 ret = platform_driver_register(&sci_driver);
3149 if (unlikely(ret))
3150 uart_unregister_driver(&sci_uart_driver);
3151 }
3152
Linus Torvalds1da177e2005-04-16 15:20:36 -07003153 return ret;
3154}
3155
3156static void __exit sci_exit(void)
3157{
Paul Mundte108b2c2006-09-27 16:32:13 +09003158 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159 uart_unregister_driver(&sci_uart_driver);
3160}
3161
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003162#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3163early_platform_init_buffer("earlyprintk", &sci_driver,
3164 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3165#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003166#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3167static struct __init plat_sci_port port_cfg;
3168
3169static int __init early_console_setup(struct earlycon_device *device,
3170 int type)
3171{
3172 if (!device->port.membase)
3173 return -ENODEV;
3174
3175 device->port.serial_in = sci_serial_in;
3176 device->port.serial_out = sci_serial_out;
3177 device->port.type = type;
3178 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3179 sci_ports[0].cfg = &port_cfg;
3180 sci_ports[0].cfg->type = type;
3181 sci_probe_regmap(sci_ports[0].cfg);
3182 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR) |
3183 SCSCR_RE | SCSCR_TE;
3184 sci_serial_out(&sci_ports[0].port, SCSCR, port_cfg.scscr);
3185
3186 device->con->write = serial_console_write;
3187 return 0;
3188}
3189static int __init sci_early_console_setup(struct earlycon_device *device,
3190 const char *opt)
3191{
3192 return early_console_setup(device, PORT_SCI);
3193}
3194static int __init scif_early_console_setup(struct earlycon_device *device,
3195 const char *opt)
3196{
3197 return early_console_setup(device, PORT_SCIF);
3198}
3199static int __init scifa_early_console_setup(struct earlycon_device *device,
3200 const char *opt)
3201{
3202 return early_console_setup(device, PORT_SCIFA);
3203}
3204static int __init scifb_early_console_setup(struct earlycon_device *device,
3205 const char *opt)
3206{
3207 return early_console_setup(device, PORT_SCIFB);
3208}
3209static int __init hscif_early_console_setup(struct earlycon_device *device,
3210 const char *opt)
3211{
3212 return early_console_setup(device, PORT_HSCIF);
3213}
3214
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003215OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003216OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003217OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003218OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003219OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3220#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3221
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222module_init(sci_init);
3223module_exit(sci_exit);
3224
Paul Mundte108b2c2006-09-27 16:32:13 +09003225MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003226MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003227MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003228MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");