blob: f34ebb609d55e872cb78d6f5777891c9fc11caf5 [file] [log] [blame]
Douglas Thompson7c9281d2007-07-19 01:49:33 -07001/*
2 * Defines, structures, APIs for edac_core module
3 *
4 * (C) 2007 Linux Networx (http://lnxi.com)
5 * This file may be distributed under the terms of the
6 * GNU General Public License.
7 *
8 * Written by Thayne Harbaugh
9 * Based on work by Dan Hollis <goemon at anime dot net> and others.
10 * http://www.anime.net/~goemon/linux-ecc/
11 *
12 * NMI handling support added by
13 * Dave Peterson <dsp@llnl.gov> <dave_peterson@pobox.com>
14 *
15 * Refactored for multi-source files:
16 * Doug Thompson <norsk5@xmission.com>
17 *
18 */
19
20#ifndef _EDAC_CORE_H_
21#define _EDAC_CORE_H_
22
23#include <linux/kernel.h>
24#include <linux/types.h>
25#include <linux/module.h>
26#include <linux/spinlock.h>
27#include <linux/smp.h>
28#include <linux/pci.h>
29#include <linux/time.h>
30#include <linux/nmi.h>
31#include <linux/rcupdate.h>
32#include <linux/completion.h>
33#include <linux/kobject.h>
34#include <linux/platform_device.h>
Douglas Thompsone27e3da2007-07-19 01:49:36 -070035#include <linux/sysdev.h>
36#include <linux/workqueue.h>
37#include <linux/version.h>
Douglas Thompson7c9281d2007-07-19 01:49:33 -070038
39#define EDAC_MC_LABEL_LEN 31
Douglas Thompsone27e3da2007-07-19 01:49:36 -070040#define EDAC_DEVICE_NAME_LEN 31
41#define EDAC_ATTRIB_VALUE_LEN 15
42#define MC_PROC_NAME_MAX_LEN 7
Douglas Thompson7c9281d2007-07-19 01:49:33 -070043
44#if PAGE_SHIFT < 20
45#define PAGES_TO_MiB( pages ) ( ( pages ) >> ( 20 - PAGE_SHIFT ) )
46#else /* PAGE_SHIFT > 20 */
47#define PAGES_TO_MiB( pages ) ( ( pages ) << ( PAGE_SHIFT - 20 ) )
48#endif
49
50#define edac_printk(level, prefix, fmt, arg...) \
51 printk(level "EDAC " prefix ": " fmt, ##arg)
52
53#define edac_mc_printk(mci, level, fmt, arg...) \
54 printk(level "EDAC MC%d: " fmt, mci->mc_idx, ##arg)
55
56#define edac_mc_chipset_printk(mci, level, prefix, fmt, arg...) \
57 printk(level "EDAC " prefix " MC%d: " fmt, mci->mc_idx, ##arg)
58
Douglas Thompsone27e3da2007-07-19 01:49:36 -070059/* edac_device printk */
60#define edac_device_printk(ctl, level, fmt, arg...) \
61 printk(level "EDAC DEVICE%d: " fmt, ctl->dev_idx, ##arg)
62
Douglas Thompson7c9281d2007-07-19 01:49:33 -070063/* prefixes for edac_printk() and edac_mc_printk() */
64#define EDAC_MC "MC"
65#define EDAC_PCI "PCI"
66#define EDAC_DEBUG "DEBUG"
67
68#ifdef CONFIG_EDAC_DEBUG
69extern int edac_debug_level;
70
71#define edac_debug_printk(level, fmt, arg...) \
72 do { \
73 if (level <= edac_debug_level) \
Douglas Thompsone27e3da2007-07-19 01:49:36 -070074 edac_printk(KERN_EMERG, EDAC_DEBUG, fmt, ##arg); \
Douglas Thompson7c9281d2007-07-19 01:49:33 -070075 } while(0)
76
77#define debugf0( ... ) edac_debug_printk(0, __VA_ARGS__ )
78#define debugf1( ... ) edac_debug_printk(1, __VA_ARGS__ )
79#define debugf2( ... ) edac_debug_printk(2, __VA_ARGS__ )
80#define debugf3( ... ) edac_debug_printk(3, __VA_ARGS__ )
81#define debugf4( ... ) edac_debug_printk(4, __VA_ARGS__ )
82
83#else /* !CONFIG_EDAC_DEBUG */
84
85#define debugf0( ... )
86#define debugf1( ... )
87#define debugf2( ... )
88#define debugf3( ... )
89#define debugf4( ... )
90
91#endif /* !CONFIG_EDAC_DEBUG */
92
93#define BIT(x) (1 << (x))
94
95#define PCI_VEND_DEV(vend, dev) PCI_VENDOR_ID_ ## vend, \
96 PCI_DEVICE_ID_ ## vend ## _ ## dev
97
Dave Jiangc4192702007-07-19 01:49:47 -070098#define dev_name(dev) (dev)->dev_name
Douglas Thompson7c9281d2007-07-19 01:49:33 -070099
100/* memory devices */
101enum dev_type {
102 DEV_UNKNOWN = 0,
103 DEV_X1,
104 DEV_X2,
105 DEV_X4,
106 DEV_X8,
107 DEV_X16,
108 DEV_X32, /* Do these parts exist? */
109 DEV_X64 /* Do these parts exist? */
110};
111
112#define DEV_FLAG_UNKNOWN BIT(DEV_UNKNOWN)
113#define DEV_FLAG_X1 BIT(DEV_X1)
114#define DEV_FLAG_X2 BIT(DEV_X2)
115#define DEV_FLAG_X4 BIT(DEV_X4)
116#define DEV_FLAG_X8 BIT(DEV_X8)
117#define DEV_FLAG_X16 BIT(DEV_X16)
118#define DEV_FLAG_X32 BIT(DEV_X32)
119#define DEV_FLAG_X64 BIT(DEV_X64)
120
121/* memory types */
122enum mem_type {
123 MEM_EMPTY = 0, /* Empty csrow */
124 MEM_RESERVED, /* Reserved csrow type */
125 MEM_UNKNOWN, /* Unknown csrow type */
126 MEM_FPM, /* Fast page mode */
127 MEM_EDO, /* Extended data out */
128 MEM_BEDO, /* Burst Extended data out */
129 MEM_SDR, /* Single data rate SDRAM */
130 MEM_RDR, /* Registered single data rate SDRAM */
131 MEM_DDR, /* Double data rate SDRAM */
132 MEM_RDDR, /* Registered Double data rate SDRAM */
133 MEM_RMBS, /* Rambus DRAM */
134 MEM_DDR2, /* DDR2 RAM */
135 MEM_FB_DDR2, /* fully buffered DDR2 */
136 MEM_RDDR2, /* Registered DDR2 RAM */
137};
138
139#define MEM_FLAG_EMPTY BIT(MEM_EMPTY)
140#define MEM_FLAG_RESERVED BIT(MEM_RESERVED)
141#define MEM_FLAG_UNKNOWN BIT(MEM_UNKNOWN)
142#define MEM_FLAG_FPM BIT(MEM_FPM)
143#define MEM_FLAG_EDO BIT(MEM_EDO)
144#define MEM_FLAG_BEDO BIT(MEM_BEDO)
145#define MEM_FLAG_SDR BIT(MEM_SDR)
146#define MEM_FLAG_RDR BIT(MEM_RDR)
147#define MEM_FLAG_DDR BIT(MEM_DDR)
148#define MEM_FLAG_RDDR BIT(MEM_RDDR)
149#define MEM_FLAG_RMBS BIT(MEM_RMBS)
150#define MEM_FLAG_DDR2 BIT(MEM_DDR2)
151#define MEM_FLAG_FB_DDR2 BIT(MEM_FB_DDR2)
152#define MEM_FLAG_RDDR2 BIT(MEM_RDDR2)
153
154/* chipset Error Detection and Correction capabilities and mode */
155enum edac_type {
156 EDAC_UNKNOWN = 0, /* Unknown if ECC is available */
157 EDAC_NONE, /* Doesnt support ECC */
158 EDAC_RESERVED, /* Reserved ECC type */
159 EDAC_PARITY, /* Detects parity errors */
160 EDAC_EC, /* Error Checking - no correction */
161 EDAC_SECDED, /* Single bit error correction, Double detection */
162 EDAC_S2ECD2ED, /* Chipkill x2 devices - do these exist? */
163 EDAC_S4ECD4ED, /* Chipkill x4 devices */
164 EDAC_S8ECD8ED, /* Chipkill x8 devices */
165 EDAC_S16ECD16ED, /* Chipkill x16 devices */
166};
167
168#define EDAC_FLAG_UNKNOWN BIT(EDAC_UNKNOWN)
169#define EDAC_FLAG_NONE BIT(EDAC_NONE)
170#define EDAC_FLAG_PARITY BIT(EDAC_PARITY)
171#define EDAC_FLAG_EC BIT(EDAC_EC)
172#define EDAC_FLAG_SECDED BIT(EDAC_SECDED)
173#define EDAC_FLAG_S2ECD2ED BIT(EDAC_S2ECD2ED)
174#define EDAC_FLAG_S4ECD4ED BIT(EDAC_S4ECD4ED)
175#define EDAC_FLAG_S8ECD8ED BIT(EDAC_S8ECD8ED)
176#define EDAC_FLAG_S16ECD16ED BIT(EDAC_S16ECD16ED)
177
178/* scrubbing capabilities */
179enum scrub_type {
180 SCRUB_UNKNOWN = 0, /* Unknown if scrubber is available */
181 SCRUB_NONE, /* No scrubber */
182 SCRUB_SW_PROG, /* SW progressive (sequential) scrubbing */
183 SCRUB_SW_SRC, /* Software scrub only errors */
184 SCRUB_SW_PROG_SRC, /* Progressive software scrub from an error */
185 SCRUB_SW_TUNABLE, /* Software scrub frequency is tunable */
186 SCRUB_HW_PROG, /* HW progressive (sequential) scrubbing */
187 SCRUB_HW_SRC, /* Hardware scrub only errors */
188 SCRUB_HW_PROG_SRC, /* Progressive hardware scrub from an error */
189 SCRUB_HW_TUNABLE /* Hardware scrub frequency is tunable */
190};
191
192#define SCRUB_FLAG_SW_PROG BIT(SCRUB_SW_PROG)
Douglas Thompson522a94b2007-07-19 01:49:41 -0700193#define SCRUB_FLAG_SW_SRC BIT(SCRUB_SW_SRC)
194#define SCRUB_FLAG_SW_PROG_SRC BIT(SCRUB_SW_PROG_SRC)
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700195#define SCRUB_FLAG_SW_TUN BIT(SCRUB_SW_SCRUB_TUNABLE)
196#define SCRUB_FLAG_HW_PROG BIT(SCRUB_HW_PROG)
Douglas Thompson522a94b2007-07-19 01:49:41 -0700197#define SCRUB_FLAG_HW_SRC BIT(SCRUB_HW_SRC)
198#define SCRUB_FLAG_HW_PROG_SRC BIT(SCRUB_HW_PROG_SRC)
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700199#define SCRUB_FLAG_HW_TUN BIT(SCRUB_HW_TUNABLE)
200
201/* FIXME - should have notify capabilities: NMI, LOG, PROC, etc */
202
Douglas Thompsone27e3da2007-07-19 01:49:36 -0700203extern char * edac_align_ptr(void *ptr, unsigned size);
204
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700205/*
206 * There are several things to be aware of that aren't at all obvious:
207 *
208 *
209 * SOCKETS, SOCKET SETS, BANKS, ROWS, CHIP-SELECT ROWS, CHANNELS, etc..
210 *
211 * These are some of the many terms that are thrown about that don't always
212 * mean what people think they mean (Inconceivable!). In the interest of
213 * creating a common ground for discussion, terms and their definitions
214 * will be established.
215 *
216 * Memory devices: The individual chip on a memory stick. These devices
217 * commonly output 4 and 8 bits each. Grouping several
218 * of these in parallel provides 64 bits which is common
219 * for a memory stick.
220 *
221 * Memory Stick: A printed circuit board that agregates multiple
222 * memory devices in parallel. This is the atomic
223 * memory component that is purchaseable by Joe consumer
224 * and loaded into a memory socket.
225 *
226 * Socket: A physical connector on the motherboard that accepts
227 * a single memory stick.
228 *
229 * Channel: Set of memory devices on a memory stick that must be
230 * grouped in parallel with one or more additional
231 * channels from other memory sticks. This parallel
232 * grouping of the output from multiple channels are
233 * necessary for the smallest granularity of memory access.
234 * Some memory controllers are capable of single channel -
235 * which means that memory sticks can be loaded
236 * individually. Other memory controllers are only
237 * capable of dual channel - which means that memory
238 * sticks must be loaded as pairs (see "socket set").
239 *
240 * Chip-select row: All of the memory devices that are selected together.
241 * for a single, minimum grain of memory access.
242 * This selects all of the parallel memory devices across
243 * all of the parallel channels. Common chip-select rows
244 * for single channel are 64 bits, for dual channel 128
245 * bits.
246 *
247 * Single-Ranked stick: A Single-ranked stick has 1 chip-select row of memmory.
248 * Motherboards commonly drive two chip-select pins to
249 * a memory stick. A single-ranked stick, will occupy
250 * only one of those rows. The other will be unused.
251 *
252 * Double-Ranked stick: A double-ranked stick has two chip-select rows which
253 * access different sets of memory devices. The two
254 * rows cannot be accessed concurrently.
255 *
256 * Double-sided stick: DEPRECATED TERM, see Double-Ranked stick.
257 * A double-sided stick has two chip-select rows which
258 * access different sets of memory devices. The two
259 * rows cannot be accessed concurrently. "Double-sided"
260 * is irrespective of the memory devices being mounted
261 * on both sides of the memory stick.
262 *
263 * Socket set: All of the memory sticks that are required for for
264 * a single memory access or all of the memory sticks
265 * spanned by a chip-select row. A single socket set
266 * has two chip-select rows and if double-sided sticks
267 * are used these will occupy those chip-select rows.
268 *
269 * Bank: This term is avoided because it is unclear when
270 * needing to distinguish between chip-select rows and
271 * socket sets.
272 *
273 * Controller pages:
274 *
275 * Physical pages:
276 *
277 * Virtual pages:
278 *
279 *
280 * STRUCTURE ORGANIZATION AND CHOICES
281 *
282 *
283 *
284 * PS - I enjoyed writing all that about as much as you enjoyed reading it.
285 */
286
287struct channel_info {
288 int chan_idx; /* channel index */
289 u32 ce_count; /* Correctable Errors for this CHANNEL */
290 char label[EDAC_MC_LABEL_LEN + 1]; /* DIMM label on motherboard */
291 struct csrow_info *csrow; /* the parent */
292};
293
294struct csrow_info {
295 unsigned long first_page; /* first page number in dimm */
296 unsigned long last_page; /* last page number in dimm */
297 unsigned long page_mask; /* used for interleaving -
298 * 0UL for non intlv
299 */
300 u32 nr_pages; /* number of pages in csrow */
301 u32 grain; /* granularity of reported error in bytes */
302 int csrow_idx; /* the chip-select row */
303 enum dev_type dtype; /* memory device type */
304 u32 ue_count; /* Uncorrectable Errors for this csrow */
305 u32 ce_count; /* Correctable Errors for this csrow */
306 enum mem_type mtype; /* memory csrow type */
307 enum edac_type edac_mode; /* EDAC mode for this csrow */
308 struct mem_ctl_info *mci; /* the parent */
309
310 struct kobject kobj; /* sysfs kobject for this csrow */
311 struct completion kobj_complete;
312
313 /* FIXME the number of CHANNELs might need to become dynamic */
314 u32 nr_channels;
315 struct channel_info *channels;
316};
317
318struct mem_ctl_info {
319 struct list_head link; /* for global list of mem_ctl_info structs */
320 unsigned long mtype_cap; /* memory types supported by mc */
321 unsigned long edac_ctl_cap; /* Mem controller EDAC capabilities */
322 unsigned long edac_cap; /* configuration capabilities - this is
323 * closely related to edac_ctl_cap. The
324 * difference is that the controller may be
325 * capable of s4ecd4ed which would be listed
326 * in edac_ctl_cap, but if channels aren't
327 * capable of s4ecd4ed then the edac_cap would
328 * not have that capability.
329 */
330 unsigned long scrub_cap; /* chipset scrub capabilities */
331 enum scrub_type scrub_mode; /* current scrub mode */
332
333 /* Translates sdram memory scrub rate given in bytes/sec to the
334 internal representation and configures whatever else needs
335 to be configured.
336 */
337 int (*set_sdram_scrub_rate) (struct mem_ctl_info *mci, u32 *bw);
338
339 /* Get the current sdram memory scrub rate from the internal
340 representation and converts it to the closest matching
341 bandwith in bytes/sec.
342 */
343 int (*get_sdram_scrub_rate) (struct mem_ctl_info *mci, u32 *bw);
344
345 /* pointer to edac checking routine */
346 void (*edac_check) (struct mem_ctl_info * mci);
347
348 /*
349 * Remaps memory pages: controller pages to physical pages.
350 * For most MC's, this will be NULL.
351 */
352 /* FIXME - why not send the phys page to begin with? */
353 unsigned long (*ctl_page_to_phys) (struct mem_ctl_info * mci,
354 unsigned long page);
355 int mc_idx;
356 int nr_csrows;
357 struct csrow_info *csrows;
358 /*
359 * FIXME - what about controllers on other busses? - IDs must be
360 * unique. dev pointer should be sufficiently unique, but
361 * BUS:SLOT.FUNC numbers may not be unique.
362 */
363 struct device *dev;
364 const char *mod_name;
365 const char *mod_ver;
366 const char *ctl_name;
Dave Jiangc4192702007-07-19 01:49:47 -0700367 const char *dev_name;
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700368 char proc_name[MC_PROC_NAME_MAX_LEN + 1];
369 void *pvt_info;
370 u32 ue_noinfo_count; /* Uncorrectable Errors w/o info */
371 u32 ce_noinfo_count; /* Correctable Errors w/o info */
372 u32 ue_count; /* Total Uncorrectable Errors for this MC */
373 u32 ce_count; /* Total Correctable Errors for this MC */
374 unsigned long start_time; /* mci load start time (in jiffies) */
375
376 /* this stuff is for safe removal of mc devices from global list while
377 * NMI handlers may be traversing list
378 */
379 struct rcu_head rcu;
380 struct completion complete;
381
382 /* edac sysfs device control */
383 struct kobject edac_mci_kobj;
384 struct completion kobj_complete;
385};
386
Douglas Thompsone27e3da2007-07-19 01:49:36 -0700387/*
388 * The following are the structures to provide for a generice
389 * or abstract 'edac_device'. This set of structures and the
390 * code that implements the APIs for the same, provide for
391 * registering EDAC type devices which are NOT standard memory.
392 *
393 * CPU caches (L1 and L2)
394 * DMA engines
395 * Core CPU swithces
396 * Fabric switch units
397 * PCIe interface controllers
398 * other EDAC/ECC type devices that can be monitored for
399 * errors, etc.
400 *
401 * It allows for a 2 level set of hiearchry. For example:
402 *
403 * cache could be composed of L1, L2 and L3 levels of cache.
404 * Each CPU core would have its own L1 cache, while sharing
405 * L2 and maybe L3 caches.
406 *
407 * View them arranged, via the sysfs presentation:
408 * /sys/devices/system/edac/..
409 *
410 * mc/ <existing memory device directory>
411 * cpu/cpu0/.. <L1 and L2 block directory>
412 * /L1-cache/ce_count
413 * /ue_count
414 * /L2-cache/ce_count
415 * /ue_count
416 * cpu/cpu1/.. <L1 and L2 block directory>
417 * /L1-cache/ce_count
418 * /ue_count
419 * /L2-cache/ce_count
420 * /ue_count
421 * ...
422 *
423 * the L1 and L2 directories would be "edac_device_block's"
424 */
425
426struct edac_device_counter {
427 u32 ue_count;
428 u32 ce_count;
429};
430
431#define INC_COUNTER(cnt) (cnt++)
432
433/*
434 * An array of these is passed to the alloc() function
435 * to specify attributes of the edac_block
436 */
437struct edac_attrib_spec {
438 char name[EDAC_DEVICE_NAME_LEN + 1];
439
440 int type;
441#define EDAC_ATTR_INT 0x01
442#define EDAC_ATTR_CHAR 0x02
443};
444
445
446/* Attribute control structure
447 * In this structure is a pointer to the driver's edac_attrib_spec
448 * The life of this pointer is inclusive in the life of the driver's
449 * life cycle.
450 */
451struct edac_attrib {
452 struct edac_device_block *block; /* Up Pointer */
453
454 struct edac_attrib_spec *spec; /* ptr to module spec entry */
455
456 union { /* actual value */
457 int edac_attrib_int_value;
458 char edac_attrib_char_value[EDAC_ATTRIB_VALUE_LEN + 1];
459 } edac_attrib_value;
460};
461
462/* device block control structure */
463struct edac_device_block {
464 struct edac_device_instance *instance; /* Up Pointer */
465 char name[EDAC_DEVICE_NAME_LEN + 1];
466
467 struct edac_device_counter counters; /* basic UE and CE counters */
468
469 int nr_attribs; /* how many attributes */
470 struct edac_attrib *attribs; /* this block's attributes */
471
472 /* edac sysfs device control */
473 struct kobject kobj;
474 struct completion kobj_complete;
475};
476
477/* device instance control structure */
478struct edac_device_instance {
479 struct edac_device_ctl_info *ctl; /* Up pointer */
480 char name[EDAC_DEVICE_NAME_LEN + 4];
481
482 struct edac_device_counter counters; /* instance counters */
483
484 u32 nr_blocks; /* how many blocks */
485 struct edac_device_block *blocks; /* block array */
486
487 /* edac sysfs device control */
488 struct kobject kobj;
489 struct completion kobj_complete;
490};
491
492
493/*
494 * Abstract edac_device control info structure
495 *
496 */
497struct edac_device_ctl_info {
498 /* for global list of edac_device_ctl_info structs */
499 struct list_head link;
500
501 int dev_idx;
502
503 /* Per instance controls for this edac_device */
504 int log_ue; /* boolean for logging UEs */
505 int log_ce; /* boolean for logging CEs */
506 int panic_on_ue; /* boolean for panic'ing on an UE */
507 unsigned poll_msec; /* number of milliseconds to poll interval */
508 unsigned long delay; /* number of jiffies for poll_msec */
509
510 struct sysdev_class *edac_class; /* pointer to class */
511
512 /* the internal state of this controller instance */
513 int op_state;
514#define OP_ALLOC 0x100
515#define OP_RUNNING_POLL 0x201
516#define OP_RUNNING_INTERRUPT 0x202
517#define OP_RUNNING_POLL_INTR 0x203
518#define OP_OFFLINE 0x300
519
520 /* work struct for this instance */
521#if (LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,20))
522 struct delayed_work work;
523#else
524 struct work_struct work;
525#endif
526
527 /* pointer to edac polling checking routine:
528 * If NOT NULL: points to polling check routine
529 * If NULL: Then assumes INTERRUPT operation, where
530 * MC driver will receive events
531 */
532 void (*edac_check) (struct edac_device_ctl_info * edac_dev);
533
534 struct device *dev; /* pointer to device structure */
535
536 const char *mod_name; /* module name */
537 const char *ctl_name; /* edac controller name */
Dave Jiangc4192702007-07-19 01:49:47 -0700538 const char *dev_name; /* pci/platform/etc... name */
Douglas Thompsone27e3da2007-07-19 01:49:36 -0700539
540 void *pvt_info; /* pointer to 'private driver' info */
541
542 unsigned long start_time;/* edac_device load start time (jiffies)*/
543
544 /* these are for safe removal of mc devices from global list while
545 * NMI handlers may be traversing list
546 */
547 struct rcu_head rcu;
548 struct completion complete;
549
550 /* sysfs top name under 'edac' directory
551 * and instance name:
552 * cpu/cpu0/...
553 * cpu/cpu1/...
554 * cpu/cpu2/...
555 * ...
556 */
557 char name[EDAC_DEVICE_NAME_LEN + 1];
558
559 /* Number of instances supported on this control structure
560 * and the array of those instances
561 */
562 u32 nr_instances;
563 struct edac_device_instance *instances;
564
565 /* Event counters for the this whole EDAC Device */
566 struct edac_device_counter counters;
567
568 /* edac sysfs device control for the 'name'
569 * device this structure controls
570 */
571 struct kobject kobj;
572 struct completion kobj_complete;
573};
574
575/* To get from the instance's wq to the beginning of the ctl structure */
576#define to_edac_device_ctl_work(w) \
577 container_of(w,struct edac_device_ctl_info,work)
578
579/* Function to calc the number of delay jiffies from poll_msec */
580static inline void edac_device_calc_delay(
581 struct edac_device_ctl_info *edac_dev)
582{
583 /* convert from msec to jiffies */
584 edac_dev->delay = edac_dev->poll_msec * HZ / 1000;
585}
586
587/*
588 * The alloc() and free() functions for the 'edac_device' control info
589 * structure. A MC driver will allocate one of these for each edac_device
590 * it is going to control/register with the EDAC CORE.
591 */
592extern struct edac_device_ctl_info *edac_device_alloc_ctl_info(
593 unsigned sizeof_private,
594 char *edac_device_name,
595 unsigned nr_instances,
596 char *edac_block_name,
597 unsigned nr_blocks,
598 unsigned offset_value,
599 struct edac_attrib_spec *attrib_spec,
600 unsigned nr_attribs
601);
602
603/* The offset value can be:
604 * -1 indicating no offset value
605 * 0 for zero-based block numbers
606 * 1 for 1-based block number
607 * other for other-based block number
608 */
609#define BLOCK_OFFSET_VALUE_OFF ((unsigned) -1)
610
611extern void edac_device_free_ctl_info( struct edac_device_ctl_info *ctl_info);
612
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700613#ifdef CONFIG_PCI
614
615/* write all or some bits in a byte-register*/
616static inline void pci_write_bits8(struct pci_dev *pdev, int offset, u8 value,
617 u8 mask)
618{
619 if (mask != 0xff) {
620 u8 buf;
621
622 pci_read_config_byte(pdev, offset, &buf);
623 value &= mask;
624 buf &= ~mask;
625 value |= buf;
626 }
627
628 pci_write_config_byte(pdev, offset, value);
629}
630
631/* write all or some bits in a word-register*/
632static inline void pci_write_bits16(struct pci_dev *pdev, int offset,
633 u16 value, u16 mask)
634{
635 if (mask != 0xffff) {
636 u16 buf;
637
638 pci_read_config_word(pdev, offset, &buf);
639 value &= mask;
640 buf &= ~mask;
641 value |= buf;
642 }
643
644 pci_write_config_word(pdev, offset, value);
645}
646
647/* write all or some bits in a dword-register*/
648static inline void pci_write_bits32(struct pci_dev *pdev, int offset,
649 u32 value, u32 mask)
650{
651 if (mask != 0xffff) {
652 u32 buf;
653
654 pci_read_config_dword(pdev, offset, &buf);
655 value &= mask;
656 buf &= ~mask;
657 value |= buf;
658 }
659
660 pci_write_config_dword(pdev, offset, value);
661}
662
663#endif /* CONFIG_PCI */
664
665extern struct mem_ctl_info * edac_mc_find(int idx);
666extern int edac_mc_add_mc(struct mem_ctl_info *mci,int mc_idx);
667extern struct mem_ctl_info * edac_mc_del_mc(struct device *dev);
668extern int edac_mc_find_csrow_by_page(struct mem_ctl_info *mci,
669 unsigned long page);
670
671/*
672 * The no info errors are used when error overflows are reported.
673 * There are a limited number of error logging registers that can
674 * be exausted. When all registers are exhausted and an additional
675 * error occurs then an error overflow register records that an
676 * error occured and the type of error, but doesn't have any
677 * further information. The ce/ue versions make for cleaner
678 * reporting logic and function interface - reduces conditional
679 * statement clutter and extra function arguments.
680 */
681extern void edac_mc_handle_ce(struct mem_ctl_info *mci,
682 unsigned long page_frame_number, unsigned long offset_in_page,
683 unsigned long syndrome, int row, int channel,
684 const char *msg);
685extern void edac_mc_handle_ce_no_info(struct mem_ctl_info *mci,
686 const char *msg);
687extern void edac_mc_handle_ue(struct mem_ctl_info *mci,
688 unsigned long page_frame_number, unsigned long offset_in_page,
689 int row, const char *msg);
690extern void edac_mc_handle_ue_no_info(struct mem_ctl_info *mci,
691 const char *msg);
692extern void edac_mc_handle_fbd_ue(struct mem_ctl_info *mci,
693 unsigned int csrow,
694 unsigned int channel0,
695 unsigned int channel1,
696 char *msg);
697extern void edac_mc_handle_fbd_ce(struct mem_ctl_info *mci,
698 unsigned int csrow,
699 unsigned int channel,
700 char *msg);
701
702/*
Douglas Thompsone27e3da2007-07-19 01:49:36 -0700703 * edac_device APIs
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700704 */
705extern struct mem_ctl_info *edac_mc_alloc(unsigned sz_pvt, unsigned nr_csrows,
706 unsigned nr_chans);
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700707extern void edac_mc_free(struct mem_ctl_info *mci);
Douglas Thompsone27e3da2007-07-19 01:49:36 -0700708extern int edac_device_add_device(struct edac_device_ctl_info *edac_dev, int edac_idx);
709extern struct edac_device_ctl_info * edac_device_del_device(struct device *dev);
710extern void edac_device_handle_ue(struct edac_device_ctl_info *edac_dev,
711 int inst_nr, int block_nr, const char *msg);
712extern void edac_device_handle_ce(struct edac_device_ctl_info *edac_dev,
713 int inst_nr, int block_nr, const char *msg);
714
Douglas Thompson7c9281d2007-07-19 01:49:33 -0700715
716#endif /* _EDAC_CORE_H_ */