blob: 2f9cc33deec4cf612e56db6470d97342c6c93f82 [file] [log] [blame]
Mike Frysingerbc8c84c2007-08-05 17:32:25 +08001/*
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -05002 * DO NOT EDIT THIS FILE
3 * This file is under version control at
4 * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
5 * and can be replaced with that version at any time
6 * DO NOT EDIT THIS FILE
Mike Frysingerbc8c84c2007-08-05 17:32:25 +08007 *
Mike Frysinger93f17422011-05-06 02:26:38 -04008 * Copyright 2004-2011 Analog Devices Inc.
Sonic Zhangde450832012-05-17 14:45:27 +08009 * Licensed under the Clear BSD license.
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080010 */
11
Mike Frysingera4136472009-05-08 07:40:25 +000012/* This file should be up to date with:
Mike Frysinger979365b2011-06-08 18:15:18 -040013 * - Revision F, 05/23/2011; ADSP-BF526 Blackfin Processor Anomaly List
14 * - Revision I, 05/23/2011; ADSP-BF527 Blackfin Processor Anomaly List
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080015 */
16
17#ifndef _MACH_ANOMALY_H_
18#define _MACH_ANOMALY_H_
19
Mike Frysingera4136472009-05-08 07:40:25 +000020/* We do not support old silicon - sorry */
21#if __SILICON_REVISION__ < 0
22# error will not work on BF526/BF527 silicon version
23#endif
24
Mike Frysinger4e8086d2008-10-10 21:07:55 +080025#if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__)
26# define ANOMALY_BF526 1
27#else
28# define ANOMALY_BF526 0
29#endif
30#if defined(__ADSPBF523__) || defined(__ADSPBF525__) || defined(__ADSPBF527__)
31# define ANOMALY_BF527 1
32#else
33# define ANOMALY_BF527 0
34#endif
35
Mike Frysingera4136472009-05-08 07:40:25 +000036#define _ANOMALY_BF526(rev526) (ANOMALY_BF526 && __SILICON_REVISION__ rev526)
37#define _ANOMALY_BF527(rev527) (ANOMALY_BF527 && __SILICON_REVISION__ rev527)
38#define _ANOMALY_BF526_BF527(rev526, rev527) (_ANOMALY_BF526(rev526) || _ANOMALY_BF527(rev527))
39
Mike Frysingera200ad22009-06-13 06:37:14 -040040/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080041#define ANOMALY_05000074 (1)
Mike Frysingera70ce072008-05-31 15:47:17 +080042/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
Mike Frysingerdc7101b2010-05-27 21:47:31 +000043#define ANOMALY_05000119 (1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080044/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
45#define ANOMALY_05000122 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000046/* False Hardware Error from an Access in the Shadow of a Conditional Branch */
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080047#define ANOMALY_05000245 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000048/* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
49#define ANOMALY_05000254 (1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080050/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
51#define ANOMALY_05000265 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +080052/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
53#define ANOMALY_05000310 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +080054/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
Mike Frysingera4136472009-05-08 07:40:25 +000055#define ANOMALY_05000313 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080056/* Incorrect Access of OTP_STATUS During otp_write() Function */
Mike Frysingera4136472009-05-08 07:40:25 +000057#define ANOMALY_05000328 (_ANOMALY_BF527(< 2))
58/* Host DMA Boot Modes Are Not Functional */
Mike Frysinger979365b2011-06-08 18:15:18 -040059#define ANOMALY_05000330 (_ANOMALY_BF527(< 2))
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080060/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */
Mike Frysingera4136472009-05-08 07:40:25 +000061#define ANOMALY_05000337 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080062/* Ethernet MAC MDIO Reads Do Not Meet IEEE Specification */
Mike Frysingera4136472009-05-08 07:40:25 +000063#define ANOMALY_05000341 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080064/* TWI May Not Operate Correctly Under Certain Signal Termination Conditions */
Mike Frysingera4136472009-05-08 07:40:25 +000065#define ANOMALY_05000342 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080066/* USB Calibration Value Is Not Initialized */
Mike Frysingera4136472009-05-08 07:40:25 +000067#define ANOMALY_05000346 (_ANOMALY_BF526_BF527(< 1, < 2))
Robin Getz202d7bd2008-10-09 11:59:46 +080068/* USB Calibration Value to use */
69#define ANOMALY_05000346_value 0xE510
Sonic Zhang4d555632008-04-25 03:28:10 +080070/* Preboot Routine Incorrectly Alters Reset Value of USB Register */
Mike Frysingera4136472009-05-08 07:40:25 +000071#define ANOMALY_05000347 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080072/* Security Features Are Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000073#define ANOMALY_05000348 (_ANOMALY_BF527(< 1))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080074/* bfrom_SysControl() Firmware Function Performs Improper System Reset */
Mike Frysingera4136472009-05-08 07:40:25 +000075#define ANOMALY_05000353 (_ANOMALY_BF526(< 1))
Sonic Zhang4d555632008-04-25 03:28:10 +080076/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
Mike Frysingera4136472009-05-08 07:40:25 +000077#define ANOMALY_05000355 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080078/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
Mike Frysingera4136472009-05-08 07:40:25 +000079#define ANOMALY_05000357 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080080/* Incorrect Revision Number in DSPID Register */
Mike Frysingera4136472009-05-08 07:40:25 +000081#define ANOMALY_05000364 (_ANOMALY_BF527(== 1))
Sonic Zhang4d555632008-04-25 03:28:10 +080082/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
83#define ANOMALY_05000366 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +080084/* Incorrect Default CSEL Value in PLL_DIV */
Mike Frysingera4136472009-05-08 07:40:25 +000085#define ANOMALY_05000368 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080086/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
Mike Frysingera4136472009-05-08 07:40:25 +000087#define ANOMALY_05000371 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080088/* Authentication Fails To Initiate */
Mike Frysingera4136472009-05-08 07:40:25 +000089#define ANOMALY_05000376 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080090/* Data Read From L3 Memory by USB DMA May be Corrupted */
Mike Frysingera4136472009-05-08 07:40:25 +000091#define ANOMALY_05000380 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080092/* 8-Bit NAND Flash Boot Mode Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000093#define ANOMALY_05000382 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080094/* Boot from OTP Memory Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000095#define ANOMALY_05000385 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080096/* bfrom_SysControl() Firmware Routine Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000097#define ANOMALY_05000386 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080098/* Programmable Preboot Settings Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000099#define ANOMALY_05000387 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800100/* CRC32 Checksum Support Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000101#define ANOMALY_05000388 (_ANOMALY_BF526_BF527(< 1, < 2))
Sonic Zhang4d555632008-04-25 03:28:10 +0800102/* Reset Vector Must Not Be in SDRAM Memory Space */
Mike Frysingera4136472009-05-08 07:40:25 +0000103#define ANOMALY_05000389 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800104/* pTempCurrent Not Present in ADI_BOOT_DATA Structure */
Mike Frysingera4136472009-05-08 07:40:25 +0000105#define ANOMALY_05000392 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800106/* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */
Mike Frysingera4136472009-05-08 07:40:25 +0000107#define ANOMALY_05000393 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800108/* Log Buffer Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000109#define ANOMALY_05000394 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800110/* Hook Routine Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000111#define ANOMALY_05000395 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800112/* Header Indirect Bit Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000113#define ANOMALY_05000396 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800114/* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000115#define ANOMALY_05000397 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800116/* SWRESET, DFRESET and WDRESET Bits in the SYSCR Register Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000117#define ANOMALY_05000398 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800118/* BCODE_NOBOOT in BCODE Field of SYSCR Register Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000119#define ANOMALY_05000399 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +0800120/* PPI Data Signals D0 and D8 do not Tristate After Disabling PPI */
Mike Frysingera4136472009-05-08 07:40:25 +0000121#define ANOMALY_05000401 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800122/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
Mike Frysingera4136472009-05-08 07:40:25 +0000123#define ANOMALY_05000403 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800124/* Lockbox SESR Disallows Certain User Interrupts */
Mike Frysingera4136472009-05-08 07:40:25 +0000125#define ANOMALY_05000404 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800126/* Lockbox SESR Firmware Does Not Save/Restore Full Context */
127#define ANOMALY_05000405 (1)
128/* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */
Mike Frysingera4136472009-05-08 07:40:25 +0000129#define ANOMALY_05000407 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800130/* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */
131#define ANOMALY_05000408 (1)
132/* Lockbox firmware leaves MDMA0 channel enabled */
Mike Frysingera4136472009-05-08 07:40:25 +0000133#define ANOMALY_05000409 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800134/* Incorrect Default Internal Voltage Regulator Setting */
Mike Frysingera4136472009-05-08 07:40:25 +0000135#define ANOMALY_05000410 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800136/* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */
Mike Frysinger979365b2011-06-08 18:15:18 -0400137#define ANOMALY_05000411 (_ANOMALY_BF526(< 1))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800138/* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */
Mike Frysingera4136472009-05-08 07:40:25 +0000139#define ANOMALY_05000414 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800140/* DEB2_URGENT Bit Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000141#define ANOMALY_05000415 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800142/* Speculative Fetches Can Cause Undesired External FIFO Operations */
143#define ANOMALY_05000416 (1)
144/* SPORT0 Ignores External TSCLK0 on PG14 When TMR6 is an Output */
Mike Frysingera4136472009-05-08 07:40:25 +0000145#define ANOMALY_05000417 (_ANOMALY_BF527(< 2))
146/* PPI Timing Requirements tSFSPE and tHFSPE Do Not Meet Data Sheet Specifications */
147#define ANOMALY_05000418 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800148/* USB PLL_STABLE Bit May Not Accurately Reflect the USB PLL's Status */
Mike Frysingera4136472009-05-08 07:40:25 +0000149#define ANOMALY_05000420 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800150/* TWI Fall Time (Tof) May Violate the Minimum I2C Specification */
151#define ANOMALY_05000421 (1)
152/* TWI Input Capacitance (Ci) May Violate the Maximum I2C Specification */
Mike Frysingera4136472009-05-08 07:40:25 +0000153#define ANOMALY_05000422 (_ANOMALY_BF526_BF527(> 0, > 1))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800154/* Certain Ethernet Frames With Errors are Misclassified in RMII Mode */
Mike Frysingera4136472009-05-08 07:40:25 +0000155#define ANOMALY_05000423 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800156/* Internal Voltage Regulator Not Trimmed */
Mike Frysingera4136472009-05-08 07:40:25 +0000157#define ANOMALY_05000424 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800158/* Multichannel SPORT Channel Misalignment Under Specific Configuration */
Mike Frysingera4136472009-05-08 07:40:25 +0000159#define ANOMALY_05000425 (_ANOMALY_BF526_BF527(< 1, < 2))
160/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800161#define ANOMALY_05000426 (1)
162/* WB_EDGE Bit in NFC_IRQSTAT Incorrectly Reflects Buffer Status Instead of IRQ Status */
Mike Frysingera4136472009-05-08 07:40:25 +0000163#define ANOMALY_05000429 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800164/* Software System Reset Corrupts PLL_LOCKCNT Register */
Mike Frysingera4136472009-05-08 07:40:25 +0000165#define ANOMALY_05000430 (_ANOMALY_BF527(> 1))
166/* Incorrect Use of Stack in Lockbox Firmware During Authentication */
167#define ANOMALY_05000431 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800168/* bfrom_SysControl() Does Not Clear SIC_IWR1 Before Executing PLL Programming Sequence */
Mike Frysingera4136472009-05-08 07:40:25 +0000169#define ANOMALY_05000432 (_ANOMALY_BF526(< 1))
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000170/* SW Breakpoints Ignored Upon Return From Lockbox Authentication */
171#define ANOMALY_05000434 (1)
Mike Frysinger94b28212008-11-18 17:48:21 +0800172/* Certain SIC Registers are not Reset After Soft or Core Double Fault Reset */
Mike Frysingera4136472009-05-08 07:40:25 +0000173#define ANOMALY_05000435 (_ANOMALY_BF526_BF527(< 1, >= 0))
174/* Preboot Cannot be Used to Alter the PLL_DIV Register */
175#define ANOMALY_05000439 (_ANOMALY_BF526_BF527(< 1, >= 0))
176/* bfrom_SysControl() Cannot be Used to Write the PLL_DIV Register */
177#define ANOMALY_05000440 (_ANOMALY_BF526_BF527(< 1, >= 0))
178/* OTP Write Accesses Not Supported */
179#define ANOMALY_05000442 (_ANOMALY_BF527(< 1))
Mike Frysinger3529e042008-10-28 16:22:41 +0800180/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
181#define ANOMALY_05000443 (1)
Mike Frysingera4136472009-05-08 07:40:25 +0000182/* The WURESET Bit in the SYSCR Register is not Functional */
Mike Frysinger979365b2011-06-08 18:15:18 -0400183#define ANOMALY_05000445 (_ANOMALY_BF527(>= 0))
184/* USB DMA Short Packet Data Corruption */
Graf Yang976119b2009-07-01 07:05:40 +0000185#define ANOMALY_05000450 (1)
Mike Frysingera4136472009-05-08 07:40:25 +0000186/* BCODE_QUICKBOOT, BCODE_ALLBOOT, and BCODE_FULLBOOT Settings in SYSCR Register Not Functional */
Mike Frysinger979365b2011-06-08 18:15:18 -0400187#define ANOMALY_05000451 (_ANOMALY_BF527(>= 0))
Mike Frysingera4136472009-05-08 07:40:25 +0000188/* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */
189#define ANOMALY_05000452 (_ANOMALY_BF526_BF527(< 1, >= 0))
190/* USB Receive Interrupt Is Not Generated in DMA Mode 1 */
191#define ANOMALY_05000456 (1)
192/* Host DMA Port Responds to Certain Bus Activity Without HOST_CE Assertion */
193#define ANOMALY_05000457 (1)
Yi Libd411b12009-08-05 10:02:14 +0000194/* USB DMA Mode 1 Failure When Multiple USB DMA Channels Are Concurrently Enabled */
195#define ANOMALY_05000460 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -0400196/* False Hardware Error when RETI Points to Invalid Memory */
Mike Frysingera4136472009-05-08 07:40:25 +0000197#define ANOMALY_05000461 (1)
Yi Libd411b12009-08-05 10:02:14 +0000198/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
199#define ANOMALY_05000462 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400200/* USB Rx DMA Hang */
Mike Frysingera200ad22009-06-13 06:37:14 -0400201#define ANOMALY_05000465 (1)
Yi Libd411b12009-08-05 10:02:14 +0000202/* TxPktRdy Bit Not Set for Transmit Endpoint When Core and DMA Access USB Endpoint FIFOs Simultaneously */
203#define ANOMALY_05000466 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400204/* Possible USB RX Data Corruption When Control & Data EP FIFOs are Accessed via the Core */
Mike Frysingera200ad22009-06-13 06:37:14 -0400205#define ANOMALY_05000467 (1)
Yi Libd411b12009-08-05 10:02:14 +0000206/* PLL Latches Incorrect Settings During Reset */
207#define ANOMALY_05000469 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000208/* Incorrect Default MSEL Value in PLL_CTL */
209#define ANOMALY_05000472 (_ANOMALY_BF526(>= 0))
Mike Frysinger979365b2011-06-08 18:15:18 -0400210/* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500211#define ANOMALY_05000473 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400212/* Possible Lockup Condition when Modifying PLL from External Memory */
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000213#define ANOMALY_05000475 (1)
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500214/* TESTSET Instruction Cannot Be Interrupted */
215#define ANOMALY_05000477 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000216/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
217#define ANOMALY_05000481 (1)
218/* Possible USB Data Corruption When Multiple Endpoints Are Accessed by the Core */
219#define ANOMALY_05000483 (1)
220/* PLL_CTL Change Using bfrom_SysControl() Can Result in Processor Overclocking */
Mike Frysinger979365b2011-06-08 18:15:18 -0400221#define ANOMALY_05000485 (_ANOMALY_BF526_BF527(< 2, >= 0))
Mike Frysinger93f17422011-05-06 02:26:38 -0400222/* The CODEC Zero-Cross Detect Feature is not Functional */
223#define ANOMALY_05000487 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400224/* SPI Master Boot Can Fail Under Certain Conditions */
225#define ANOMALY_05000490 (1)
226/* Instruction Memory Stalls Can Cause IFLUSH to Fail */
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000227#define ANOMALY_05000491 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -0400228/* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
229#define ANOMALY_05000494 (1)
230/* CNT_COMMAND Functionality Depends on CNT_IMASK Configuration */
231#define ANOMALY_05000498 (1)
232/* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
233#define ANOMALY_05000501 (1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +0800234
Michael Hennerich2b393312007-10-10 16:58:49 +0800235/* Anomalies that don't exist on this proc */
Mike Frysingera4136472009-05-08 07:40:25 +0000236#define ANOMALY_05000099 (0)
237#define ANOMALY_05000120 (0)
Michael Hennerich59003142007-10-21 16:54:27 +0800238#define ANOMALY_05000125 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000239#define ANOMALY_05000149 (0)
Michael Hennerich59003142007-10-21 16:54:27 +0800240#define ANOMALY_05000158 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000241#define ANOMALY_05000171 (0)
242#define ANOMALY_05000179 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400243#define ANOMALY_05000182 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800244#define ANOMALY_05000183 (0)
Graf Yang976119b2009-07-01 07:05:40 +0000245#define ANOMALY_05000189 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800246#define ANOMALY_05000198 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400247#define ANOMALY_05000202 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000248#define ANOMALY_05000215 (0)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000249#define ANOMALY_05000219 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000250#define ANOMALY_05000220 (0)
251#define ANOMALY_05000227 (0)
Michael Hennerich59003142007-10-21 16:54:27 +0800252#define ANOMALY_05000230 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000253#define ANOMALY_05000231 (0)
254#define ANOMALY_05000233 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400255#define ANOMALY_05000234 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000256#define ANOMALY_05000242 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800257#define ANOMALY_05000244 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000258#define ANOMALY_05000248 (0)
259#define ANOMALY_05000250 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400260#define ANOMALY_05000257 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800261#define ANOMALY_05000261 (0)
262#define ANOMALY_05000263 (0)
263#define ANOMALY_05000266 (0)
264#define ANOMALY_05000273 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000265#define ANOMALY_05000274 (0)
Mike Frysingeree554be2009-03-03 16:52:55 +0800266#define ANOMALY_05000278 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400267#define ANOMALY_05000281 (0)
268#define ANOMALY_05000283 (0)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800269#define ANOMALY_05000285 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000270#define ANOMALY_05000287 (0)
271#define ANOMALY_05000301 (0)
Mike Frysingerc18e99c2009-03-04 17:36:49 +0800272#define ANOMALY_05000305 (0)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800273#define ANOMALY_05000307 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800274#define ANOMALY_05000311 (0)
Mike Frysinger3529e042008-10-28 16:22:41 +0800275#define ANOMALY_05000312 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400276#define ANOMALY_05000315 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800277#define ANOMALY_05000323 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000278#define ANOMALY_05000362 (1)
Sonic Zhang4d555632008-04-25 03:28:10 +0800279#define ANOMALY_05000363 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400280#define ANOMALY_05000383 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000281#define ANOMALY_05000400 (0)
Yi Libd411b12009-08-05 10:02:14 +0000282#define ANOMALY_05000402 (0)
Mike Frysinger6651ece2009-01-07 23:14:38 +0800283#define ANOMALY_05000412 (0)
Mike Frysinger7dbc3f62009-03-06 00:20:49 +0800284#define ANOMALY_05000447 (0)
285#define ANOMALY_05000448 (0)
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500286#define ANOMALY_05000474 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400287#define ANOMALY_05000480 (0)
Sonic Zhangf1a1d522012-10-29 13:50:05 +0800288#define ANOMALY_16000030 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800289
Mike Frysingerbc8c84c2007-08-05 17:32:25 +0800290#endif