blob: fd60e226a987d1533504327dfe22e17a6a08b9d2 [file] [log] [blame]
Andrew Victor877d7722007-05-11 20:49:56 +01001/*
2 * arch/arm/mach-at91/at91sam9rl.c
3 *
4 * Copyright (C) 2005 SAN People
5 * Copyright (C) 2007 Atmel Corporation
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 */
11
12#include <linux/module.h>
13
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040014#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000015#include <asm/irq.h>
Andrew Victor877d7722007-05-11 20:49:56 +010016#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010018#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080019#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/at91sam9rl.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
Andrew Victor877d7722007-05-11 20:49:56 +010023
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080024#include "soc.h"
Andrew Victor877d7722007-05-11 20:49:56 +010025#include "generic.h"
26#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080027#include "sam9_smc.h"
Andrew Victor877d7722007-05-11 20:49:56 +010028
Andrew Victor877d7722007-05-11 20:49:56 +010029/* --------------------------------------------------------------------
30 * Clocks
31 * -------------------------------------------------------------------- */
32
33/*
34 * The peripheral clocks.
35 */
36static struct clk pioA_clk = {
37 .name = "pioA_clk",
38 .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
39 .type = CLK_TYPE_PERIPHERAL,
40};
41static struct clk pioB_clk = {
42 .name = "pioB_clk",
43 .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioC_clk = {
47 .name = "pioC_clk",
48 .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk pioD_clk = {
52 .name = "pioD_clk",
53 .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk usart0_clk = {
57 .name = "usart0_clk",
58 .pmc_mask = 1 << AT91SAM9RL_ID_US0,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart1_clk = {
62 .name = "usart1_clk",
63 .pmc_mask = 1 << AT91SAM9RL_ID_US1,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart2_clk = {
67 .name = "usart2_clk",
68 .pmc_mask = 1 << AT91SAM9RL_ID_US2,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk usart3_clk = {
72 .name = "usart3_clk",
73 .pmc_mask = 1 << AT91SAM9RL_ID_US3,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk mmc_clk = {
77 .name = "mci_clk",
78 .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk twi0_clk = {
82 .name = "twi0_clk",
83 .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk twi1_clk = {
87 .name = "twi1_clk",
88 .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk spi_clk = {
92 .name = "spi_clk",
93 .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
94 .type = CLK_TYPE_PERIPHERAL,
95};
96static struct clk ssc0_clk = {
97 .name = "ssc0_clk",
98 .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk ssc1_clk = {
102 .name = "ssc1_clk",
103 .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk tc0_clk = {
107 .name = "tc0_clk",
108 .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
109 .type = CLK_TYPE_PERIPHERAL,
110};
111static struct clk tc1_clk = {
112 .name = "tc1_clk",
113 .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
114 .type = CLK_TYPE_PERIPHERAL,
115};
116static struct clk tc2_clk = {
117 .name = "tc2_clk",
118 .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
119 .type = CLK_TYPE_PERIPHERAL,
120};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100121static struct clk pwm_clk = {
122 .name = "pwm_clk",
Andrew Victor877d7722007-05-11 20:49:56 +0100123 .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
124 .type = CLK_TYPE_PERIPHERAL,
125};
126static struct clk tsc_clk = {
127 .name = "tsc_clk",
128 .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk dma_clk = {
132 .name = "dma_clk",
133 .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk udphs_clk = {
137 .name = "udphs_clk",
138 .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk lcdc_clk = {
142 .name = "lcdc_clk",
143 .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk ac97_clk = {
147 .name = "ac97_clk",
148 .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151
152static struct clk *periph_clocks[] __initdata = {
153 &pioA_clk,
154 &pioB_clk,
155 &pioC_clk,
156 &pioD_clk,
157 &usart0_clk,
158 &usart1_clk,
159 &usart2_clk,
160 &usart3_clk,
161 &mmc_clk,
162 &twi0_clk,
163 &twi1_clk,
164 &spi_clk,
165 &ssc0_clk,
166 &ssc1_clk,
167 &tc0_clk,
168 &tc1_clk,
169 &tc2_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100170 &pwm_clk,
Andrew Victor877d7722007-05-11 20:49:56 +0100171 &tsc_clk,
172 &dma_clk,
173 &udphs_clk,
174 &lcdc_clk,
175 &ac97_clk,
176 // irq0
177};
178
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100179static struct clk_lookup periph_clocks_lookups[] = {
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800180 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
181 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100182 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
183 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
184 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
185 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
186 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800187 CLKDEV_CON_ID("pioA", &pioA_clk),
188 CLKDEV_CON_ID("pioB", &pioB_clk),
189 CLKDEV_CON_ID("pioC", &pioC_clk),
190 CLKDEV_CON_ID("pioD", &pioD_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100191};
192
193static struct clk_lookup usart_clocks_lookups[] = {
194 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
195 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
196 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
197 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
198 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
199};
200
Andrew Victor877d7722007-05-11 20:49:56 +0100201/*
202 * The two programmable clocks.
203 * You must configure pin multiplexing to bring these signals out.
204 */
205static struct clk pck0 = {
206 .name = "pck0",
207 .pmc_mask = AT91_PMC_PCK0,
208 .type = CLK_TYPE_PROGRAMMABLE,
209 .id = 0,
210};
211static struct clk pck1 = {
212 .name = "pck1",
213 .pmc_mask = AT91_PMC_PCK1,
214 .type = CLK_TYPE_PROGRAMMABLE,
215 .id = 1,
216};
217
218static void __init at91sam9rl_register_clocks(void)
219{
220 int i;
221
222 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
223 clk_register(periph_clocks[i]);
224
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100225 clkdev_add_table(periph_clocks_lookups,
226 ARRAY_SIZE(periph_clocks_lookups));
227 clkdev_add_table(usart_clocks_lookups,
228 ARRAY_SIZE(usart_clocks_lookups));
229
Andrew Victor877d7722007-05-11 20:49:56 +0100230 clk_register(&pck0);
231 clk_register(&pck1);
232}
233
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100234static struct clk_lookup console_clock_lookup;
235
236void __init at91sam9rl_set_console_clock(int id)
237{
238 if (id >= ARRAY_SIZE(usart_clocks_lookups))
239 return;
240
241 console_clock_lookup.con_id = "usart";
242 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
243 clkdev_add(&console_clock_lookup);
244}
245
Andrew Victor877d7722007-05-11 20:49:56 +0100246/* --------------------------------------------------------------------
247 * GPIO
248 * -------------------------------------------------------------------- */
249
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800250static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
Andrew Victor877d7722007-05-11 20:49:56 +0100251 {
252 .id = AT91SAM9RL_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800253 .regbase = AT91SAM9RL_BASE_PIOA,
Andrew Victor877d7722007-05-11 20:49:56 +0100254 }, {
255 .id = AT91SAM9RL_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800256 .regbase = AT91SAM9RL_BASE_PIOB,
Andrew Victor877d7722007-05-11 20:49:56 +0100257 }, {
258 .id = AT91SAM9RL_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800259 .regbase = AT91SAM9RL_BASE_PIOC,
Andrew Victor877d7722007-05-11 20:49:56 +0100260 }, {
261 .id = AT91SAM9RL_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800262 .regbase = AT91SAM9RL_BASE_PIOD,
Andrew Victor877d7722007-05-11 20:49:56 +0100263 }
264};
265
Andrew Victor877d7722007-05-11 20:49:56 +0100266/* --------------------------------------------------------------------
267 * AT91SAM9RL processor initialization
268 * -------------------------------------------------------------------- */
269
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800270static void __init at91sam9rl_map_io(void)
Andrew Victor877d7722007-05-11 20:49:56 +0100271{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800272 unsigned long sram_size;
Andrew Victor877d7722007-05-11 20:49:56 +0100273
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800274 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victor877d7722007-05-11 20:49:56 +0100275 case AT91_CIDR_SRAMSIZ_32K:
276 sram_size = 2 * SZ_16K;
277 break;
278 case AT91_CIDR_SRAMSIZ_16K:
279 default:
280 sram_size = SZ_16K;
281 }
282
Andrew Victor877d7722007-05-11 20:49:56 +0100283 /* Map SRAM */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800284 at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800285}
Andrew Victor877d7722007-05-11 20:49:56 +0100286
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800287static void __init at91sam9rl_ioremap_registers(void)
288{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800289 at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800290 at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800291 at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800292 at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800293}
294
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400295static void at91sam9rl_idle(void)
296{
297 at91_sys_write(AT91_PMC_SCDR, AT91_PMC_PCK);
298 cpu_do_idle();
299}
300
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800301static void __init at91sam9rl_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800302{
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400303 arm_pm_idle = at91sam9rl_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000304 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor877d7722007-05-11 20:49:56 +0100305 at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
306
Andrew Victor877d7722007-05-11 20:49:56 +0100307 /* Register GPIO subsystem */
308 at91_gpio_init(at91sam9rl_gpio, 4);
309}
310
311/* --------------------------------------------------------------------
312 * Interrupt initialization
313 * -------------------------------------------------------------------- */
314
315/*
316 * The default interrupt priority levels (0 = lowest, 7 = highest).
317 */
318static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
319 7, /* Advanced Interrupt Controller */
320 7, /* System Peripherals */
321 1, /* Parallel IO Controller A */
322 1, /* Parallel IO Controller B */
323 1, /* Parallel IO Controller C */
324 1, /* Parallel IO Controller D */
325 5, /* USART 0 */
326 5, /* USART 1 */
327 5, /* USART 2 */
328 5, /* USART 3 */
329 0, /* Multimedia Card Interface */
330 6, /* Two-Wire Interface 0 */
331 6, /* Two-Wire Interface 1 */
332 5, /* Serial Peripheral Interface */
333 4, /* Serial Synchronous Controller 0 */
334 4, /* Serial Synchronous Controller 1 */
335 0, /* Timer Counter 0 */
336 0, /* Timer Counter 1 */
337 0, /* Timer Counter 2 */
338 0,
339 0, /* Touch Screen Controller */
340 0, /* DMA Controller */
341 2, /* USB Device High speed port */
342 2, /* LCD Controller */
343 6, /* AC97 Controller */
344 0,
345 0,
346 0,
347 0,
348 0,
349 0,
350 0, /* Advanced Interrupt Controller */
351};
352
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800353struct at91_init_soc __initdata at91sam9rl_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800354 .map_io = at91sam9rl_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800355 .default_irq_priority = at91sam9rl_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800356 .ioremap_registers = at91sam9rl_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800357 .register_clocks = at91sam9rl_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800358 .init = at91sam9rl_initialize,
359};