blob: 6f064d7076e68c98b8cefdb508bb0968d76b1866 [file] [log] [blame]
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "vi.h"
30#include "vid.h"
31
32#include "oss/oss_3_0_d.h"
33#include "oss/oss_3_0_sh_mask.h"
34
35#include "gmc/gmc_8_1_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37
38#include "gca/gfx_8_0_d.h"
Jack Xiao74a5d162015-05-08 14:46:49 +080039#include "gca/gfx_8_0_enum.h"
Alex Deucheraaa36a9762015-04-20 17:31:14 -040040#include "gca/gfx_8_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "tonga_sdma_pkt_open.h"
46
47static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
51
Jammy Zhouc65444f2015-05-13 22:49:04 +080052MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
David Zhang1a5bbb62015-07-08 17:29:27 +080056MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
57MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
Samuel Libb16e3b2015-10-08 17:17:51 -040058MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
Alex Deucheraaa36a9762015-04-20 17:31:14 -040059
60static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
61{
62 SDMA0_REGISTER_OFFSET,
63 SDMA1_REGISTER_OFFSET
64};
65
66static const u32 golden_settings_tonga_a11[] =
67{
68 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
69 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
70 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
71 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
72 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
73 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
74 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
75 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
76 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
77 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
78};
79
80static const u32 tonga_mgcg_cgcg_init[] =
81{
82 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
83 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
84};
85
David Zhang1a5bbb62015-07-08 17:29:27 +080086static const u32 golden_settings_fiji_a10[] =
87{
88 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
89 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
90 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
91 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
92 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
93 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
94 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
95 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
96};
97
98static const u32 fiji_mgcg_cgcg_init[] =
99{
100 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
101 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
102};
103
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400104static const u32 cz_golden_settings_a11[] =
105{
106 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
107 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
108 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
109 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
110 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
111 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
112 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
113 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
114 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
115 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
116 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
117 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
118};
119
120static const u32 cz_mgcg_cgcg_init[] =
121{
122 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
123 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
124};
125
Samuel Libb16e3b2015-10-08 17:17:51 -0400126static const u32 stoney_golden_settings_a11[] =
127{
128 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
129 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
130 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
131 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
132};
133
134static const u32 stoney_mgcg_cgcg_init[] =
135{
136 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
137};
138
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400139/*
140 * sDMA - System DMA
141 * Starting with CIK, the GPU has new asynchronous
142 * DMA engines. These engines are used for compute
143 * and gfx. There are two DMA engines (SDMA0, SDMA1)
144 * and each one supports 1 ring buffer used for gfx
145 * and 2 queues used for compute.
146 *
147 * The programming model is very similar to the CP
148 * (ring buffer, IBs, etc.), but sDMA has it's own
149 * packet format that is different from the PM4 format
150 * used by the CP. sDMA supports copying data, writing
151 * embedded data, solid fills, and a number of other
152 * things. It also has support for tiling/detiling of
153 * buffers.
154 */
155
156static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
157{
158 switch (adev->asic_type) {
David Zhang1a5bbb62015-07-08 17:29:27 +0800159 case CHIP_FIJI:
160 amdgpu_program_register_sequence(adev,
161 fiji_mgcg_cgcg_init,
162 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
163 amdgpu_program_register_sequence(adev,
164 golden_settings_fiji_a10,
165 (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
166 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400167 case CHIP_TONGA:
168 amdgpu_program_register_sequence(adev,
169 tonga_mgcg_cgcg_init,
170 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
171 amdgpu_program_register_sequence(adev,
172 golden_settings_tonga_a11,
173 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
174 break;
175 case CHIP_CARRIZO:
176 amdgpu_program_register_sequence(adev,
177 cz_mgcg_cgcg_init,
178 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
179 amdgpu_program_register_sequence(adev,
180 cz_golden_settings_a11,
181 (const u32)ARRAY_SIZE(cz_golden_settings_a11));
182 break;
Samuel Libb16e3b2015-10-08 17:17:51 -0400183 case CHIP_STONEY:
184 amdgpu_program_register_sequence(adev,
185 stoney_mgcg_cgcg_init,
186 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
187 amdgpu_program_register_sequence(adev,
188 stoney_golden_settings_a11,
189 (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
190 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400191 default:
192 break;
193 }
194}
195
196/**
197 * sdma_v3_0_init_microcode - load ucode images from disk
198 *
199 * @adev: amdgpu_device pointer
200 *
201 * Use the firmware interface to load the ucode images into
202 * the driver (not loaded into hw).
203 * Returns 0 on success, error on failure.
204 */
205static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
206{
207 const char *chip_name;
208 char fw_name[30];
Alex Deucherc113ea12015-10-08 16:30:37 -0400209 int err = 0, i;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400210 struct amdgpu_firmware_info *info = NULL;
211 const struct common_firmware_header *header = NULL;
Jammy Zhou595fd012015-08-04 11:44:19 +0800212 const struct sdma_firmware_header_v1_0 *hdr;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400213
214 DRM_DEBUG("\n");
215
216 switch (adev->asic_type) {
217 case CHIP_TONGA:
218 chip_name = "tonga";
219 break;
David Zhang1a5bbb62015-07-08 17:29:27 +0800220 case CHIP_FIJI:
221 chip_name = "fiji";
222 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400223 case CHIP_CARRIZO:
224 chip_name = "carrizo";
225 break;
Samuel Libb16e3b2015-10-08 17:17:51 -0400226 case CHIP_STONEY:
227 chip_name = "stoney";
228 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400229 default: BUG();
230 }
231
Alex Deucherc113ea12015-10-08 16:30:37 -0400232 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400233 if (i == 0)
Jammy Zhouc65444f2015-05-13 22:49:04 +0800234 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400235 else
Jammy Zhouc65444f2015-05-13 22:49:04 +0800236 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400237 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400238 if (err)
239 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400240 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400241 if (err)
242 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400243 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
244 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
245 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
246 if (adev->sdma.instance[i].feature_version >= 20)
247 adev->sdma.instance[i].burst_nop = true;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400248
249 if (adev->firmware.smu_load) {
250 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
251 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
Alex Deucherc113ea12015-10-08 16:30:37 -0400252 info->fw = adev->sdma.instance[i].fw;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400253 header = (const struct common_firmware_header *)info->fw->data;
254 adev->firmware.fw_size +=
255 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
256 }
257 }
258out:
259 if (err) {
260 printk(KERN_ERR
261 "sdma_v3_0: Failed to load firmware \"%s\"\n",
262 fw_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400263 for (i = 0; i < adev->sdma.num_instances; i++) {
264 release_firmware(adev->sdma.instance[i].fw);
265 adev->sdma.instance[i].fw = NULL;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400266 }
267 }
268 return err;
269}
270
271/**
272 * sdma_v3_0_ring_get_rptr - get the current read pointer
273 *
274 * @ring: amdgpu ring pointer
275 *
276 * Get the current rptr from the hardware (VI+).
277 */
278static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
279{
280 u32 rptr;
281
282 /* XXX check if swapping is necessary on BE */
283 rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
284
285 return rptr;
286}
287
288/**
289 * sdma_v3_0_ring_get_wptr - get the current write pointer
290 *
291 * @ring: amdgpu ring pointer
292 *
293 * Get the current wptr from the hardware (VI+).
294 */
295static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
296{
297 struct amdgpu_device *adev = ring->adev;
298 u32 wptr;
299
300 if (ring->use_doorbell) {
301 /* XXX check if swapping is necessary on BE */
302 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
303 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -0400304 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400305
306 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
307 }
308
309 return wptr;
310}
311
312/**
313 * sdma_v3_0_ring_set_wptr - commit the write pointer
314 *
315 * @ring: amdgpu ring pointer
316 *
317 * Write the wptr back to the hardware (VI+).
318 */
319static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
320{
321 struct amdgpu_device *adev = ring->adev;
322
323 if (ring->use_doorbell) {
324 /* XXX check if swapping is necessary on BE */
325 adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
326 WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
327 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -0400328 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400329
330 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
331 }
332}
333
Jammy Zhouac01db32015-09-01 13:13:54 +0800334static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
335{
Alex Deucherc113ea12015-10-08 16:30:37 -0400336 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +0800337 int i;
338
339 for (i = 0; i < count; i++)
340 if (sdma && sdma->burst_nop && (i == 0))
341 amdgpu_ring_write(ring, ring->nop |
342 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
343 else
344 amdgpu_ring_write(ring, ring->nop);
345}
346
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400347/**
348 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
349 *
350 * @ring: amdgpu ring pointer
351 * @ib: IB object to schedule
352 *
353 * Schedule an IB in the DMA ring (VI).
354 */
355static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
356 struct amdgpu_ib *ib)
357{
358 u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
359 u32 next_rptr = ring->wptr + 5;
360
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400361 while ((next_rptr & 7) != 2)
362 next_rptr++;
363 next_rptr += 6;
364
365 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
366 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
367 amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
368 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
369 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
370 amdgpu_ring_write(ring, next_rptr);
371
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400372 /* IB packet must end on a 8 DW boundary */
Jammy Zhouac01db32015-09-01 13:13:54 +0800373 sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400374
375 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
376 SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
377 /* base must be 32 byte aligned */
378 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
379 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
380 amdgpu_ring_write(ring, ib->length_dw);
381 amdgpu_ring_write(ring, 0);
382 amdgpu_ring_write(ring, 0);
383
384}
385
386/**
Christian Königd2edb072015-05-11 14:10:34 +0200387 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400388 *
389 * @ring: amdgpu ring pointer
390 *
391 * Emit an hdp flush packet on the requested DMA ring.
392 */
Christian Königd2edb072015-05-11 14:10:34 +0200393static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400394{
395 u32 ref_and_mask = 0;
396
Alex Deucherc113ea12015-10-08 16:30:37 -0400397 if (ring == &ring->adev->sdma.instance[0].ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400398 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
399 else
400 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
401
402 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
403 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
404 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
405 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
406 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
407 amdgpu_ring_write(ring, ref_and_mask); /* reference */
408 amdgpu_ring_write(ring, ref_and_mask); /* mask */
409 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
410 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
411}
412
413/**
414 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
415 *
416 * @ring: amdgpu ring pointer
417 * @fence: amdgpu fence object
418 *
419 * Add a DMA fence packet to the ring to write
420 * the fence seq number and DMA trap packet to generate
421 * an interrupt if needed (VI).
422 */
423static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
Chunming Zhou890ee232015-06-01 14:35:03 +0800424 unsigned flags)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400425{
Chunming Zhou890ee232015-06-01 14:35:03 +0800426 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400427 /* write the fence */
428 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
429 amdgpu_ring_write(ring, lower_32_bits(addr));
430 amdgpu_ring_write(ring, upper_32_bits(addr));
431 amdgpu_ring_write(ring, lower_32_bits(seq));
432
433 /* optionally write high bits as well */
Chunming Zhou890ee232015-06-01 14:35:03 +0800434 if (write64bit) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400435 addr += 4;
436 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
437 amdgpu_ring_write(ring, lower_32_bits(addr));
438 amdgpu_ring_write(ring, upper_32_bits(addr));
439 amdgpu_ring_write(ring, upper_32_bits(seq));
440 }
441
442 /* generate an interrupt */
443 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
444 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
445}
446
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400447/**
448 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
449 *
450 * @adev: amdgpu_device pointer
451 *
452 * Stop the gfx async dma ring buffers (VI).
453 */
454static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
455{
Alex Deucherc113ea12015-10-08 16:30:37 -0400456 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
457 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400458 u32 rb_cntl, ib_cntl;
459 int i;
460
461 if ((adev->mman.buffer_funcs_ring == sdma0) ||
462 (adev->mman.buffer_funcs_ring == sdma1))
463 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
464
Alex Deucherc113ea12015-10-08 16:30:37 -0400465 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400466 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
467 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
468 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
469 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
470 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
471 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
472 }
473 sdma0->ready = false;
474 sdma1->ready = false;
475}
476
477/**
478 * sdma_v3_0_rlc_stop - stop the compute async dma engines
479 *
480 * @adev: amdgpu_device pointer
481 *
482 * Stop the compute async dma queues (VI).
483 */
484static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
485{
486 /* XXX todo */
487}
488
489/**
Ben Gozcd06bf62015-06-24 22:39:21 +0300490 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
491 *
492 * @adev: amdgpu_device pointer
493 * @enable: enable/disable the DMA MEs context switch.
494 *
495 * Halt or unhalt the async dma engines context switch (VI).
496 */
497static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
498{
499 u32 f32_cntl;
500 int i;
501
Alex Deucherc113ea12015-10-08 16:30:37 -0400502 for (i = 0; i < adev->sdma.num_instances; i++) {
Ben Gozcd06bf62015-06-24 22:39:21 +0300503 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
504 if (enable)
505 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
506 AUTO_CTXSW_ENABLE, 1);
507 else
508 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
509 AUTO_CTXSW_ENABLE, 0);
510 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
511 }
512}
513
514/**
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400515 * sdma_v3_0_enable - stop the async dma engines
516 *
517 * @adev: amdgpu_device pointer
518 * @enable: enable/disable the DMA MEs.
519 *
520 * Halt or unhalt the async dma engines (VI).
521 */
522static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
523{
524 u32 f32_cntl;
525 int i;
526
527 if (enable == false) {
528 sdma_v3_0_gfx_stop(adev);
529 sdma_v3_0_rlc_stop(adev);
530 }
531
Alex Deucherc113ea12015-10-08 16:30:37 -0400532 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400533 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
534 if (enable)
535 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
536 else
537 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
538 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
539 }
540}
541
542/**
543 * sdma_v3_0_gfx_resume - setup and start the async dma engines
544 *
545 * @adev: amdgpu_device pointer
546 *
547 * Set up the gfx DMA ring buffers and enable them (VI).
548 * Returns 0 for success, error for failure.
549 */
550static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
551{
552 struct amdgpu_ring *ring;
553 u32 rb_cntl, ib_cntl;
554 u32 rb_bufsz;
555 u32 wb_offset;
556 u32 doorbell;
557 int i, j, r;
558
Alex Deucherc113ea12015-10-08 16:30:37 -0400559 for (i = 0; i < adev->sdma.num_instances; i++) {
560 ring = &adev->sdma.instance[i].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400561 wb_offset = (ring->rptr_offs * 4);
562
563 mutex_lock(&adev->srbm_mutex);
564 for (j = 0; j < 16; j++) {
565 vi_srbm_select(adev, 0, 0, 0, j);
566 /* SDMA GFX */
567 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
568 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
569 }
570 vi_srbm_select(adev, 0, 0, 0, 0);
571 mutex_unlock(&adev->srbm_mutex);
572
Alex Deucherc458fe92016-02-12 03:19:14 -0500573 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
574 adev->gfx.config.gb_addr_config & 0x70);
575
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400576 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
577
578 /* Set ring buffer size in dwords */
579 rb_bufsz = order_base_2(ring->ring_size / 4);
580 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
581 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
582#ifdef __BIG_ENDIAN
583 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
584 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
585 RPTR_WRITEBACK_SWAP_ENABLE, 1);
586#endif
587 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
588
589 /* Initialize the ring buffer's read and write pointers */
590 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
591 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
592
593 /* set the wb address whether it's enabled or not */
594 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
595 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
596 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
597 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
598
599 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
600
601 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
602 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
603
604 ring->wptr = 0;
605 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
606
607 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
608
609 if (ring->use_doorbell) {
610 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
611 OFFSET, ring->doorbell_index);
612 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
613 } else {
614 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
615 }
616 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
617
618 /* enable DMA RB */
619 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
620 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
621
622 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
623 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
624#ifdef __BIG_ENDIAN
625 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
626#endif
627 /* enable DMA IBs */
628 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
629
630 ring->ready = true;
631
632 r = amdgpu_ring_test_ring(ring);
633 if (r) {
634 ring->ready = false;
635 return r;
636 }
637
638 if (adev->mman.buffer_funcs_ring == ring)
639 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
640 }
641
642 return 0;
643}
644
645/**
646 * sdma_v3_0_rlc_resume - setup and start the async dma engines
647 *
648 * @adev: amdgpu_device pointer
649 *
650 * Set up the compute DMA queues and enable them (VI).
651 * Returns 0 for success, error for failure.
652 */
653static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
654{
655 /* XXX todo */
656 return 0;
657}
658
659/**
660 * sdma_v3_0_load_microcode - load the sDMA ME ucode
661 *
662 * @adev: amdgpu_device pointer
663 *
664 * Loads the sDMA0/1 ucode.
665 * Returns 0 for success, -EINVAL if the ucode is not available.
666 */
667static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
668{
669 const struct sdma_firmware_header_v1_0 *hdr;
670 const __le32 *fw_data;
671 u32 fw_size;
672 int i, j;
673
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400674 /* halt the MEs */
675 sdma_v3_0_enable(adev, false);
676
Alex Deucherc113ea12015-10-08 16:30:37 -0400677 for (i = 0; i < adev->sdma.num_instances; i++) {
678 if (!adev->sdma.instance[i].fw)
679 return -EINVAL;
680 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400681 amdgpu_ucode_print_sdma_hdr(&hdr->header);
682 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400683 fw_data = (const __le32 *)
Alex Deucherc113ea12015-10-08 16:30:37 -0400684 (adev->sdma.instance[i].fw->data +
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400685 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
686 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
687 for (j = 0; j < fw_size; j++)
688 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
Alex Deucherc113ea12015-10-08 16:30:37 -0400689 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400690 }
691
692 return 0;
693}
694
695/**
696 * sdma_v3_0_start - setup and start the async dma engines
697 *
698 * @adev: amdgpu_device pointer
699 *
700 * Set up the DMA engines and enable them (VI).
701 * Returns 0 for success, error for failure.
702 */
703static int sdma_v3_0_start(struct amdgpu_device *adev)
704{
Alex Deucherc113ea12015-10-08 16:30:37 -0400705 int r, i;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400706
Jammy Zhoue61710c2015-11-10 18:31:08 -0500707 if (!adev->pp_enabled) {
Rex Zhuba5c2a82015-11-06 20:33:24 -0500708 if (!adev->firmware.smu_load) {
709 r = sdma_v3_0_load_microcode(adev);
Alex Deucherc113ea12015-10-08 16:30:37 -0400710 if (r)
Rex Zhuba5c2a82015-11-06 20:33:24 -0500711 return r;
712 } else {
713 for (i = 0; i < adev->sdma.num_instances; i++) {
714 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
715 (i == 0) ?
716 AMDGPU_UCODE_ID_SDMA0 :
717 AMDGPU_UCODE_ID_SDMA1);
718 if (r)
719 return -EINVAL;
720 }
Alex Deucherc113ea12015-10-08 16:30:37 -0400721 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400722 }
723
724 /* unhalt the MEs */
725 sdma_v3_0_enable(adev, true);
Ben Gozcd06bf62015-06-24 22:39:21 +0300726 /* enable sdma ring preemption */
727 sdma_v3_0_ctx_switch_enable(adev, true);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400728
729 /* start the gfx rings and rlc compute queues */
730 r = sdma_v3_0_gfx_resume(adev);
731 if (r)
732 return r;
733 r = sdma_v3_0_rlc_resume(adev);
734 if (r)
735 return r;
736
737 return 0;
738}
739
740/**
741 * sdma_v3_0_ring_test_ring - simple async dma engine test
742 *
743 * @ring: amdgpu_ring structure holding ring information
744 *
745 * Test the DMA engine by writing using it to write an
746 * value to memory. (VI).
747 * Returns 0 for success, error for failure.
748 */
749static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
750{
751 struct amdgpu_device *adev = ring->adev;
752 unsigned i;
753 unsigned index;
754 int r;
755 u32 tmp;
756 u64 gpu_addr;
757
758 r = amdgpu_wb_get(adev, &index);
759 if (r) {
760 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
761 return r;
762 }
763
764 gpu_addr = adev->wb.gpu_addr + (index * 4);
765 tmp = 0xCAFEDEAD;
766 adev->wb.wb[index] = cpu_to_le32(tmp);
767
Christian Königa27de352016-01-21 11:28:53 +0100768 r = amdgpu_ring_alloc(ring, 5);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400769 if (r) {
770 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
771 amdgpu_wb_free(adev, index);
772 return r;
773 }
774
775 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
776 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
777 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
778 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
779 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
780 amdgpu_ring_write(ring, 0xDEADBEEF);
Christian Königa27de352016-01-21 11:28:53 +0100781 amdgpu_ring_commit(ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400782
783 for (i = 0; i < adev->usec_timeout; i++) {
784 tmp = le32_to_cpu(adev->wb.wb[index]);
785 if (tmp == 0xDEADBEEF)
786 break;
787 DRM_UDELAY(1);
788 }
789
790 if (i < adev->usec_timeout) {
791 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
792 } else {
793 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
794 ring->idx, tmp);
795 r = -EINVAL;
796 }
797 amdgpu_wb_free(adev, index);
798
799 return r;
800}
801
802/**
803 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
804 *
805 * @ring: amdgpu_ring structure holding ring information
806 *
807 * Test a simple IB in the DMA ring (VI).
808 * Returns 0 on success, error on failure.
809 */
810static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)
811{
812 struct amdgpu_device *adev = ring->adev;
813 struct amdgpu_ib ib;
Chunming Zhou17635522015-08-03 11:43:19 +0800814 struct fence *f = NULL;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400815 unsigned i;
816 unsigned index;
817 int r;
818 u32 tmp = 0;
819 u64 gpu_addr;
820
821 r = amdgpu_wb_get(adev, &index);
822 if (r) {
823 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
824 return r;
825 }
826
827 gpu_addr = adev->wb.gpu_addr + (index * 4);
828 tmp = 0xCAFEDEAD;
829 adev->wb.wb[index] = cpu_to_le32(tmp);
Christian Königb203dd92015-08-18 18:23:16 +0200830 memset(&ib, 0, sizeof(ib));
Christian Königb07c60c2016-01-31 12:29:04 +0100831 r = amdgpu_ib_get(adev, NULL, 256, &ib);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400832 if (r) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400833 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800834 goto err0;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400835 }
836
837 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
838 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
839 ib.ptr[1] = lower_32_bits(gpu_addr);
840 ib.ptr[2] = upper_32_bits(gpu_addr);
841 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
842 ib.ptr[4] = 0xDEADBEEF;
843 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
844 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
845 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
846 ib.length_dw = 8;
847
Christian Könige86f9ce2016-02-08 12:13:05 +0100848 r = amdgpu_ib_schedule(ring, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED,
849 NULL, &f);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800850 if (r)
851 goto err1;
852
Chunming Zhou17635522015-08-03 11:43:19 +0800853 r = fence_wait(f, false);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400854 if (r) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400855 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800856 goto err1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400857 }
858 for (i = 0; i < adev->usec_timeout; i++) {
859 tmp = le32_to_cpu(adev->wb.wb[index]);
860 if (tmp == 0xDEADBEEF)
861 break;
862 DRM_UDELAY(1);
863 }
864 if (i < adev->usec_timeout) {
865 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
Chunming Zhou0011fda2015-06-01 15:33:20 +0800866 ring->idx, i);
867 goto err1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400868 } else {
869 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
870 r = -EINVAL;
871 }
Chunming Zhou0011fda2015-06-01 15:33:20 +0800872err1:
Chunming Zhou281b4222015-08-12 12:58:31 +0800873 fence_put(f);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400874 amdgpu_ib_free(adev, &ib);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800875err0:
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400876 amdgpu_wb_free(adev, index);
877 return r;
878}
879
880/**
881 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
882 *
883 * @ib: indirect buffer to fill with commands
884 * @pe: addr of the page entry
885 * @src: src addr to copy from
886 * @count: number of page entries to update
887 *
888 * Update PTEs by copying them from the GART using sDMA (CIK).
889 */
890static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
891 uint64_t pe, uint64_t src,
892 unsigned count)
893{
894 while (count) {
895 unsigned bytes = count * 8;
896 if (bytes > 0x1FFFF8)
897 bytes = 0x1FFFF8;
898
899 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
900 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
901 ib->ptr[ib->length_dw++] = bytes;
902 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
903 ib->ptr[ib->length_dw++] = lower_32_bits(src);
904 ib->ptr[ib->length_dw++] = upper_32_bits(src);
905 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
906 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
907
908 pe += bytes;
909 src += bytes;
910 count -= bytes / 8;
911 }
912}
913
914/**
915 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
916 *
917 * @ib: indirect buffer to fill with commands
918 * @pe: addr of the page entry
919 * @addr: dst addr to write into pe
920 * @count: number of page entries to update
921 * @incr: increase next addr by incr bytes
922 * @flags: access flags
923 *
924 * Update PTEs by writing them manually using sDMA (CIK).
925 */
926static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100927 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400928 uint64_t addr, unsigned count,
929 uint32_t incr, uint32_t flags)
930{
931 uint64_t value;
932 unsigned ndw;
933
934 while (count) {
935 ndw = count * 2;
936 if (ndw > 0xFFFFE)
937 ndw = 0xFFFFE;
938
939 /* for non-physically contiguous pages (system) */
940 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
941 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
942 ib->ptr[ib->length_dw++] = pe;
943 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
944 ib->ptr[ib->length_dw++] = ndw;
945 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
Christian Königb07c9d22015-11-30 13:26:07 +0100946 value = amdgpu_vm_map_gart(pages_addr, addr);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400947 addr += incr;
948 value |= flags;
949 ib->ptr[ib->length_dw++] = value;
950 ib->ptr[ib->length_dw++] = upper_32_bits(value);
951 }
952 }
953}
954
955/**
956 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
957 *
958 * @ib: indirect buffer to fill with commands
959 * @pe: addr of the page entry
960 * @addr: dst addr to write into pe
961 * @count: number of page entries to update
962 * @incr: increase next addr by incr bytes
963 * @flags: access flags
964 *
965 * Update the page tables using sDMA (CIK).
966 */
967static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
968 uint64_t pe,
969 uint64_t addr, unsigned count,
970 uint32_t incr, uint32_t flags)
971{
972 uint64_t value;
973 unsigned ndw;
974
975 while (count) {
976 ndw = count;
977 if (ndw > 0x7FFFF)
978 ndw = 0x7FFFF;
979
980 if (flags & AMDGPU_PTE_VALID)
981 value = addr;
982 else
983 value = 0;
984
985 /* for physically contiguous pages (vram) */
986 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
987 ib->ptr[ib->length_dw++] = pe; /* dst addr */
988 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
989 ib->ptr[ib->length_dw++] = flags; /* mask */
990 ib->ptr[ib->length_dw++] = 0;
991 ib->ptr[ib->length_dw++] = value; /* value */
992 ib->ptr[ib->length_dw++] = upper_32_bits(value);
993 ib->ptr[ib->length_dw++] = incr; /* increment size */
994 ib->ptr[ib->length_dw++] = 0;
995 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
996
997 pe += ndw * 8;
998 addr += ndw * incr;
999 count -= ndw;
1000 }
1001}
1002
1003/**
Christian König9e5d53092016-01-31 12:20:55 +01001004 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001005 *
1006 * @ib: indirect buffer to fill with padding
1007 *
1008 */
Christian König9e5d53092016-01-31 12:20:55 +01001009static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001010{
Christian König9e5d53092016-01-31 12:20:55 +01001011 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +08001012 u32 pad_count;
1013 int i;
1014
1015 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1016 for (i = 0; i < pad_count; i++)
1017 if (sdma && sdma->burst_nop && (i == 0))
1018 ib->ptr[ib->length_dw++] =
1019 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1020 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1021 else
1022 ib->ptr[ib->length_dw++] =
1023 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001024}
1025
1026/**
1027 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1028 *
1029 * @ring: amdgpu_ring pointer
1030 * @vm: amdgpu_vm pointer
1031 *
1032 * Update the page table base and flush the VM TLB
1033 * using sDMA (VI).
1034 */
1035static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1036 unsigned vm_id, uint64_t pd_addr)
1037{
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001038 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1039 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1040 if (vm_id < 8) {
1041 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
1042 } else {
1043 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
1044 }
1045 amdgpu_ring_write(ring, pd_addr >> 12);
1046
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001047 /* flush TLB */
1048 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1049 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1050 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
1051 amdgpu_ring_write(ring, 1 << vm_id);
1052
1053 /* wait for flush */
1054 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1055 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1056 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1057 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1058 amdgpu_ring_write(ring, 0);
1059 amdgpu_ring_write(ring, 0); /* reference */
1060 amdgpu_ring_write(ring, 0); /* mask */
1061 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1062 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1063}
1064
yanyang15fc3aee2015-05-22 14:39:35 -04001065static int sdma_v3_0_early_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001066{
yanyang15fc3aee2015-05-22 14:39:35 -04001067 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1068
Alex Deucherc113ea12015-10-08 16:30:37 -04001069 switch (adev->asic_type) {
Samuel Libb16e3b2015-10-08 17:17:51 -04001070 case CHIP_STONEY:
1071 adev->sdma.num_instances = 1;
1072 break;
Alex Deucherc113ea12015-10-08 16:30:37 -04001073 default:
1074 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1075 break;
1076 }
1077
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001078 sdma_v3_0_set_ring_funcs(adev);
1079 sdma_v3_0_set_buffer_funcs(adev);
1080 sdma_v3_0_set_vm_pte_funcs(adev);
1081 sdma_v3_0_set_irq_funcs(adev);
1082
1083 return 0;
1084}
1085
yanyang15fc3aee2015-05-22 14:39:35 -04001086static int sdma_v3_0_sw_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001087{
1088 struct amdgpu_ring *ring;
Alex Deucherc113ea12015-10-08 16:30:37 -04001089 int r, i;
yanyang15fc3aee2015-05-22 14:39:35 -04001090 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001091
1092 /* SDMA trap event */
Alex Deucherc113ea12015-10-08 16:30:37 -04001093 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001094 if (r)
1095 return r;
1096
1097 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -04001098 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001099 if (r)
1100 return r;
1101
1102 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -04001103 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001104 if (r)
1105 return r;
1106
1107 r = sdma_v3_0_init_microcode(adev);
1108 if (r) {
1109 DRM_ERROR("Failed to load sdma firmware!\n");
1110 return r;
1111 }
1112
Alex Deucherc113ea12015-10-08 16:30:37 -04001113 for (i = 0; i < adev->sdma.num_instances; i++) {
1114 ring = &adev->sdma.instance[i].ring;
1115 ring->ring_obj = NULL;
1116 ring->use_doorbell = true;
1117 ring->doorbell_index = (i == 0) ?
1118 AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001119
Alex Deucherc113ea12015-10-08 16:30:37 -04001120 sprintf(ring->name, "sdma%d", i);
1121 r = amdgpu_ring_init(adev, ring, 256 * 1024,
1122 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1123 &adev->sdma.trap_irq,
1124 (i == 0) ?
1125 AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
1126 AMDGPU_RING_TYPE_SDMA);
1127 if (r)
1128 return r;
1129 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001130
1131 return r;
1132}
1133
yanyang15fc3aee2015-05-22 14:39:35 -04001134static int sdma_v3_0_sw_fini(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001135{
yanyang15fc3aee2015-05-22 14:39:35 -04001136 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucherc113ea12015-10-08 16:30:37 -04001137 int i;
yanyang15fc3aee2015-05-22 14:39:35 -04001138
Alex Deucherc113ea12015-10-08 16:30:37 -04001139 for (i = 0; i < adev->sdma.num_instances; i++)
1140 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001141
1142 return 0;
1143}
1144
yanyang15fc3aee2015-05-22 14:39:35 -04001145static int sdma_v3_0_hw_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001146{
1147 int r;
yanyang15fc3aee2015-05-22 14:39:35 -04001148 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001149
1150 sdma_v3_0_init_golden_registers(adev);
1151
1152 r = sdma_v3_0_start(adev);
1153 if (r)
1154 return r;
1155
1156 return r;
1157}
1158
yanyang15fc3aee2015-05-22 14:39:35 -04001159static int sdma_v3_0_hw_fini(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001160{
yanyang15fc3aee2015-05-22 14:39:35 -04001161 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1162
Ben Gozcd06bf62015-06-24 22:39:21 +03001163 sdma_v3_0_ctx_switch_enable(adev, false);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001164 sdma_v3_0_enable(adev, false);
1165
1166 return 0;
1167}
1168
yanyang15fc3aee2015-05-22 14:39:35 -04001169static int sdma_v3_0_suspend(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001170{
yanyang15fc3aee2015-05-22 14:39:35 -04001171 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001172
1173 return sdma_v3_0_hw_fini(adev);
1174}
1175
yanyang15fc3aee2015-05-22 14:39:35 -04001176static int sdma_v3_0_resume(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001177{
yanyang15fc3aee2015-05-22 14:39:35 -04001178 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001179
1180 return sdma_v3_0_hw_init(adev);
1181}
1182
yanyang15fc3aee2015-05-22 14:39:35 -04001183static bool sdma_v3_0_is_idle(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001184{
yanyang15fc3aee2015-05-22 14:39:35 -04001185 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001186 u32 tmp = RREG32(mmSRBM_STATUS2);
1187
1188 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1189 SRBM_STATUS2__SDMA1_BUSY_MASK))
1190 return false;
1191
1192 return true;
1193}
1194
yanyang15fc3aee2015-05-22 14:39:35 -04001195static int sdma_v3_0_wait_for_idle(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001196{
1197 unsigned i;
1198 u32 tmp;
yanyang15fc3aee2015-05-22 14:39:35 -04001199 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001200
1201 for (i = 0; i < adev->usec_timeout; i++) {
1202 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1203 SRBM_STATUS2__SDMA1_BUSY_MASK);
1204
1205 if (!tmp)
1206 return 0;
1207 udelay(1);
1208 }
1209 return -ETIMEDOUT;
1210}
1211
yanyang15fc3aee2015-05-22 14:39:35 -04001212static void sdma_v3_0_print_status(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001213{
1214 int i, j;
yanyang15fc3aee2015-05-22 14:39:35 -04001215 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001216
1217 dev_info(adev->dev, "VI SDMA registers\n");
1218 dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
1219 RREG32(mmSRBM_STATUS2));
Alex Deucherc113ea12015-10-08 16:30:37 -04001220 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001221 dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
1222 i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
1223 dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
1224 i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
1225 dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
1226 i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
1227 dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
1228 i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
1229 dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
1230 i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
1231 dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
1232 i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
1233 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
1234 i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
1235 dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
1236 i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
1237 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
1238 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
1239 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
1240 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
1241 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
1242 i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
1243 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
1244 i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
1245 dev_info(adev->dev, " SDMA%d_GFX_DOORBELL=0x%08X\n",
1246 i, RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]));
Alex Deucherc458fe92016-02-12 03:19:14 -05001247 dev_info(adev->dev, " SDMA%d_TILING_CONFIG=0x%08X\n",
1248 i, RREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i]));
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001249 mutex_lock(&adev->srbm_mutex);
1250 for (j = 0; j < 16; j++) {
1251 vi_srbm_select(adev, 0, 0, 0, j);
1252 dev_info(adev->dev, " VM %d:\n", j);
1253 dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
1254 i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
1255 dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
1256 i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
1257 }
1258 vi_srbm_select(adev, 0, 0, 0, 0);
1259 mutex_unlock(&adev->srbm_mutex);
1260 }
1261}
1262
yanyang15fc3aee2015-05-22 14:39:35 -04001263static int sdma_v3_0_soft_reset(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001264{
1265 u32 srbm_soft_reset = 0;
yanyang15fc3aee2015-05-22 14:39:35 -04001266 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001267 u32 tmp = RREG32(mmSRBM_STATUS2);
1268
1269 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1270 /* sdma0 */
1271 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1272 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1273 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1274 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1275 }
1276 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1277 /* sdma1 */
1278 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1279 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1280 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1281 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1282 }
1283
1284 if (srbm_soft_reset) {
yanyang15fc3aee2015-05-22 14:39:35 -04001285 sdma_v3_0_print_status((void *)adev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001286
1287 tmp = RREG32(mmSRBM_SOFT_RESET);
1288 tmp |= srbm_soft_reset;
1289 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1290 WREG32(mmSRBM_SOFT_RESET, tmp);
1291 tmp = RREG32(mmSRBM_SOFT_RESET);
1292
1293 udelay(50);
1294
1295 tmp &= ~srbm_soft_reset;
1296 WREG32(mmSRBM_SOFT_RESET, tmp);
1297 tmp = RREG32(mmSRBM_SOFT_RESET);
1298
1299 /* Wait a little for things to settle down */
1300 udelay(50);
1301
yanyang15fc3aee2015-05-22 14:39:35 -04001302 sdma_v3_0_print_status((void *)adev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001303 }
1304
1305 return 0;
1306}
1307
1308static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1309 struct amdgpu_irq_src *source,
1310 unsigned type,
1311 enum amdgpu_interrupt_state state)
1312{
1313 u32 sdma_cntl;
1314
1315 switch (type) {
1316 case AMDGPU_SDMA_IRQ_TRAP0:
1317 switch (state) {
1318 case AMDGPU_IRQ_STATE_DISABLE:
1319 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1320 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1321 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1322 break;
1323 case AMDGPU_IRQ_STATE_ENABLE:
1324 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1325 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1326 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1327 break;
1328 default:
1329 break;
1330 }
1331 break;
1332 case AMDGPU_SDMA_IRQ_TRAP1:
1333 switch (state) {
1334 case AMDGPU_IRQ_STATE_DISABLE:
1335 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1336 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1337 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1338 break;
1339 case AMDGPU_IRQ_STATE_ENABLE:
1340 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1341 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1342 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1343 break;
1344 default:
1345 break;
1346 }
1347 break;
1348 default:
1349 break;
1350 }
1351 return 0;
1352}
1353
1354static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1355 struct amdgpu_irq_src *source,
1356 struct amdgpu_iv_entry *entry)
1357{
1358 u8 instance_id, queue_id;
1359
1360 instance_id = (entry->ring_id & 0x3) >> 0;
1361 queue_id = (entry->ring_id & 0xc) >> 2;
1362 DRM_DEBUG("IH: SDMA trap\n");
1363 switch (instance_id) {
1364 case 0:
1365 switch (queue_id) {
1366 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001367 amdgpu_fence_process(&adev->sdma.instance[0].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001368 break;
1369 case 1:
1370 /* XXX compute */
1371 break;
1372 case 2:
1373 /* XXX compute */
1374 break;
1375 }
1376 break;
1377 case 1:
1378 switch (queue_id) {
1379 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001380 amdgpu_fence_process(&adev->sdma.instance[1].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001381 break;
1382 case 1:
1383 /* XXX compute */
1384 break;
1385 case 2:
1386 /* XXX compute */
1387 break;
1388 }
1389 break;
1390 }
1391 return 0;
1392}
1393
1394static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1395 struct amdgpu_irq_src *source,
1396 struct amdgpu_iv_entry *entry)
1397{
1398 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1399 schedule_work(&adev->reset_work);
1400 return 0;
1401}
1402
Eric Huang3c997d22015-11-11 11:49:11 -05001403static void fiji_update_sdma_medium_grain_clock_gating(
1404 struct amdgpu_device *adev,
1405 bool enable)
1406{
1407 uint32_t temp, data;
1408
1409 if (enable) {
1410 temp = data = RREG32(mmSDMA0_CLK_CTRL);
1411 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1412 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1413 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1414 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1415 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1416 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1417 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1418 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1419 if (data != temp)
1420 WREG32(mmSDMA0_CLK_CTRL, data);
1421
1422 temp = data = RREG32(mmSDMA1_CLK_CTRL);
1423 data &= ~(SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1424 SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1425 SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1426 SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1427 SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1428 SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1429 SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1430 SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1431
1432 if (data != temp)
1433 WREG32(mmSDMA1_CLK_CTRL, data);
1434 } else {
1435 temp = data = RREG32(mmSDMA0_CLK_CTRL);
1436 data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1437 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1438 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1439 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1440 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1441 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1442 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1443 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1444
1445 if (data != temp)
1446 WREG32(mmSDMA0_CLK_CTRL, data);
1447
1448 temp = data = RREG32(mmSDMA1_CLK_CTRL);
1449 data |= SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1450 SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1451 SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1452 SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1453 SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1454 SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1455 SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1456 SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1457
1458 if (data != temp)
1459 WREG32(mmSDMA1_CLK_CTRL, data);
1460 }
1461}
1462
1463static void fiji_update_sdma_medium_grain_light_sleep(
1464 struct amdgpu_device *adev,
1465 bool enable)
1466{
1467 uint32_t temp, data;
1468
1469 if (enable) {
1470 temp = data = RREG32(mmSDMA0_POWER_CNTL);
1471 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1472
1473 if (temp != data)
1474 WREG32(mmSDMA0_POWER_CNTL, data);
1475
1476 temp = data = RREG32(mmSDMA1_POWER_CNTL);
1477 data |= SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1478
1479 if (temp != data)
1480 WREG32(mmSDMA1_POWER_CNTL, data);
1481 } else {
1482 temp = data = RREG32(mmSDMA0_POWER_CNTL);
1483 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1484
1485 if (temp != data)
1486 WREG32(mmSDMA0_POWER_CNTL, data);
1487
1488 temp = data = RREG32(mmSDMA1_POWER_CNTL);
1489 data &= ~SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1490
1491 if (temp != data)
1492 WREG32(mmSDMA1_POWER_CNTL, data);
1493 }
1494}
1495
yanyang15fc3aee2015-05-22 14:39:35 -04001496static int sdma_v3_0_set_clockgating_state(void *handle,
1497 enum amd_clockgating_state state)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001498{
Eric Huang3c997d22015-11-11 11:49:11 -05001499 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1500
1501 switch (adev->asic_type) {
1502 case CHIP_FIJI:
1503 fiji_update_sdma_medium_grain_clock_gating(adev,
1504 state == AMD_CG_STATE_GATE ? true : false);
1505 fiji_update_sdma_medium_grain_light_sleep(adev,
1506 state == AMD_CG_STATE_GATE ? true : false);
1507 break;
1508 default:
1509 break;
1510 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001511 return 0;
1512}
1513
yanyang15fc3aee2015-05-22 14:39:35 -04001514static int sdma_v3_0_set_powergating_state(void *handle,
1515 enum amd_powergating_state state)
1516{
1517 return 0;
1518}
1519
1520const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001521 .early_init = sdma_v3_0_early_init,
1522 .late_init = NULL,
1523 .sw_init = sdma_v3_0_sw_init,
1524 .sw_fini = sdma_v3_0_sw_fini,
1525 .hw_init = sdma_v3_0_hw_init,
1526 .hw_fini = sdma_v3_0_hw_fini,
1527 .suspend = sdma_v3_0_suspend,
1528 .resume = sdma_v3_0_resume,
1529 .is_idle = sdma_v3_0_is_idle,
1530 .wait_for_idle = sdma_v3_0_wait_for_idle,
1531 .soft_reset = sdma_v3_0_soft_reset,
1532 .print_status = sdma_v3_0_print_status,
1533 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1534 .set_powergating_state = sdma_v3_0_set_powergating_state,
1535};
1536
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001537static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1538 .get_rptr = sdma_v3_0_ring_get_rptr,
1539 .get_wptr = sdma_v3_0_ring_get_wptr,
1540 .set_wptr = sdma_v3_0_ring_set_wptr,
1541 .parse_cs = NULL,
1542 .emit_ib = sdma_v3_0_ring_emit_ib,
1543 .emit_fence = sdma_v3_0_ring_emit_fence,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001544 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
Christian Königd2edb072015-05-11 14:10:34 +02001545 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001546 .test_ring = sdma_v3_0_ring_test_ring,
1547 .test_ib = sdma_v3_0_ring_test_ib,
Jammy Zhouac01db32015-09-01 13:13:54 +08001548 .insert_nop = sdma_v3_0_ring_insert_nop,
Christian König9e5d53092016-01-31 12:20:55 +01001549 .pad_ib = sdma_v3_0_ring_pad_ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001550};
1551
1552static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1553{
Alex Deucherc113ea12015-10-08 16:30:37 -04001554 int i;
1555
1556 for (i = 0; i < adev->sdma.num_instances; i++)
1557 adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001558}
1559
1560static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1561 .set = sdma_v3_0_set_trap_irq_state,
1562 .process = sdma_v3_0_process_trap_irq,
1563};
1564
1565static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1566 .process = sdma_v3_0_process_illegal_inst_irq,
1567};
1568
1569static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1570{
Alex Deucherc113ea12015-10-08 16:30:37 -04001571 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1572 adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1573 adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001574}
1575
1576/**
1577 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1578 *
1579 * @ring: amdgpu_ring structure holding ring information
1580 * @src_offset: src GPU address
1581 * @dst_offset: dst GPU address
1582 * @byte_count: number of bytes to xfer
1583 *
1584 * Copy GPU buffers using the DMA engine (VI).
1585 * Used by the amdgpu ttm implementation to move pages if
1586 * registered as the asic copy callback.
1587 */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001588static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001589 uint64_t src_offset,
1590 uint64_t dst_offset,
1591 uint32_t byte_count)
1592{
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001593 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1594 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1595 ib->ptr[ib->length_dw++] = byte_count;
1596 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1597 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1598 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1599 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1600 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001601}
1602
1603/**
1604 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1605 *
1606 * @ring: amdgpu_ring structure holding ring information
1607 * @src_data: value to write to buffer
1608 * @dst_offset: dst GPU address
1609 * @byte_count: number of bytes to xfer
1610 *
1611 * Fill GPU buffers using the DMA engine (VI).
1612 */
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001613static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001614 uint32_t src_data,
1615 uint64_t dst_offset,
1616 uint32_t byte_count)
1617{
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001618 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1619 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1620 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1621 ib->ptr[ib->length_dw++] = src_data;
1622 ib->ptr[ib->length_dw++] = byte_count;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001623}
1624
1625static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1626 .copy_max_bytes = 0x1fffff,
1627 .copy_num_dw = 7,
1628 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1629
1630 .fill_max_bytes = 0x1fffff,
1631 .fill_num_dw = 5,
1632 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1633};
1634
1635static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1636{
1637 if (adev->mman.buffer_funcs == NULL) {
1638 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
Alex Deucherc113ea12015-10-08 16:30:37 -04001639 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001640 }
1641}
1642
1643static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
1644 .copy_pte = sdma_v3_0_vm_copy_pte,
1645 .write_pte = sdma_v3_0_vm_write_pte,
1646 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001647};
1648
1649static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1650{
Christian König2d55e452016-02-08 17:37:38 +01001651 unsigned i;
1652
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001653 if (adev->vm_manager.vm_pte_funcs == NULL) {
1654 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +01001655 for (i = 0; i < adev->sdma.num_instances; i++)
1656 adev->vm_manager.vm_pte_rings[i] =
1657 &adev->sdma.instance[i].ring;
1658
1659 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001660 }
1661}