blob: 1c0fc3756cb103c89c616ed6d3258b3c21864926 [file] [log] [blame]
Ryan Mallonb6850042008-04-16 02:56:35 +01001/*
Ryan Mallonb6850042008-04-16 02:56:35 +01002 * Generic EP93xx GPIO handling
3 *
Ryan Mallon1c5454e2011-06-15 14:45:36 +10004 * Copyright (c) 2008 Ryan Mallon
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -07005 * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
Ryan Mallonb6850042008-04-16 02:56:35 +01006 *
7 * Based on code originally from:
8 * linux/arch/arm/mach-ep93xx/core.c
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
H Hartley Sweeten47732cb2011-06-07 13:52:01 -070015#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Hartley Sweetend056ab72010-02-23 21:41:17 +010016
Ryan Mallonb6850042008-04-16 02:56:35 +010017#include <linux/init.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040018#include <linux/module.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070019#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Hartley Sweetenddf4f3d2009-06-26 21:39:27 +010021#include <linux/gpio.h>
Ryan Mallon595c0502009-07-15 21:31:46 +010022#include <linux/irq.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070023#include <linux/slab.h>
24#include <linux/basic_mmio_gpio.h>
Ryan Mallonb6850042008-04-16 02:56:35 +010025
Hartley Sweetenddf4f3d2009-06-26 21:39:27 +010026#include <mach/hardware.h>
Linus Walleijbd5f12a2011-09-22 08:07:00 +010027#include <mach/gpio-ep93xx.h>
28
29#define irq_to_gpio(irq) ((irq) - gpio_to_irq(0))
Ryan Mallonb6850042008-04-16 02:56:35 +010030
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070031struct ep93xx_gpio {
32 void __iomem *mmio_base;
33 struct bgpio_chip bgc[8];
34};
35
Hartley Sweetend056ab72010-02-23 21:41:17 +010036/*************************************************************************
Hartley Sweeten47427232010-04-06 22:46:16 +010037 * Interrupt handling for EP93xx on-chip GPIOs
Hartley Sweetend056ab72010-02-23 21:41:17 +010038 *************************************************************************/
39static unsigned char gpio_int_unmasked[3];
40static unsigned char gpio_int_enabled[3];
41static unsigned char gpio_int_type1[3];
42static unsigned char gpio_int_type2[3];
43static unsigned char gpio_int_debounce[3];
44
45/* Port ordering is: A B F */
46static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
47static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
48static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
49static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
50static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 };
51
Hartley Sweeten47427232010-04-06 22:46:16 +010052static void ep93xx_gpio_update_int_params(unsigned port)
Hartley Sweetend056ab72010-02-23 21:41:17 +010053{
54 BUG_ON(port > 2);
55
56 __raw_writeb(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
57
58 __raw_writeb(gpio_int_type2[port],
59 EP93XX_GPIO_REG(int_type2_register_offset[port]));
60
61 __raw_writeb(gpio_int_type1[port],
62 EP93XX_GPIO_REG(int_type1_register_offset[port]));
63
64 __raw_writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
65 EP93XX_GPIO_REG(int_en_register_offset[port]));
66}
67
Hartley Sweeten47427232010-04-06 22:46:16 +010068static inline void ep93xx_gpio_int_mask(unsigned line)
Hartley Sweetend056ab72010-02-23 21:41:17 +010069{
70 gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
71}
72
Hartley Sweeten5d046af2011-01-27 17:29:29 +010073static void ep93xx_gpio_int_debounce(unsigned int irq, bool enable)
Hartley Sweetend056ab72010-02-23 21:41:17 +010074{
75 int line = irq_to_gpio(irq);
76 int port = line >> 3;
77 int port_mask = 1 << (line & 7);
78
79 if (enable)
80 gpio_int_debounce[port] |= port_mask;
81 else
82 gpio_int_debounce[port] &= ~port_mask;
83
84 __raw_writeb(gpio_int_debounce[port],
85 EP93XX_GPIO_REG(int_debounce_register_offset[port]));
86}
Hartley Sweetend056ab72010-02-23 21:41:17 +010087
88static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
89{
90 unsigned char status;
91 int i;
92
93 status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
94 for (i = 0; i < 8; i++) {
95 if (status & (1 << i)) {
96 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
97 generic_handle_irq(gpio_irq);
98 }
99 }
100
101 status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
102 for (i = 0; i < 8; i++) {
103 if (status & (1 << i)) {
104 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
105 generic_handle_irq(gpio_irq);
106 }
107 }
108}
109
110static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
111{
112 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300113 * map discontiguous hw irq range to continuous sw irq range:
Hartley Sweetend056ab72010-02-23 21:41:17 +0100114 *
115 * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
116 */
117 int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
118 int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
119
120 generic_handle_irq(gpio_irq);
121}
122
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100123static void ep93xx_gpio_irq_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100124{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100125 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100126 int port = line >> 3;
127 int port_mask = 1 << (line & 7);
128
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100129 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Hartley Sweetend056ab72010-02-23 21:41:17 +0100130 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
131 ep93xx_gpio_update_int_params(port);
132 }
133
134 __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
135}
136
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100137static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100138{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100139 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100140 int port = line >> 3;
141 int port_mask = 1 << (line & 7);
142
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100143 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100144 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
145
146 gpio_int_unmasked[port] &= ~port_mask;
147 ep93xx_gpio_update_int_params(port);
148
149 __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
150}
151
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100152static void ep93xx_gpio_irq_mask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100153{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100154 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100155 int port = line >> 3;
156
157 gpio_int_unmasked[port] &= ~(1 << (line & 7));
158 ep93xx_gpio_update_int_params(port);
159}
160
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100161static void ep93xx_gpio_irq_unmask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100162{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100163 int line = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100164 int port = line >> 3;
165
166 gpio_int_unmasked[port] |= 1 << (line & 7);
167 ep93xx_gpio_update_int_params(port);
168}
169
170/*
171 * gpio_int_type1 controls whether the interrupt is level (0) or
172 * edge (1) triggered, while gpio_int_type2 controls whether it
173 * triggers on low/falling (0) or high/rising (1).
174 */
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100175static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100176{
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100177 const int gpio = irq_to_gpio(d->irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100178 const int port = gpio >> 3;
179 const int port_mask = 1 << (gpio & 7);
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100180 irq_flow_handler_t handler;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100181
182 gpio_direction_input(gpio);
183
184 switch (type) {
185 case IRQ_TYPE_EDGE_RISING:
186 gpio_int_type1[port] |= port_mask;
187 gpio_int_type2[port] |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100188 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100189 break;
190 case IRQ_TYPE_EDGE_FALLING:
191 gpio_int_type1[port] |= port_mask;
192 gpio_int_type2[port] &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100193 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100194 break;
195 case IRQ_TYPE_LEVEL_HIGH:
196 gpio_int_type1[port] &= ~port_mask;
197 gpio_int_type2[port] |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100198 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100199 break;
200 case IRQ_TYPE_LEVEL_LOW:
201 gpio_int_type1[port] &= ~port_mask;
202 gpio_int_type2[port] &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100203 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100204 break;
205 case IRQ_TYPE_EDGE_BOTH:
206 gpio_int_type1[port] |= port_mask;
207 /* set initial polarity based on current input level */
208 if (gpio_get_value(gpio))
209 gpio_int_type2[port] &= ~port_mask; /* falling */
210 else
211 gpio_int_type2[port] |= port_mask; /* rising */
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100212 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100213 break;
214 default:
215 pr_err("failed to set irq type %d for gpio %d\n", type, gpio);
216 return -EINVAL;
217 }
218
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100219 __irq_set_handler_locked(d->irq, handler);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100220
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100221 gpio_int_enabled[port] |= port_mask;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100222
223 ep93xx_gpio_update_int_params(port);
224
225 return 0;
226}
227
228static struct irq_chip ep93xx_gpio_irq_chip = {
229 .name = "GPIO",
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100230 .irq_ack = ep93xx_gpio_irq_ack,
231 .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
232 .irq_mask = ep93xx_gpio_irq_mask,
233 .irq_unmask = ep93xx_gpio_irq_unmask,
234 .irq_set_type = ep93xx_gpio_irq_type,
Hartley Sweetend056ab72010-02-23 21:41:17 +0100235};
236
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700237static void ep93xx_gpio_init_irq(void)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100238{
239 int gpio_irq;
240
241 for (gpio_irq = gpio_to_irq(0);
242 gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100243 irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip,
244 handle_level_irq);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100245 set_irq_flags(gpio_irq, IRQF_VALID);
246 }
247
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100248 irq_set_chained_handler(IRQ_EP93XX_GPIO_AB,
249 ep93xx_gpio_ab_irq_handler);
250 irq_set_chained_handler(IRQ_EP93XX_GPIO0MUX,
251 ep93xx_gpio_f_irq_handler);
252 irq_set_chained_handler(IRQ_EP93XX_GPIO1MUX,
253 ep93xx_gpio_f_irq_handler);
254 irq_set_chained_handler(IRQ_EP93XX_GPIO2MUX,
255 ep93xx_gpio_f_irq_handler);
256 irq_set_chained_handler(IRQ_EP93XX_GPIO3MUX,
257 ep93xx_gpio_f_irq_handler);
258 irq_set_chained_handler(IRQ_EP93XX_GPIO4MUX,
259 ep93xx_gpio_f_irq_handler);
260 irq_set_chained_handler(IRQ_EP93XX_GPIO5MUX,
261 ep93xx_gpio_f_irq_handler);
262 irq_set_chained_handler(IRQ_EP93XX_GPIO6MUX,
263 ep93xx_gpio_f_irq_handler);
264 irq_set_chained_handler(IRQ_EP93XX_GPIO7MUX,
265 ep93xx_gpio_f_irq_handler);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100266}
267
268
269/*************************************************************************
270 * gpiolib interface for EP93xx on-chip GPIOs
271 *************************************************************************/
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700272struct ep93xx_gpio_bank {
273 const char *label;
274 int data;
275 int dir;
276 int base;
277 bool has_debounce;
Ryan Mallonb6850042008-04-16 02:56:35 +0100278};
279
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700280#define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _debounce) \
281 { \
282 .label = _label, \
283 .data = _data, \
284 .dir = _dir, \
285 .base = _base, \
286 .has_debounce = _debounce, \
Ryan Mallonb6850042008-04-16 02:56:35 +0100287 }
288
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700289static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
290 EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true),
291 EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true),
292 EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false),
293 EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false),
294 EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false),
295 EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true),
296 EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false),
297 EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false),
298};
Ryan Mallonb6850042008-04-16 02:56:35 +0100299
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100300static int ep93xx_gpio_set_debounce(struct gpio_chip *chip,
301 unsigned offset, unsigned debounce)
302{
303 int gpio = chip->base + offset;
304 int irq = gpio_to_irq(gpio);
305
306 if (irq < 0)
307 return -EINVAL;
308
309 ep93xx_gpio_int_debounce(irq, debounce ? true : false);
310
311 return 0;
312}
313
Linus Walleij257af9f2011-08-22 08:43:04 +0100314/*
315 * Map GPIO A0..A7 (0..7) to irq 64..71,
316 * B0..B7 (7..15) to irq 72..79, and
317 * F0..F7 (16..24) to irq 80..87.
318 */
319static int ep93xx_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
320{
321 int gpio = chip->base + offset;
322
323 if (gpio > EP93XX_GPIO_LINE_MAX_IRQ)
324 return -EINVAL;
325
326 return 64 + gpio;
327}
328
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700329static int ep93xx_gpio_add_bank(struct bgpio_chip *bgc, struct device *dev,
330 void __iomem *mmio_base, struct ep93xx_gpio_bank *bank)
331{
332 void __iomem *data = mmio_base + bank->data;
333 void __iomem *dir = mmio_base + bank->dir;
334 int err;
335
336 err = bgpio_init(bgc, dev, 1, data, NULL, NULL, dir, NULL, false);
337 if (err)
338 return err;
339
340 bgc->gc.label = bank->label;
341 bgc->gc.base = bank->base;
342
Linus Walleij257af9f2011-08-22 08:43:04 +0100343 if (bank->has_debounce) {
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700344 bgc->gc.set_debounce = ep93xx_gpio_set_debounce;
Linus Walleij257af9f2011-08-22 08:43:04 +0100345 bgc->gc.to_irq = ep93xx_gpio_to_irq;
346 }
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700347
348 return gpiochip_add(&bgc->gc);
349}
350
351static int __devinit ep93xx_gpio_probe(struct platform_device *pdev)
352{
353 struct ep93xx_gpio *ep93xx_gpio;
354 struct resource *res;
355 void __iomem *mmio;
356 int i;
357 int ret;
358
359 ep93xx_gpio = kzalloc(sizeof(*ep93xx_gpio), GFP_KERNEL);
360 if (!ep93xx_gpio)
361 return -ENOMEM;
362
363 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
364 if (!res) {
365 ret = -ENXIO;
366 goto exit_free;
Ryan Mallonb6850042008-04-16 02:56:35 +0100367 }
368
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700369 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
370 ret = -EBUSY;
371 goto exit_free;
372 }
Ryan Mallonb6850042008-04-16 02:56:35 +0100373
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700374 mmio = ioremap(res->start, resource_size(res));
375 if (!mmio) {
376 ret = -ENXIO;
377 goto exit_release;
378 }
379 ep93xx_gpio->mmio_base = mmio;
Ryan Mallonb6850042008-04-16 02:56:35 +0100380
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700381 /* Default all ports to GPIO */
Hartley Sweetenfd015482011-01-25 01:05:35 +0100382 ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_KEYS |
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700383 EP93XX_SYSCON_DEVCFG_GONK |
384 EP93XX_SYSCON_DEVCFG_EONIDE |
385 EP93XX_SYSCON_DEVCFG_GONIDE |
386 EP93XX_SYSCON_DEVCFG_HONIDE);
Hartley Sweetenfd015482011-01-25 01:05:35 +0100387
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100388 for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700389 struct bgpio_chip *bgc = &ep93xx_gpio->bgc[i];
390 struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100391
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700392 if (ep93xx_gpio_add_bank(bgc, &pdev->dev, mmio, bank))
393 dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
394 bank->label);
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100395 }
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700396
397 ep93xx_gpio_init_irq();
398
399 return 0;
400
401exit_release:
402 release_mem_region(res->start, resource_size(res));
403exit_free:
404 kfree(ep93xx_gpio);
405 dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, ret);
406 return ret;
Ryan Mallonb6850042008-04-16 02:56:35 +0100407}
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700408
409static struct platform_driver ep93xx_gpio_driver = {
410 .driver = {
411 .name = "gpio-ep93xx",
412 .owner = THIS_MODULE,
413 },
414 .probe = ep93xx_gpio_probe,
415};
416
417static int __init ep93xx_gpio_init(void)
418{
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700419 return platform_driver_register(&ep93xx_gpio_driver);
420}
421postcore_initcall(ep93xx_gpio_init);
422
423MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
424 "H Hartley Sweeten <hsweeten@visionengravers.com>");
425MODULE_DESCRIPTION("EP93XX GPIO driver");
426MODULE_LICENSE("GPL");