blob: a1fd23e0e3d00d5aa5fb93a53c2c106a74731cb0 [file] [log] [blame]
Mark Brown1b340bd2008-07-30 19:12:04 +01001/*
2 * pxa-ssp.c -- ALSA Soc Audio Layer
3 *
4 * Copyright 2005,2008 Wolfson Microelectronics PLC.
5 * Author: Liam Girdwood
6 * Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * TODO:
14 * o Test network mode for > 16bit sample size
15 */
16
17#include <linux/init.h>
18#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010020#include <linux/platform_device.h>
21#include <linux/clk.h>
22#include <linux/io.h>
23
Philipp Zabel06646782009-02-03 21:18:26 +010024#include <asm/irq.h>
25
Mark Brown1b340bd2008-07-30 19:12:04 +010026#include <sound/core.h>
27#include <sound/pcm.h>
28#include <sound/initval.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/pxa2xx-lib.h>
32
33#include <mach/hardware.h>
Eric Miao7ebc8d52009-01-02 19:38:42 +080034#include <mach/dma.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010035#include <mach/audio.h>
Haojian Zhuang54c39b42010-03-16 17:12:37 +080036#include <plat/ssp.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010037
38#include "pxa2xx-pcm.h"
39#include "pxa-ssp.h"
40
41/*
42 * SSP audio private data
43 */
44struct ssp_priv {
Eric Miaof9efc9d2010-02-09 19:46:01 +080045 struct ssp_device *ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +010046 unsigned int sysclk;
47 int dai_fmt;
48#ifdef CONFIG_PM
Eric Miaof9efc9d2010-02-09 19:46:01 +080049 uint32_t cr0;
50 uint32_t cr1;
51 uint32_t to;
52 uint32_t psp;
Mark Brown1b340bd2008-07-30 19:12:04 +010053#endif
54};
55
Mark Brown1b340bd2008-07-30 19:12:04 +010056static void dump_registers(struct ssp_device *ssp)
57{
58 dev_dbg(&ssp->pdev->dev, "SSCR0 0x%08x SSCR1 0x%08x SSTO 0x%08x\n",
Haojian Zhuangbaffe162010-05-05 10:11:15 -040059 pxa_ssp_read_reg(ssp, SSCR0), pxa_ssp_read_reg(ssp, SSCR1),
60 pxa_ssp_read_reg(ssp, SSTO));
Mark Brown1b340bd2008-07-30 19:12:04 +010061
62 dev_dbg(&ssp->pdev->dev, "SSPSP 0x%08x SSSR 0x%08x SSACD 0x%08x\n",
Haojian Zhuangbaffe162010-05-05 10:11:15 -040063 pxa_ssp_read_reg(ssp, SSPSP), pxa_ssp_read_reg(ssp, SSSR),
64 pxa_ssp_read_reg(ssp, SSACD));
Mark Brown1b340bd2008-07-30 19:12:04 +010065}
66
Haojian Zhuangbaffe162010-05-05 10:11:15 -040067static void pxa_ssp_enable(struct ssp_device *ssp)
Eric Miaof9efc9d2010-02-09 19:46:01 +080068{
69 uint32_t sscr0;
70
71 sscr0 = __raw_readl(ssp->mmio_base + SSCR0) | SSCR0_SSE;
72 __raw_writel(sscr0, ssp->mmio_base + SSCR0);
73}
74
Haojian Zhuangbaffe162010-05-05 10:11:15 -040075static void pxa_ssp_disable(struct ssp_device *ssp)
Eric Miaof9efc9d2010-02-09 19:46:01 +080076{
77 uint32_t sscr0;
78
79 sscr0 = __raw_readl(ssp->mmio_base + SSCR0) & ~SSCR0_SSE;
80 __raw_writel(sscr0, ssp->mmio_base + SSCR0);
81}
82
Eric Miao2d7e71f2009-04-23 17:05:38 +080083struct pxa2xx_pcm_dma_data {
84 struct pxa2xx_pcm_dma_params params;
85 char name[20];
Mark Brown1b340bd2008-07-30 19:12:04 +010086};
87
Eric Miao2d7e71f2009-04-23 17:05:38 +080088static struct pxa2xx_pcm_dma_params *
Haojian Zhuangbaffe162010-05-05 10:11:15 -040089pxa_ssp_get_dma_params(struct ssp_device *ssp, int width4, int out)
Eric Miao2d7e71f2009-04-23 17:05:38 +080090{
91 struct pxa2xx_pcm_dma_data *dma;
92
93 dma = kzalloc(sizeof(struct pxa2xx_pcm_dma_data), GFP_KERNEL);
94 if (dma == NULL)
95 return NULL;
96
97 snprintf(dma->name, 20, "SSP%d PCM %s %s", ssp->port_id,
Eric Miao8eb9fea2009-04-23 17:57:46 +080098 width4 ? "32-bit" : "16-bit", out ? "out" : "in");
Eric Miao2d7e71f2009-04-23 17:05:38 +080099
100 dma->params.name = dma->name;
101 dma->params.drcmr = &DRCMR(out ? ssp->drcmr_tx : ssp->drcmr_rx);
102 dma->params.dcmd = (out ? (DCMD_INCSRCADDR | DCMD_FLOWTRG) :
103 (DCMD_INCTRGADDR | DCMD_FLOWSRC)) |
Eric Miao8eb9fea2009-04-23 17:57:46 +0800104 (width4 ? DCMD_WIDTH4 : DCMD_WIDTH2) | DCMD_BURST16;
Eric Miao2d7e71f2009-04-23 17:05:38 +0800105 dma->params.dev_addr = ssp->phys_base + SSDR;
106
107 return &dma->params;
108}
109
Mark Browndee89c42008-11-18 22:11:38 +0000110static int pxa_ssp_startup(struct snd_pcm_substream *substream,
111 struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100112{
113 struct snd_soc_pcm_runtime *rtd = substream->private_data;
114 struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
115 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800116 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100117 int ret = 0;
118
119 if (!cpu_dai->active) {
Eric Miaof9efc9d2010-02-09 19:46:01 +0800120 clk_enable(ssp->clk);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400121 pxa_ssp_disable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100122 }
Eric Miao2d7e71f2009-04-23 17:05:38 +0800123
Daniel Mack5f712b22010-03-22 10:11:15 +0100124 kfree(snd_soc_dai_get_dma_data(cpu_dai, substream));
125 snd_soc_dai_set_dma_data(cpu_dai, substream, NULL);
126
Mark Brown1b340bd2008-07-30 19:12:04 +0100127 return ret;
128}
129
Mark Browndee89c42008-11-18 22:11:38 +0000130static void pxa_ssp_shutdown(struct snd_pcm_substream *substream,
131 struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100132{
133 struct snd_soc_pcm_runtime *rtd = substream->private_data;
134 struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
135 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800136 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100137
138 if (!cpu_dai->active) {
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400139 pxa_ssp_disable(ssp);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800140 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100141 }
Eric Miao2d7e71f2009-04-23 17:05:38 +0800142
Daniel Mack5f712b22010-03-22 10:11:15 +0100143 kfree(snd_soc_dai_get_dma_data(cpu_dai, substream));
144 snd_soc_dai_set_dma_data(cpu_dai, substream, NULL);
Mark Brown1b340bd2008-07-30 19:12:04 +0100145}
146
147#ifdef CONFIG_PM
148
Mark Browndc7d7b82008-12-03 18:21:52 +0000149static int pxa_ssp_suspend(struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100150{
151 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800152 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100153
154 if (!cpu_dai->active)
Russell King988addf2010-03-08 20:21:04 +0000155 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100156
Eric Miaof9efc9d2010-02-09 19:46:01 +0800157 priv->cr0 = __raw_readl(ssp->mmio_base + SSCR0);
158 priv->cr1 = __raw_readl(ssp->mmio_base + SSCR1);
159 priv->to = __raw_readl(ssp->mmio_base + SSTO);
160 priv->psp = __raw_readl(ssp->mmio_base + SSPSP);
161
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400162 pxa_ssp_disable(ssp);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800163 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100164 return 0;
165}
166
Mark Browndc7d7b82008-12-03 18:21:52 +0000167static int pxa_ssp_resume(struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100168{
169 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800170 struct ssp_device *ssp = priv->ssp;
171 uint32_t sssr = SSSR_ROR | SSSR_TUR | SSSR_BCE;
Mark Brown1b340bd2008-07-30 19:12:04 +0100172
Eric Miaof9efc9d2010-02-09 19:46:01 +0800173 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100174
Eric Miaof9efc9d2010-02-09 19:46:01 +0800175 __raw_writel(sssr, ssp->mmio_base + SSSR);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800176 __raw_writel(priv->cr0 & ~SSCR0_SSE, ssp->mmio_base + SSCR0);
177 __raw_writel(priv->cr1, ssp->mmio_base + SSCR1);
178 __raw_writel(priv->to, ssp->mmio_base + SSTO);
179 __raw_writel(priv->psp, ssp->mmio_base + SSPSP);
Daniel Mack026384d2010-02-02 18:45:27 +0800180
181 if (cpu_dai->active)
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400182 pxa_ssp_enable(ssp);
Daniel Mack026384d2010-02-02 18:45:27 +0800183 else
Russell King988addf2010-03-08 20:21:04 +0000184 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100185
186 return 0;
187}
188
189#else
190#define pxa_ssp_suspend NULL
191#define pxa_ssp_resume NULL
192#endif
193
194/**
195 * ssp_set_clkdiv - set SSP clock divider
196 * @div: serial clock rate divider
197 */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400198static void pxa_ssp_set_scr(struct ssp_device *ssp, u32 div)
Mark Brown1b340bd2008-07-30 19:12:04 +0100199{
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400200 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100201
Philipp Zabel1a297282009-04-17 11:39:38 +0200202 if (cpu_is_pxa25x() && ssp->type == PXA25x_SSP) {
203 sscr0 &= ~0x0000ff00;
204 sscr0 |= ((div - 2)/2) << 8; /* 2..512 */
205 } else {
206 sscr0 &= ~0x000fff00;
207 sscr0 |= (div - 1) << 8; /* 1..4096 */
208 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400209 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Philipp Zabel1a297282009-04-17 11:39:38 +0200210}
211
212/**
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400213 * pxa_ssp_get_clkdiv - get SSP clock divider
Philipp Zabel1a297282009-04-17 11:39:38 +0200214 */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400215static u32 pxa_ssp_get_scr(struct ssp_device *ssp)
Philipp Zabel1a297282009-04-17 11:39:38 +0200216{
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400217 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Philipp Zabel1a297282009-04-17 11:39:38 +0200218 u32 div;
219
220 if (cpu_is_pxa25x() && ssp->type == PXA25x_SSP)
221 div = ((sscr0 >> 8) & 0xff) * 2 + 2;
222 else
223 div = ((sscr0 >> 8) & 0xfff) + 1;
224 return div;
Mark Brown1b340bd2008-07-30 19:12:04 +0100225}
226
227/*
228 * Set the SSP ports SYSCLK.
229 */
230static int pxa_ssp_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
231 int clk_id, unsigned int freq, int dir)
232{
233 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800234 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100235 int val;
236
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400237 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) &
Daniel Mack20a41ea2009-03-04 21:16:57 +0100238 ~(SSCR0_ECS | SSCR0_NCS | SSCR0_MOD | SSCR0_ACS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100239
240 dev_dbg(&ssp->pdev->dev,
Roel Kluin449bd542009-05-27 17:08:39 -0700241 "pxa_ssp_set_dai_sysclk id: %d, clk_id %d, freq %u\n",
Mark Brown1b340bd2008-07-30 19:12:04 +0100242 cpu_dai->id, clk_id, freq);
243
244 switch (clk_id) {
245 case PXA_SSP_CLK_NET_PLL:
246 sscr0 |= SSCR0_MOD;
247 break;
248 case PXA_SSP_CLK_PLL:
249 /* Internal PLL is fixed */
250 if (cpu_is_pxa25x())
251 priv->sysclk = 1843200;
252 else
253 priv->sysclk = 13000000;
254 break;
255 case PXA_SSP_CLK_EXT:
256 priv->sysclk = freq;
257 sscr0 |= SSCR0_ECS;
258 break;
259 case PXA_SSP_CLK_NET:
260 priv->sysclk = freq;
261 sscr0 |= SSCR0_NCS | SSCR0_MOD;
262 break;
263 case PXA_SSP_CLK_AUDIO:
264 priv->sysclk = 0;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400265 pxa_ssp_set_scr(ssp, 1);
Daniel Mack20a41ea2009-03-04 21:16:57 +0100266 sscr0 |= SSCR0_ACS;
Mark Brown1b340bd2008-07-30 19:12:04 +0100267 break;
268 default:
269 return -ENODEV;
270 }
271
272 /* The SSP clock must be disabled when changing SSP clock mode
273 * on PXA2xx. On PXA3xx it must be enabled when doing so. */
274 if (!cpu_is_pxa3xx())
Eric Miaof9efc9d2010-02-09 19:46:01 +0800275 clk_disable(ssp->clk);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400276 val = pxa_ssp_read_reg(ssp, SSCR0) | sscr0;
277 pxa_ssp_write_reg(ssp, SSCR0, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100278 if (!cpu_is_pxa3xx())
Eric Miaof9efc9d2010-02-09 19:46:01 +0800279 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100280
281 return 0;
282}
283
284/*
285 * Set the SSP clock dividers.
286 */
287static int pxa_ssp_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
288 int div_id, int div)
289{
290 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800291 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100292 int val;
293
294 switch (div_id) {
295 case PXA_SSP_AUDIO_DIV_ACDS:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400296 val = (pxa_ssp_read_reg(ssp, SSACD) & ~0x7) | SSACD_ACDS(div);
297 pxa_ssp_write_reg(ssp, SSACD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100298 break;
299 case PXA_SSP_AUDIO_DIV_SCDB:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400300 val = pxa_ssp_read_reg(ssp, SSACD);
Mark Brown1b340bd2008-07-30 19:12:04 +0100301 val &= ~SSACD_SCDB;
302#if defined(CONFIG_PXA3xx)
303 if (cpu_is_pxa3xx())
304 val &= ~SSACD_SCDX8;
305#endif
306 switch (div) {
307 case PXA_SSP_CLK_SCDB_1:
308 val |= SSACD_SCDB;
309 break;
310 case PXA_SSP_CLK_SCDB_4:
311 break;
312#if defined(CONFIG_PXA3xx)
313 case PXA_SSP_CLK_SCDB_8:
314 if (cpu_is_pxa3xx())
315 val |= SSACD_SCDX8;
316 else
317 return -EINVAL;
318 break;
319#endif
320 default:
321 return -EINVAL;
322 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400323 pxa_ssp_write_reg(ssp, SSACD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100324 break;
325 case PXA_SSP_DIV_SCR:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400326 pxa_ssp_set_scr(ssp, div);
Mark Brown1b340bd2008-07-30 19:12:04 +0100327 break;
328 default:
329 return -ENODEV;
330 }
331
332 return 0;
333}
334
335/*
336 * Configure the PLL frequency pxa27x and (afaik - pxa320 only)
337 */
Mark Brown85488032009-09-05 18:52:16 +0100338static int pxa_ssp_set_dai_pll(struct snd_soc_dai *cpu_dai, int pll_id,
339 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brown1b340bd2008-07-30 19:12:04 +0100340{
341 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800342 struct ssp_device *ssp = priv->ssp;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400343 u32 ssacd = pxa_ssp_read_reg(ssp, SSACD) & ~0x70;
Mark Brown1b340bd2008-07-30 19:12:04 +0100344
345#if defined(CONFIG_PXA3xx)
346 if (cpu_is_pxa3xx())
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400347 pxa_ssp_write_reg(ssp, SSACDD, 0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100348#endif
349
350 switch (freq_out) {
351 case 5622000:
352 break;
353 case 11345000:
354 ssacd |= (0x1 << 4);
355 break;
356 case 12235000:
357 ssacd |= (0x2 << 4);
358 break;
359 case 14857000:
360 ssacd |= (0x3 << 4);
361 break;
362 case 32842000:
363 ssacd |= (0x4 << 4);
364 break;
365 case 48000000:
366 ssacd |= (0x5 << 4);
367 break;
368 case 0:
369 /* Disable */
370 break;
371
372 default:
373#ifdef CONFIG_PXA3xx
374 /* PXA3xx has a clock ditherer which can be used to generate
375 * a wider range of frequencies - calculate a value for it.
376 */
377 if (cpu_is_pxa3xx()) {
378 u32 val;
379 u64 tmp = 19968;
380 tmp *= 1000000;
381 do_div(tmp, freq_out);
382 val = tmp;
383
Joe Perchesa419aef2009-08-18 11:18:35 -0700384 val = (val << 16) | 64;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400385 pxa_ssp_write_reg(ssp, SSACDD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100386
387 ssacd |= (0x6 << 4);
388
389 dev_dbg(&ssp->pdev->dev,
Roel Kluin449bd542009-05-27 17:08:39 -0700390 "Using SSACDD %x to supply %uHz\n",
Mark Brown1b340bd2008-07-30 19:12:04 +0100391 val, freq_out);
392 break;
393 }
394#endif
395
396 return -EINVAL;
397 }
398
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400399 pxa_ssp_write_reg(ssp, SSACD, ssacd);
Mark Brown1b340bd2008-07-30 19:12:04 +0100400
401 return 0;
402}
403
404/*
405 * Set the active slots in TDM/Network mode
406 */
407static int pxa_ssp_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300408 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
Mark Brown1b340bd2008-07-30 19:12:04 +0100409{
410 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800411 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100412 u32 sscr0;
413
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400414 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300415 sscr0 &= ~(SSCR0_MOD | SSCR0_SlotsPerFrm(8) | SSCR0_EDSS | SSCR0_DSS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100416
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300417 /* set slot width */
418 if (slot_width > 16)
419 sscr0 |= SSCR0_EDSS | SSCR0_DataSize(slot_width - 16);
420 else
421 sscr0 |= SSCR0_DataSize(slot_width);
422
423 if (slots > 1) {
424 /* enable network mode */
425 sscr0 |= SSCR0_MOD;
426
427 /* set number of active slots */
428 sscr0 |= SSCR0_SlotsPerFrm(slots);
429
430 /* set active slot mask */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400431 pxa_ssp_write_reg(ssp, SSTSA, tx_mask);
432 pxa_ssp_write_reg(ssp, SSRSA, rx_mask);
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300433 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400434 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100435
Mark Brown1b340bd2008-07-30 19:12:04 +0100436 return 0;
437}
438
439/*
440 * Tristate the SSP DAI lines
441 */
442static int pxa_ssp_set_dai_tristate(struct snd_soc_dai *cpu_dai,
443 int tristate)
444{
445 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800446 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100447 u32 sscr1;
448
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400449 sscr1 = pxa_ssp_read_reg(ssp, SSCR1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100450 if (tristate)
451 sscr1 &= ~SSCR1_TTE;
452 else
453 sscr1 |= SSCR1_TTE;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400454 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100455
456 return 0;
457}
458
459/*
460 * Set up the SSP DAI format.
461 * The SSP Port must be inactive before calling this function as the
462 * physical interface format is changed.
463 */
464static int pxa_ssp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
465 unsigned int fmt)
466{
467 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800468 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100469 u32 sscr0;
470 u32 sscr1;
471 u32 sspsp;
472
Daniel Mackcbf11462009-03-10 16:41:00 +0100473 /* check if we need to change anything at all */
474 if (priv->dai_fmt == fmt)
475 return 0;
476
477 /* we can only change the settings if the port is not in use */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400478 if (pxa_ssp_read_reg(ssp, SSCR0) & SSCR0_SSE) {
Daniel Mackcbf11462009-03-10 16:41:00 +0100479 dev_err(&ssp->pdev->dev,
480 "can't change hardware dai format: stream is in use");
481 return -EINVAL;
482 }
483
Mark Brown1b340bd2008-07-30 19:12:04 +0100484 /* reset port settings */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400485 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) &
Daniel Mack20a41ea2009-03-04 21:16:57 +0100486 (SSCR0_ECS | SSCR0_NCS | SSCR0_MOD | SSCR0_ACS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100487 sscr1 = SSCR1_RxTresh(8) | SSCR1_TxTresh(7);
488 sspsp = 0;
489
490 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
491 case SND_SOC_DAIFMT_CBM_CFM:
492 sscr1 |= SSCR1_SCLKDIR | SSCR1_SFRMDIR;
493 break;
494 case SND_SOC_DAIFMT_CBM_CFS:
495 sscr1 |= SSCR1_SCLKDIR;
496 break;
497 case SND_SOC_DAIFMT_CBS_CFS:
498 break;
499 default:
500 return -EINVAL;
501 }
502
Daniel Ribeirofa44c072009-06-10 15:23:24 -0300503 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
504 case SND_SOC_DAIFMT_NB_NF:
505 sspsp |= SSPSP_SFRMP;
506 break;
507 case SND_SOC_DAIFMT_NB_IF:
508 break;
509 case SND_SOC_DAIFMT_IB_IF:
510 sspsp |= SSPSP_SCMODE(2);
511 break;
512 case SND_SOC_DAIFMT_IB_NF:
513 sspsp |= SSPSP_SCMODE(2) | SSPSP_SFRMP;
514 break;
515 default:
516 return -EINVAL;
517 }
Mark Brown1b340bd2008-07-30 19:12:04 +0100518
519 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
520 case SND_SOC_DAIFMT_I2S:
Daniel Mack72d74662009-03-12 11:27:49 +0100521 sscr0 |= SSCR0_PSP;
Mark Brown1b340bd2008-07-30 19:12:04 +0100522 sscr1 |= SSCR1_RWOT | SSCR1_TRAIL;
Mark Brown0ce36c52009-03-13 14:26:08 +0000523 /* See hw_params() */
Mark Brown1b340bd2008-07-30 19:12:04 +0100524 break;
525
526 case SND_SOC_DAIFMT_DSP_A:
527 sspsp |= SSPSP_FSRT;
528 case SND_SOC_DAIFMT_DSP_B:
529 sscr0 |= SSCR0_MOD | SSCR0_PSP;
530 sscr1 |= SSCR1_TRAIL | SSCR1_RWOT;
Mark Brown1b340bd2008-07-30 19:12:04 +0100531 break;
532
533 default:
534 return -EINVAL;
535 }
536
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400537 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
538 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
539 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100540
541 dump_registers(ssp);
542
543 /* Since we are configuring the timings for the format by hand
544 * we have to defer some things until hw_params() where we
545 * know parameters like the sample size.
546 */
547 priv->dai_fmt = fmt;
548
549 return 0;
550}
551
552/*
553 * Set the SSP audio DMA parameters and sample size.
554 * Can be called multiple times by oss emulation.
555 */
556static int pxa_ssp_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000557 struct snd_pcm_hw_params *params,
558 struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100559{
560 struct snd_soc_pcm_runtime *rtd = substream->private_data;
561 struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
562 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800563 struct ssp_device *ssp = priv->ssp;
Eric Miao2d7e71f2009-04-23 17:05:38 +0800564 int chn = params_channels(params);
Mark Brown1b340bd2008-07-30 19:12:04 +0100565 u32 sscr0;
566 u32 sspsp;
567 int width = snd_pcm_format_physical_width(params_format(params));
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400568 int ttsa = pxa_ssp_read_reg(ssp, SSTSA) & 0xf;
Daniel Mack5f712b22010-03-22 10:11:15 +0100569 struct pxa2xx_pcm_dma_params *dma_data;
570
571 dma_data = snd_soc_dai_get_dma_data(dai, substream);
Mark Brown1b340bd2008-07-30 19:12:04 +0100572
Eric Miao2d7e71f2009-04-23 17:05:38 +0800573 /* generate correct DMA params */
Daniel Mack5f712b22010-03-22 10:11:15 +0100574 kfree(dma_data);
Eric Miao2d7e71f2009-04-23 17:05:38 +0800575
Philipp Zabel92429062009-03-19 09:32:01 +0100576 /* Network mode with one active slot (ttsa == 1) can be used
577 * to force 16-bit frame width on the wire (for S16_LE), even
578 * with two channels. Use 16-bit DMA transfers for this case.
579 */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400580 dma_data = pxa_ssp_get_dma_params(ssp,
Eric Miao2d7e71f2009-04-23 17:05:38 +0800581 ((chn == 2) && (ttsa != 1)) || (width == 32),
582 substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Mark Brown1b340bd2008-07-30 19:12:04 +0100583
Daniel Mack5f712b22010-03-22 10:11:15 +0100584 snd_soc_dai_set_dma_data(dai, substream, dma_data);
585
Mark Brown1b340bd2008-07-30 19:12:04 +0100586 /* we can only change the settings if the port is not in use */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400587 if (pxa_ssp_read_reg(ssp, SSCR0) & SSCR0_SSE)
Mark Brown1b340bd2008-07-30 19:12:04 +0100588 return 0;
589
590 /* clear selected SSP bits */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400591 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) & ~(SSCR0_DSS | SSCR0_EDSS);
592 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100593
594 /* bit size */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400595 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100596 switch (params_format(params)) {
597 case SNDRV_PCM_FORMAT_S16_LE:
598#ifdef CONFIG_PXA3xx
599 if (cpu_is_pxa3xx())
600 sscr0 |= SSCR0_FPCKE;
601#endif
602 sscr0 |= SSCR0_DataSize(16);
Mark Brown1b340bd2008-07-30 19:12:04 +0100603 break;
604 case SNDRV_PCM_FORMAT_S24_LE:
605 sscr0 |= (SSCR0_EDSS | SSCR0_DataSize(8));
Mark Brown1b340bd2008-07-30 19:12:04 +0100606 break;
607 case SNDRV_PCM_FORMAT_S32_LE:
608 sscr0 |= (SSCR0_EDSS | SSCR0_DataSize(16));
Mark Brown1b340bd2008-07-30 19:12:04 +0100609 break;
610 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400611 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100612
613 switch (priv->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
614 case SND_SOC_DAIFMT_I2S:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400615 sspsp = pxa_ssp_read_reg(ssp, SSPSP);
Daniel Mack72d74662009-03-12 11:27:49 +0100616
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400617 if ((pxa_ssp_get_scr(ssp) == 4) && (width == 16)) {
Daniel Mack72d74662009-03-12 11:27:49 +0100618 /* This is a special case where the bitclk is 64fs
619 * and we're not dealing with 2*32 bits of audio
620 * samples.
621 *
622 * The SSP values used for that are all found out by
623 * trying and failing a lot; some of the registers
624 * needed for that mode are only available on PXA3xx.
625 */
626
627#ifdef CONFIG_PXA3xx
628 if (!cpu_is_pxa3xx())
629 return -EINVAL;
630
631 sspsp |= SSPSP_SFRMWDTH(width * 2);
632 sspsp |= SSPSP_SFRMDLY(width * 4);
633 sspsp |= SSPSP_EDMYSTOP(3);
634 sspsp |= SSPSP_DMYSTOP(3);
635 sspsp |= SSPSP_DMYSTRT(1);
636#else
637 return -EINVAL;
638#endif
Mark Brown0ce36c52009-03-13 14:26:08 +0000639 } else {
640 /* The frame width is the width the LRCLK is
641 * asserted for; the delay is expressed in
642 * half cycle units. We need the extra cycle
643 * because the data starts clocking out one BCLK
644 * after LRCLK changes polarity.
645 */
646 sspsp |= SSPSP_SFRMWDTH(width + 1);
647 sspsp |= SSPSP_SFRMDLY((width + 1) * 2);
648 sspsp |= SSPSP_DMYSTRT(1);
649 }
Daniel Mack72d74662009-03-12 11:27:49 +0100650
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400651 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100652 break;
653 default:
654 break;
655 }
656
Daniel Mack72d74662009-03-12 11:27:49 +0100657 /* When we use a network mode, we always require TDM slots
Mark Brown1b340bd2008-07-30 19:12:04 +0100658 * - complain loudly and fail if they've not been set up yet.
659 */
Philipp Zabel92429062009-03-19 09:32:01 +0100660 if ((sscr0 & SSCR0_MOD) && !ttsa) {
Mark Brown1b340bd2008-07-30 19:12:04 +0100661 dev_err(&ssp->pdev->dev, "No TDM timeslot configured\n");
662 return -EINVAL;
663 }
664
665 dump_registers(ssp);
666
667 return 0;
668}
669
Mark Browndee89c42008-11-18 22:11:38 +0000670static int pxa_ssp_trigger(struct snd_pcm_substream *substream, int cmd,
671 struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100672{
673 struct snd_soc_pcm_runtime *rtd = substream->private_data;
674 struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
675 int ret = 0;
676 struct ssp_priv *priv = cpu_dai->private_data;
Eric Miaof9efc9d2010-02-09 19:46:01 +0800677 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100678 int val;
679
680 switch (cmd) {
681 case SNDRV_PCM_TRIGGER_RESUME:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400682 pxa_ssp_enable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100683 break;
684 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400685 val = pxa_ssp_read_reg(ssp, SSCR1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100686 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
687 val |= SSCR1_TSRE;
688 else
689 val |= SSCR1_RSRE;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400690 pxa_ssp_write_reg(ssp, SSCR1, val);
691 val = pxa_ssp_read_reg(ssp, SSSR);
692 pxa_ssp_write_reg(ssp, SSSR, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100693 break;
694 case SNDRV_PCM_TRIGGER_START:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400695 val = pxa_ssp_read_reg(ssp, SSCR1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100696 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
697 val |= SSCR1_TSRE;
698 else
699 val |= SSCR1_RSRE;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400700 pxa_ssp_write_reg(ssp, SSCR1, val);
701 pxa_ssp_enable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100702 break;
703 case SNDRV_PCM_TRIGGER_STOP:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400704 val = pxa_ssp_read_reg(ssp, SSCR1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100705 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
706 val &= ~SSCR1_TSRE;
707 else
708 val &= ~SSCR1_RSRE;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400709 pxa_ssp_write_reg(ssp, SSCR1, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100710 break;
711 case SNDRV_PCM_TRIGGER_SUSPEND:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400712 pxa_ssp_disable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100713 break;
714 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400715 val = pxa_ssp_read_reg(ssp, SSCR1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100716 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
717 val &= ~SSCR1_TSRE;
718 else
719 val &= ~SSCR1_RSRE;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400720 pxa_ssp_write_reg(ssp, SSCR1, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100721 break;
722
723 default:
724 ret = -EINVAL;
725 }
726
727 dump_registers(ssp);
728
729 return ret;
730}
731
732static int pxa_ssp_probe(struct platform_device *pdev,
733 struct snd_soc_dai *dai)
734{
735 struct ssp_priv *priv;
736 int ret;
737
738 priv = kzalloc(sizeof(struct ssp_priv), GFP_KERNEL);
739 if (!priv)
740 return -ENOMEM;
741
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400742 priv->ssp = pxa_ssp_request(dai->id + 1, "SoC audio");
Eric Miaof9efc9d2010-02-09 19:46:01 +0800743 if (priv->ssp == NULL) {
Mark Brown1b340bd2008-07-30 19:12:04 +0100744 ret = -ENODEV;
745 goto err_priv;
746 }
747
Daniel Macka5735b72009-04-15 20:24:45 +0200748 priv->dai_fmt = (unsigned int) -1;
Mark Brown1b340bd2008-07-30 19:12:04 +0100749 dai->private_data = priv;
750
751 return 0;
752
753err_priv:
754 kfree(priv);
755 return ret;
756}
757
758static void pxa_ssp_remove(struct platform_device *pdev,
759 struct snd_soc_dai *dai)
760{
761 struct ssp_priv *priv = dai->private_data;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400762 pxa_ssp_free(priv->ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100763}
764
765#define PXA_SSP_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
766 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | \
767 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 | \
768 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
769
770#define PXA_SSP_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
771 SNDRV_PCM_FMTBIT_S24_LE | \
772 SNDRV_PCM_FMTBIT_S32_LE)
773
Eric Miao6335d052009-03-03 09:41:00 +0800774static struct snd_soc_dai_ops pxa_ssp_dai_ops = {
775 .startup = pxa_ssp_startup,
776 .shutdown = pxa_ssp_shutdown,
777 .trigger = pxa_ssp_trigger,
778 .hw_params = pxa_ssp_hw_params,
779 .set_sysclk = pxa_ssp_set_dai_sysclk,
780 .set_clkdiv = pxa_ssp_set_dai_clkdiv,
781 .set_pll = pxa_ssp_set_dai_pll,
782 .set_fmt = pxa_ssp_set_dai_fmt,
783 .set_tdm_slot = pxa_ssp_set_dai_tdm_slot,
784 .set_tristate = pxa_ssp_set_dai_tristate,
785};
786
Mark Brown1b340bd2008-07-30 19:12:04 +0100787struct snd_soc_dai pxa_ssp_dai[] = {
788 {
789 .name = "pxa2xx-ssp1",
790 .id = 0,
Mark Brown1b340bd2008-07-30 19:12:04 +0100791 .probe = pxa_ssp_probe,
792 .remove = pxa_ssp_remove,
793 .suspend = pxa_ssp_suspend,
794 .resume = pxa_ssp_resume,
795 .playback = {
796 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100797 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100798 .rates = PXA_SSP_RATES,
799 .formats = PXA_SSP_FORMATS,
800 },
801 .capture = {
802 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100803 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100804 .rates = PXA_SSP_RATES,
805 .formats = PXA_SSP_FORMATS,
806 },
Eric Miao6335d052009-03-03 09:41:00 +0800807 .ops = &pxa_ssp_dai_ops,
Mark Brown1b340bd2008-07-30 19:12:04 +0100808 },
809 { .name = "pxa2xx-ssp2",
810 .id = 1,
Mark Brown1b340bd2008-07-30 19:12:04 +0100811 .probe = pxa_ssp_probe,
812 .remove = pxa_ssp_remove,
813 .suspend = pxa_ssp_suspend,
814 .resume = pxa_ssp_resume,
815 .playback = {
816 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100817 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100818 .rates = PXA_SSP_RATES,
819 .formats = PXA_SSP_FORMATS,
820 },
821 .capture = {
822 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100823 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100824 .rates = PXA_SSP_RATES,
825 .formats = PXA_SSP_FORMATS,
826 },
Eric Miao6335d052009-03-03 09:41:00 +0800827 .ops = &pxa_ssp_dai_ops,
Mark Brown1b340bd2008-07-30 19:12:04 +0100828 },
829 {
830 .name = "pxa2xx-ssp3",
831 .id = 2,
Mark Brown1b340bd2008-07-30 19:12:04 +0100832 .probe = pxa_ssp_probe,
833 .remove = pxa_ssp_remove,
834 .suspend = pxa_ssp_suspend,
835 .resume = pxa_ssp_resume,
836 .playback = {
837 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100838 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100839 .rates = PXA_SSP_RATES,
840 .formats = PXA_SSP_FORMATS,
841 },
842 .capture = {
843 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100844 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100845 .rates = PXA_SSP_RATES,
846 .formats = PXA_SSP_FORMATS,
847 },
Eric Miao6335d052009-03-03 09:41:00 +0800848 .ops = &pxa_ssp_dai_ops,
Mark Brown1b340bd2008-07-30 19:12:04 +0100849 },
850 {
851 .name = "pxa2xx-ssp4",
852 .id = 3,
Mark Brown1b340bd2008-07-30 19:12:04 +0100853 .probe = pxa_ssp_probe,
854 .remove = pxa_ssp_remove,
855 .suspend = pxa_ssp_suspend,
856 .resume = pxa_ssp_resume,
857 .playback = {
858 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100859 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100860 .rates = PXA_SSP_RATES,
861 .formats = PXA_SSP_FORMATS,
862 },
863 .capture = {
864 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100865 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100866 .rates = PXA_SSP_RATES,
867 .formats = PXA_SSP_FORMATS,
868 },
Eric Miao6335d052009-03-03 09:41:00 +0800869 .ops = &pxa_ssp_dai_ops,
Mark Brown1b340bd2008-07-30 19:12:04 +0100870 },
871};
872EXPORT_SYMBOL_GPL(pxa_ssp_dai);
873
Takashi Iwaic9b3a402008-12-10 07:47:22 +0100874static int __init pxa_ssp_init(void)
Mark Brown3f4b7832008-12-03 19:26:35 +0000875{
876 return snd_soc_register_dais(pxa_ssp_dai, ARRAY_SIZE(pxa_ssp_dai));
877}
878module_init(pxa_ssp_init);
879
880static void __exit pxa_ssp_exit(void)
881{
882 snd_soc_unregister_dais(pxa_ssp_dai, ARRAY_SIZE(pxa_ssp_dai));
883}
884module_exit(pxa_ssp_exit);
885
Mark Brown1b340bd2008-07-30 19:12:04 +0100886/* Module information */
887MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
888MODULE_DESCRIPTION("PXA SSP/PCM SoC Interface");
889MODULE_LICENSE("GPL");