blob: 7727b4563a26d6032553946d6e81ae1360990f33 [file] [log] [blame]
Changhwan Younc8bef142010-07-27 17:52:39 +09001/* linux/arch/arm/mach-s5pv310/include/mach/regs-clock.h
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV310 - Clock register definitions
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#ifndef __ASM_ARCH_REGS_CLOCK_H
14#define __ASM_ARCH_REGS_CLOCK_H __FILE__
15
16#include <mach/map.h>
17
Kukjin Kimc598c472010-08-18 21:45:49 +090018#define S5P_CLKREG(x) (S5P_VA_CMU + (x))
Changhwan Younc8bef142010-07-27 17:52:39 +090019
20#define S5P_INFORM0 S5P_CLKREG(0x800)
21
Kukjin Kimc598c472010-08-18 21:45:49 +090022#define S5P_EPLL_CON0 S5P_CLKREG(0x0C110)
23#define S5P_EPLL_CON1 S5P_CLKREG(0x0C114)
24#define S5P_VPLL_CON0 S5P_CLKREG(0x0C120)
25#define S5P_VPLL_CON1 S5P_CLKREG(0x0C124)
Changhwan Younc8bef142010-07-27 17:52:39 +090026
Kukjin Kimc598c472010-08-18 21:45:49 +090027#define S5P_CLKSRC_TOP0 S5P_CLKREG(0x0C210)
28#define S5P_CLKSRC_TOP1 S5P_CLKREG(0x0C214)
Changhwan Younc8bef142010-07-27 17:52:39 +090029
Kukjin Kimc598c472010-08-18 21:45:49 +090030#define S5P_CLKSRC_PERIL0 S5P_CLKREG(0x0C250)
Changhwan Younc8bef142010-07-27 17:52:39 +090031
Kukjin Kimc598c472010-08-18 21:45:49 +090032#define S5P_CLKDIV_TOP S5P_CLKREG(0x0C510)
Changhwan Younc8bef142010-07-27 17:52:39 +090033
Kukjin Kimc598c472010-08-18 21:45:49 +090034#define S5P_CLKDIV_PERIL0 S5P_CLKREG(0x0C550)
35#define S5P_CLKDIV_PERIL1 S5P_CLKREG(0x0C554)
36#define S5P_CLKDIV_PERIL2 S5P_CLKREG(0x0C558)
37#define S5P_CLKDIV_PERIL3 S5P_CLKREG(0x0C55C)
38#define S5P_CLKDIV_PERIL4 S5P_CLKREG(0x0C560)
39#define S5P_CLKDIV_PERIL5 S5P_CLKREG(0x0C564)
Changhwan Younc8bef142010-07-27 17:52:39 +090040
Kukjin Kimc598c472010-08-18 21:45:49 +090041#define S5P_CLKGATE_IP_PERIL S5P_CLKREG(0x0C950)
Changhwan Younc8bef142010-07-27 17:52:39 +090042
Kukjin Kimc598c472010-08-18 21:45:49 +090043#define S5P_CLKSRC_CORE S5P_CLKREG(0x10200)
44#define S5P_CLKDIV_CORE0 S5P_CLKREG(0x10500)
Changhwan Younc8bef142010-07-27 17:52:39 +090045
Kukjin Kimc598c472010-08-18 21:45:49 +090046#define S5P_APLL_LOCK S5P_CLKREG(0x14000)
47#define S5P_MPLL_LOCK S5P_CLKREG(0x14004)
48#define S5P_APLL_CON0 S5P_CLKREG(0x14100)
49#define S5P_APLL_CON1 S5P_CLKREG(0x14104)
50#define S5P_MPLL_CON0 S5P_CLKREG(0x14108)
51#define S5P_MPLL_CON1 S5P_CLKREG(0x1410C)
Changhwan Younc8bef142010-07-27 17:52:39 +090052
Kukjin Kimc598c472010-08-18 21:45:49 +090053#define S5P_CLKSRC_CPU S5P_CLKREG(0x14200)
54#define S5P_CLKMUX_STATCPU S5P_CLKREG(0x14400)
Changhwan Younc8bef142010-07-27 17:52:39 +090055
Kukjin Kimc598c472010-08-18 21:45:49 +090056#define S5P_CLKDIV_CPU S5P_CLKREG(0x14500)
57#define S5P_CLKDIV_STATCPU S5P_CLKREG(0x14600)
Changhwan Younc8bef142010-07-27 17:52:39 +090058
Kukjin Kimc598c472010-08-18 21:45:49 +090059#define S5P_CLKGATE_SCLKCPU S5P_CLKREG(0x14800)
Changhwan Younc8bef142010-07-27 17:52:39 +090060
61#endif /* __ASM_ARCH_REGS_CLOCK_H */