blob: 77627dd422b0ef116bd90c11e322f108c85bc861 [file] [log] [blame]
Magnus Damm2b7eda62010-02-05 11:14:58 +00001/*
2 * sh7372 processor support
3 *
4 * Copyright (C) 2010 Magnus Damm
5 * Copyright (C) 2008 Yoshihiro Shimoda
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/irq.h>
24#include <linux/platform_device.h>
Magnus Damm3b7b7052012-03-28 15:53:40 +090025#include <linux/of_platform.h>
Magnus Damm68224712011-04-28 03:21:00 +000026#include <linux/uio_driver.h>
Magnus Damm2b7eda62010-02-05 11:14:58 +000027#include <linux/delay.h>
28#include <linux/input.h>
29#include <linux/io.h>
30#include <linux/serial_sci.h>
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +000031#include <linux/sh_dma.h>
Magnus Damm2b7eda62010-02-05 11:14:58 +000032#include <linux/sh_intc.h>
33#include <linux/sh_timer.h>
Rafael J. Wysocki111058c2011-08-14 13:35:39 +020034#include <linux/pm_domain.h>
Arnd Bergmann426f1af2012-03-22 22:02:16 +000035#include <linux/dma-mapping.h>
Hideki EIRAKU3cfb8432013-01-21 19:54:27 +090036#include <linux/platform_data/sh_ipmmu.h>
Kuninori Morimotoc317fc52012-06-25 03:43:19 -070037#include <mach/dma-register.h>
Rob Herring250a2722012-01-03 16:57:33 -060038#include <mach/irqs.h>
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +000039#include <mach/sh7372.h>
Magnus Damm5d7220ec2012-02-29 21:37:19 +090040#include <mach/common.h>
41#include <asm/mach/map.h>
Magnus Damm2b7eda62010-02-05 11:14:58 +000042#include <asm/mach-types.h>
43#include <asm/mach/arch.h>
Magnus Damm17254bf2012-03-06 17:36:37 +090044#include <asm/mach/time.h>
Magnus Damm2b7eda62010-02-05 11:14:58 +000045
Magnus Damm5d7220ec2012-02-29 21:37:19 +090046static struct map_desc sh7372_io_desc[] __initdata = {
47 /* create a 1:1 entity map for 0xe6xxxxxx
48 * used by CPGA, INTC and PFC.
49 */
50 {
51 .virtual = 0xe6000000,
52 .pfn = __phys_to_pfn(0xe6000000),
53 .length = 256 << 20,
54 .type = MT_DEVICE_NONSHARED
55 },
56};
57
58void __init sh7372_map_io(void)
59{
60 iotable_init(sh7372_io_desc, ARRAY_SIZE(sh7372_io_desc));
61}
Magnus Damm2b7eda62010-02-05 11:14:58 +000062
Laurent Pinchart5967fe02012-12-15 23:51:27 +010063/* PFC */
64static struct resource sh7372_pfc_resources[] = {
65 [0] = {
66 .start = 0xe6050000,
67 .end = 0xe6057fff,
68 .flags = IORESOURCE_MEM,
69 },
70 [1] = {
71 .start = 0xe605800c,
72 .end = 0xe6058027,
73 .flags = IORESOURCE_MEM,
74 }
75};
76
77static struct platform_device sh7372_pfc_device = {
78 .name = "pfc-sh7372",
79 .id = -1,
80 .resource = sh7372_pfc_resources,
81 .num_resources = ARRAY_SIZE(sh7372_pfc_resources),
82};
83
84void __init sh7372_pinmux_init(void)
85{
86 platform_device_register(&sh7372_pfc_device);
87}
88
Laurent Pinchartc6a0d862013-12-06 10:59:21 +010089/* SCIF */
90#define SH7372_SCIF(scif_type, index, baseaddr, irq) \
91static struct plat_sci_port scif##index##_platform_data = { \
92 .type = scif_type, \
93 .mapbase = baseaddr, \
94 .flags = UPF_BOOT_AUTOCONF, \
95 .irqs = SCIx_IRQ_MUXED(irq), \
96 .scbrr_algo_id = SCBRR_ALGO_4, \
97 .scscr = SCSCR_RE | SCSCR_TE, \
98}; \
99 \
100static struct platform_device scif##index##_device = { \
101 .name = "sh-sci", \
102 .id = index, \
103 .dev = { \
104 .platform_data = &scif##index##_platform_data, \
105 }, \
106}
Magnus Damm2b7eda62010-02-05 11:14:58 +0000107
Laurent Pinchartc6a0d862013-12-06 10:59:21 +0100108SH7372_SCIF(PORT_SCIFA, 0, 0xe6c40000, evt2irq(0x0c00));
109SH7372_SCIF(PORT_SCIFA, 1, 0xe6c50000, evt2irq(0x0c20));
110SH7372_SCIF(PORT_SCIFA, 2, 0xe6c60000, evt2irq(0x0c40));
111SH7372_SCIF(PORT_SCIFA, 3, 0xe6c70000, evt2irq(0x0c60));
112SH7372_SCIF(PORT_SCIFA, 4, 0xe6c80000, evt2irq(0x0d20));
113SH7372_SCIF(PORT_SCIFA, 5, 0xe6cb0000, evt2irq(0x0d40));
114SH7372_SCIF(PORT_SCIFB, 6, 0xe6c30000, evt2irq(0x0d60));
Magnus Damm2b7eda62010-02-05 11:14:58 +0000115
Kuninori Morimotoc1909cc2010-03-11 10:42:47 +0000116/* CMT */
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000117static struct sh_timer_config cmt2_platform_data = {
118 .name = "CMT2",
119 .channel_offset = 0x40,
120 .timer_bit = 5,
Magnus Damm2b7eda62010-02-05 11:14:58 +0000121 .clockevent_rating = 125,
122 .clocksource_rating = 125,
123};
124
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000125static struct resource cmt2_resources[] = {
Magnus Damm2b7eda62010-02-05 11:14:58 +0000126 [0] = {
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000127 .name = "CMT2",
128 .start = 0xe6130040,
129 .end = 0xe613004b,
Magnus Damm2b7eda62010-02-05 11:14:58 +0000130 .flags = IORESOURCE_MEM,
131 },
132 [1] = {
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000133 .start = evt2irq(0x0b80), /* CMT2 */
Magnus Damm2b7eda62010-02-05 11:14:58 +0000134 .flags = IORESOURCE_IRQ,
135 },
136};
137
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000138static struct platform_device cmt2_device = {
Magnus Damm2b7eda62010-02-05 11:14:58 +0000139 .name = "sh_cmt",
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000140 .id = 2,
Magnus Damm2b7eda62010-02-05 11:14:58 +0000141 .dev = {
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000142 .platform_data = &cmt2_platform_data,
Magnus Damm2b7eda62010-02-05 11:14:58 +0000143 },
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000144 .resource = cmt2_resources,
145 .num_resources = ARRAY_SIZE(cmt2_resources),
Magnus Damm2b7eda62010-02-05 11:14:58 +0000146};
147
Magnus Dammc6c049e2010-10-14 06:57:25 +0000148/* TMU */
149static struct sh_timer_config tmu00_platform_data = {
150 .name = "TMU00",
151 .channel_offset = 0x4,
152 .timer_bit = 0,
153 .clockevent_rating = 200,
154};
155
156static struct resource tmu00_resources[] = {
157 [0] = {
158 .name = "TMU00",
159 .start = 0xfff60008,
160 .end = 0xfff60013,
161 .flags = IORESOURCE_MEM,
162 },
163 [1] = {
164 .start = intcs_evt2irq(0xe80), /* TMU_TUNI0 */
165 .flags = IORESOURCE_IRQ,
166 },
167};
168
169static struct platform_device tmu00_device = {
170 .name = "sh_tmu",
171 .id = 0,
172 .dev = {
173 .platform_data = &tmu00_platform_data,
174 },
175 .resource = tmu00_resources,
176 .num_resources = ARRAY_SIZE(tmu00_resources),
177};
178
179static struct sh_timer_config tmu01_platform_data = {
180 .name = "TMU01",
181 .channel_offset = 0x10,
182 .timer_bit = 1,
183 .clocksource_rating = 200,
184};
185
186static struct resource tmu01_resources[] = {
187 [0] = {
188 .name = "TMU01",
189 .start = 0xfff60014,
190 .end = 0xfff6001f,
191 .flags = IORESOURCE_MEM,
192 },
193 [1] = {
194 .start = intcs_evt2irq(0xea0), /* TMU_TUNI1 */
195 .flags = IORESOURCE_IRQ,
196 },
197};
198
199static struct platform_device tmu01_device = {
200 .name = "sh_tmu",
201 .id = 1,
202 .dev = {
203 .platform_data = &tmu01_platform_data,
204 },
205 .resource = tmu01_resources,
206 .num_resources = ARRAY_SIZE(tmu01_resources),
207};
208
Kuninori Morimotoc1909cc2010-03-11 10:42:47 +0000209/* I2C */
210static struct resource iic0_resources[] = {
211 [0] = {
212 .name = "IIC0",
213 .start = 0xFFF20000,
214 .end = 0xFFF20425 - 1,
215 .flags = IORESOURCE_MEM,
216 },
217 [1] = {
Magnus Damm33c96072010-05-20 14:41:00 +0000218 .start = intcs_evt2irq(0xe00), /* IIC0_ALI0 */
219 .end = intcs_evt2irq(0xe60), /* IIC0_DTEI0 */
Kuninori Morimotoc1909cc2010-03-11 10:42:47 +0000220 .flags = IORESOURCE_IRQ,
221 },
222};
223
224static struct platform_device iic0_device = {
225 .name = "i2c-sh_mobile",
226 .id = 0, /* "i2c0" clock */
227 .num_resources = ARRAY_SIZE(iic0_resources),
228 .resource = iic0_resources,
229};
230
231static struct resource iic1_resources[] = {
232 [0] = {
233 .name = "IIC1",
234 .start = 0xE6C20000,
235 .end = 0xE6C20425 - 1,
236 .flags = IORESOURCE_MEM,
237 },
238 [1] = {
Magnus Damm33c96072010-05-20 14:41:00 +0000239 .start = evt2irq(0x780), /* IIC1_ALI1 */
240 .end = evt2irq(0x7e0), /* IIC1_DTEI1 */
Kuninori Morimotoc1909cc2010-03-11 10:42:47 +0000241 .flags = IORESOURCE_IRQ,
242 },
243};
244
245static struct platform_device iic1_device = {
246 .name = "i2c-sh_mobile",
247 .id = 1, /* "i2c1" clock */
248 .num_resources = ARRAY_SIZE(iic1_resources),
249 .resource = iic1_resources,
250};
251
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000252/* DMA */
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000253static const struct sh_dmae_slave_config sh7372_dmae_slaves[] = {
254 {
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000255 .slave_id = SHDMA_SLAVE_SCIF0_TX,
256 .addr = 0xe6c40020,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700257 .chcr = CHCR_TX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000258 .mid_rid = 0x21,
259 }, {
260 .slave_id = SHDMA_SLAVE_SCIF0_RX,
261 .addr = 0xe6c40024,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700262 .chcr = CHCR_RX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000263 .mid_rid = 0x22,
264 }, {
265 .slave_id = SHDMA_SLAVE_SCIF1_TX,
266 .addr = 0xe6c50020,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700267 .chcr = CHCR_TX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000268 .mid_rid = 0x25,
269 }, {
270 .slave_id = SHDMA_SLAVE_SCIF1_RX,
271 .addr = 0xe6c50024,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700272 .chcr = CHCR_RX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000273 .mid_rid = 0x26,
274 }, {
275 .slave_id = SHDMA_SLAVE_SCIF2_TX,
276 .addr = 0xe6c60020,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700277 .chcr = CHCR_TX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000278 .mid_rid = 0x29,
279 }, {
280 .slave_id = SHDMA_SLAVE_SCIF2_RX,
281 .addr = 0xe6c60024,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700282 .chcr = CHCR_RX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000283 .mid_rid = 0x2a,
284 }, {
285 .slave_id = SHDMA_SLAVE_SCIF3_TX,
286 .addr = 0xe6c70020,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700287 .chcr = CHCR_TX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000288 .mid_rid = 0x2d,
289 }, {
290 .slave_id = SHDMA_SLAVE_SCIF3_RX,
291 .addr = 0xe6c70024,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700292 .chcr = CHCR_RX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000293 .mid_rid = 0x2e,
294 }, {
295 .slave_id = SHDMA_SLAVE_SCIF4_TX,
296 .addr = 0xe6c80020,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700297 .chcr = CHCR_TX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000298 .mid_rid = 0x39,
299 }, {
300 .slave_id = SHDMA_SLAVE_SCIF4_RX,
301 .addr = 0xe6c80024,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700302 .chcr = CHCR_RX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000303 .mid_rid = 0x3a,
304 }, {
305 .slave_id = SHDMA_SLAVE_SCIF5_TX,
306 .addr = 0xe6cb0020,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700307 .chcr = CHCR_TX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000308 .mid_rid = 0x35,
309 }, {
310 .slave_id = SHDMA_SLAVE_SCIF5_RX,
311 .addr = 0xe6cb0024,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700312 .chcr = CHCR_RX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000313 .mid_rid = 0x36,
314 }, {
315 .slave_id = SHDMA_SLAVE_SCIF6_TX,
316 .addr = 0xe6c30040,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700317 .chcr = CHCR_TX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000318 .mid_rid = 0x3d,
319 }, {
320 .slave_id = SHDMA_SLAVE_SCIF6_RX,
321 .addr = 0xe6c30060,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700322 .chcr = CHCR_RX(XMIT_SZ_8BIT),
Guennadi Liakhovetski8d3e17b2010-05-23 16:39:24 +0000323 .mid_rid = 0x3e,
324 }, {
Bastian Hecht40eaed72012-09-22 14:06:38 +0200325 .slave_id = SHDMA_SLAVE_FLCTL0_TX,
326 .addr = 0xe6a30050,
327 .chcr = CHCR_TX(XMIT_SZ_32BIT),
328 .mid_rid = 0x83,
329 }, {
330 .slave_id = SHDMA_SLAVE_FLCTL0_RX,
331 .addr = 0xe6a30050,
332 .chcr = CHCR_RX(XMIT_SZ_32BIT),
333 .mid_rid = 0x83,
334 }, {
335 .slave_id = SHDMA_SLAVE_FLCTL1_TX,
336 .addr = 0xe6a30060,
337 .chcr = CHCR_TX(XMIT_SZ_32BIT),
338 .mid_rid = 0x87,
339 }, {
340 .slave_id = SHDMA_SLAVE_FLCTL1_RX,
341 .addr = 0xe6a30060,
342 .chcr = CHCR_RX(XMIT_SZ_32BIT),
343 .mid_rid = 0x87,
344 }, {
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000345 .slave_id = SHDMA_SLAVE_SDHI0_TX,
346 .addr = 0xe6850030,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700347 .chcr = CHCR_TX(XMIT_SZ_16BIT),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000348 .mid_rid = 0xc1,
349 }, {
350 .slave_id = SHDMA_SLAVE_SDHI0_RX,
351 .addr = 0xe6850030,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700352 .chcr = CHCR_RX(XMIT_SZ_16BIT),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000353 .mid_rid = 0xc2,
354 }, {
355 .slave_id = SHDMA_SLAVE_SDHI1_TX,
356 .addr = 0xe6860030,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700357 .chcr = CHCR_TX(XMIT_SZ_16BIT),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000358 .mid_rid = 0xc9,
359 }, {
360 .slave_id = SHDMA_SLAVE_SDHI1_RX,
361 .addr = 0xe6860030,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700362 .chcr = CHCR_RX(XMIT_SZ_16BIT),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000363 .mid_rid = 0xca,
364 }, {
365 .slave_id = SHDMA_SLAVE_SDHI2_TX,
366 .addr = 0xe6870030,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700367 .chcr = CHCR_TX(XMIT_SZ_16BIT),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000368 .mid_rid = 0xcd,
369 }, {
370 .slave_id = SHDMA_SLAVE_SDHI2_RX,
371 .addr = 0xe6870030,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700372 .chcr = CHCR_RX(XMIT_SZ_16BIT),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000373 .mid_rid = 0xce,
Guennadi Liakhovetski6d11dc12010-11-24 10:05:15 +0000374 }, {
Kuninori Morimoto880452b2012-04-01 18:40:01 -0700375 .slave_id = SHDMA_SLAVE_FSIA_TX,
376 .addr = 0xfe1f0024,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700377 .chcr = CHCR_TX(XMIT_SZ_32BIT),
Kuninori Morimoto880452b2012-04-01 18:40:01 -0700378 .mid_rid = 0xb1,
379 }, {
380 .slave_id = SHDMA_SLAVE_FSIA_RX,
381 .addr = 0xfe1f0020,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700382 .chcr = CHCR_RX(XMIT_SZ_32BIT),
Kuninori Morimoto880452b2012-04-01 18:40:01 -0700383 .mid_rid = 0xb2,
384 }, {
Guennadi Liakhovetski6d11dc12010-11-24 10:05:15 +0000385 .slave_id = SHDMA_SLAVE_MMCIF_TX,
386 .addr = 0xe6bd0034,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700387 .chcr = CHCR_TX(XMIT_SZ_32BIT),
Guennadi Liakhovetski6d11dc12010-11-24 10:05:15 +0000388 .mid_rid = 0xd1,
389 }, {
390 .slave_id = SHDMA_SLAVE_MMCIF_RX,
391 .addr = 0xe6bd0034,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700392 .chcr = CHCR_RX(XMIT_SZ_32BIT),
Guennadi Liakhovetski6d11dc12010-11-24 10:05:15 +0000393 .mid_rid = 0xd2,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000394 },
395};
396
Kuninori Morimoto4d6344f2012-06-20 11:30:32 +0200397#define SH7372_CHCLR (0x220 - 0x20)
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100398
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000399static const struct sh_dmae_channel sh7372_dmae_channels[] = {
400 {
401 .offset = 0,
402 .dmars = 0,
403 .dmars_bit = 0,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100404 .chclr_offset = SH7372_CHCLR + 0,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000405 }, {
406 .offset = 0x10,
407 .dmars = 0,
408 .dmars_bit = 8,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100409 .chclr_offset = SH7372_CHCLR + 0x10,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000410 }, {
411 .offset = 0x20,
412 .dmars = 4,
413 .dmars_bit = 0,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100414 .chclr_offset = SH7372_CHCLR + 0x20,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000415 }, {
416 .offset = 0x30,
417 .dmars = 4,
418 .dmars_bit = 8,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100419 .chclr_offset = SH7372_CHCLR + 0x30,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000420 }, {
421 .offset = 0x50,
422 .dmars = 8,
423 .dmars_bit = 0,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100424 .chclr_offset = SH7372_CHCLR + 0x50,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000425 }, {
426 .offset = 0x60,
427 .dmars = 8,
428 .dmars_bit = 8,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100429 .chclr_offset = SH7372_CHCLR + 0x60,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000430 }
431};
432
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000433static struct sh_dmae_pdata dma_platform_data = {
434 .slave = sh7372_dmae_slaves,
435 .slave_num = ARRAY_SIZE(sh7372_dmae_slaves),
436 .channel = sh7372_dmae_channels,
437 .channel_num = ARRAY_SIZE(sh7372_dmae_channels),
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700438 .ts_low_shift = TS_LOW_SHIFT,
439 .ts_low_mask = TS_LOW_BIT << TS_LOW_SHIFT,
440 .ts_high_shift = TS_HI_SHIFT,
441 .ts_high_mask = TS_HI_BIT << TS_HI_SHIFT,
442 .ts_shift = dma_ts_shift,
443 .ts_shift_num = ARRAY_SIZE(dma_ts_shift),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000444 .dmaor_init = DMAOR_DME,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100445 .chclr_present = 1,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000446};
447
448/* Resource order important! */
449static struct resource sh7372_dmae0_resources[] = {
450 {
451 /* Channel registers and DMAOR */
452 .start = 0xfe008020,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100453 .end = 0xfe00828f,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000454 .flags = IORESOURCE_MEM,
455 },
456 {
457 /* DMARSx */
458 .start = 0xfe009000,
459 .end = 0xfe00900b,
460 .flags = IORESOURCE_MEM,
461 },
462 {
Shimoda, Yoshihiro20052462012-01-10 14:21:31 +0900463 .name = "error_irq",
Magnus Dammf989ae52010-08-31 09:27:53 +0000464 .start = evt2irq(0x20c0),
465 .end = evt2irq(0x20c0),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000466 .flags = IORESOURCE_IRQ,
467 },
468 {
469 /* IRQ for channels 0-5 */
Magnus Dammf989ae52010-08-31 09:27:53 +0000470 .start = evt2irq(0x2000),
471 .end = evt2irq(0x20a0),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000472 .flags = IORESOURCE_IRQ,
473 },
474};
475
476/* Resource order important! */
477static struct resource sh7372_dmae1_resources[] = {
478 {
479 /* Channel registers and DMAOR */
480 .start = 0xfe018020,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100481 .end = 0xfe01828f,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000482 .flags = IORESOURCE_MEM,
483 },
484 {
485 /* DMARSx */
486 .start = 0xfe019000,
487 .end = 0xfe01900b,
488 .flags = IORESOURCE_MEM,
489 },
490 {
Shimoda, Yoshihiro20052462012-01-10 14:21:31 +0900491 .name = "error_irq",
Magnus Dammf989ae52010-08-31 09:27:53 +0000492 .start = evt2irq(0x21c0),
493 .end = evt2irq(0x21c0),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000494 .flags = IORESOURCE_IRQ,
495 },
496 {
497 /* IRQ for channels 0-5 */
Magnus Dammf989ae52010-08-31 09:27:53 +0000498 .start = evt2irq(0x2100),
499 .end = evt2irq(0x21a0),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000500 .flags = IORESOURCE_IRQ,
501 },
502};
503
504/* Resource order important! */
505static struct resource sh7372_dmae2_resources[] = {
506 {
507 /* Channel registers and DMAOR */
508 .start = 0xfe028020,
Guennadi Liakhovetskie08b8812012-01-04 15:34:21 +0100509 .end = 0xfe02828f,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000510 .flags = IORESOURCE_MEM,
511 },
512 {
513 /* DMARSx */
514 .start = 0xfe029000,
515 .end = 0xfe02900b,
516 .flags = IORESOURCE_MEM,
517 },
518 {
Shimoda, Yoshihiro20052462012-01-10 14:21:31 +0900519 .name = "error_irq",
Magnus Dammf989ae52010-08-31 09:27:53 +0000520 .start = evt2irq(0x22c0),
521 .end = evt2irq(0x22c0),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000522 .flags = IORESOURCE_IRQ,
523 },
524 {
525 /* IRQ for channels 0-5 */
Magnus Dammf989ae52010-08-31 09:27:53 +0000526 .start = evt2irq(0x2200),
527 .end = evt2irq(0x22a0),
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000528 .flags = IORESOURCE_IRQ,
529 },
530};
531
532static struct platform_device dma0_device = {
533 .name = "sh-dma-engine",
534 .id = 0,
535 .resource = sh7372_dmae0_resources,
536 .num_resources = ARRAY_SIZE(sh7372_dmae0_resources),
537 .dev = {
538 .platform_data = &dma_platform_data,
539 },
540};
541
542static struct platform_device dma1_device = {
543 .name = "sh-dma-engine",
544 .id = 1,
545 .resource = sh7372_dmae1_resources,
546 .num_resources = ARRAY_SIZE(sh7372_dmae1_resources),
547 .dev = {
548 .platform_data = &dma_platform_data,
549 },
550};
551
552static struct platform_device dma2_device = {
553 .name = "sh-dma-engine",
554 .id = 2,
555 .resource = sh7372_dmae2_resources,
556 .num_resources = ARRAY_SIZE(sh7372_dmae2_resources),
557 .dev = {
558 .platform_data = &dma_platform_data,
559 },
560};
561
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000562/*
563 * USB-DMAC
564 */
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000565static const struct sh_dmae_channel sh7372_usb_dmae_channels[] = {
566 {
567 .offset = 0,
568 }, {
569 .offset = 0x20,
570 },
571};
572
573/* USB DMAC0 */
574static const struct sh_dmae_slave_config sh7372_usb_dmae0_slaves[] = {
575 {
576 .slave_id = SHDMA_SLAVE_USB0_TX,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700577 .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000578 }, {
579 .slave_id = SHDMA_SLAVE_USB0_RX,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700580 .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000581 },
582};
583
584static struct sh_dmae_pdata usb_dma0_platform_data = {
585 .slave = sh7372_usb_dmae0_slaves,
586 .slave_num = ARRAY_SIZE(sh7372_usb_dmae0_slaves),
587 .channel = sh7372_usb_dmae_channels,
588 .channel_num = ARRAY_SIZE(sh7372_usb_dmae_channels),
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700589 .ts_low_shift = USBTS_LOW_SHIFT,
590 .ts_low_mask = USBTS_LOW_BIT << USBTS_LOW_SHIFT,
591 .ts_high_shift = USBTS_HI_SHIFT,
592 .ts_high_mask = USBTS_HI_BIT << USBTS_HI_SHIFT,
593 .ts_shift = dma_usbts_shift,
594 .ts_shift_num = ARRAY_SIZE(dma_usbts_shift),
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000595 .dmaor_init = DMAOR_DME,
596 .chcr_offset = 0x14,
597 .chcr_ie_bit = 1 << 5,
598 .dmaor_is_32bit = 1,
599 .needs_tend_set = 1,
600 .no_dmars = 1,
Guennadi Liakhovetskic8ddf032012-01-18 10:14:29 +0100601 .slave_only = 1,
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000602};
603
604static struct resource sh7372_usb_dmae0_resources[] = {
605 {
606 /* Channel registers and DMAOR */
607 .start = 0xe68a0020,
608 .end = 0xe68a0064 - 1,
609 .flags = IORESOURCE_MEM,
610 },
611 {
612 /* VCR/SWR/DMICR */
613 .start = 0xe68a0000,
614 .end = 0xe68a0014 - 1,
615 .flags = IORESOURCE_MEM,
616 },
617 {
618 /* IRQ for channels */
619 .start = evt2irq(0x0a00),
620 .end = evt2irq(0x0a00),
621 .flags = IORESOURCE_IRQ,
622 },
623};
624
625static struct platform_device usb_dma0_device = {
626 .name = "sh-dma-engine",
627 .id = 3,
628 .resource = sh7372_usb_dmae0_resources,
629 .num_resources = ARRAY_SIZE(sh7372_usb_dmae0_resources),
630 .dev = {
631 .platform_data = &usb_dma0_platform_data,
632 },
633};
634
635/* USB DMAC1 */
636static const struct sh_dmae_slave_config sh7372_usb_dmae1_slaves[] = {
637 {
638 .slave_id = SHDMA_SLAVE_USB1_TX,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700639 .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000640 }, {
641 .slave_id = SHDMA_SLAVE_USB1_RX,
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700642 .chcr = USBTS_INDEX2VAL(USBTS_XMIT_SZ_8BYTE),
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000643 },
644};
645
646static struct sh_dmae_pdata usb_dma1_platform_data = {
647 .slave = sh7372_usb_dmae1_slaves,
648 .slave_num = ARRAY_SIZE(sh7372_usb_dmae1_slaves),
649 .channel = sh7372_usb_dmae_channels,
650 .channel_num = ARRAY_SIZE(sh7372_usb_dmae_channels),
Kuninori Morimotoc317fc52012-06-25 03:43:19 -0700651 .ts_low_shift = USBTS_LOW_SHIFT,
652 .ts_low_mask = USBTS_LOW_BIT << USBTS_LOW_SHIFT,
653 .ts_high_shift = USBTS_HI_SHIFT,
654 .ts_high_mask = USBTS_HI_BIT << USBTS_HI_SHIFT,
655 .ts_shift = dma_usbts_shift,
656 .ts_shift_num = ARRAY_SIZE(dma_usbts_shift),
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000657 .dmaor_init = DMAOR_DME,
658 .chcr_offset = 0x14,
659 .chcr_ie_bit = 1 << 5,
660 .dmaor_is_32bit = 1,
661 .needs_tend_set = 1,
662 .no_dmars = 1,
Guennadi Liakhovetskic8ddf032012-01-18 10:14:29 +0100663 .slave_only = 1,
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000664};
665
666static struct resource sh7372_usb_dmae1_resources[] = {
667 {
668 /* Channel registers and DMAOR */
669 .start = 0xe68c0020,
670 .end = 0xe68c0064 - 1,
671 .flags = IORESOURCE_MEM,
672 },
673 {
674 /* VCR/SWR/DMICR */
675 .start = 0xe68c0000,
676 .end = 0xe68c0014 - 1,
677 .flags = IORESOURCE_MEM,
678 },
679 {
680 /* IRQ for channels */
681 .start = evt2irq(0x1d00),
682 .end = evt2irq(0x1d00),
683 .flags = IORESOURCE_IRQ,
684 },
685};
686
687static struct platform_device usb_dma1_device = {
688 .name = "sh-dma-engine",
689 .id = 4,
690 .resource = sh7372_usb_dmae1_resources,
691 .num_resources = ARRAY_SIZE(sh7372_usb_dmae1_resources),
692 .dev = {
693 .platform_data = &usb_dma1_platform_data,
694 },
695};
696
Magnus Damm68224712011-04-28 03:21:00 +0000697/* VPU */
698static struct uio_info vpu_platform_data = {
699 .name = "VPU5HG",
700 .version = "0",
701 .irq = intcs_evt2irq(0x980),
702};
703
704static struct resource vpu_resources[] = {
705 [0] = {
706 .name = "VPU",
707 .start = 0xfe900000,
708 .end = 0xfe900157,
709 .flags = IORESOURCE_MEM,
710 },
711};
712
713static struct platform_device vpu_device = {
714 .name = "uio_pdrv_genirq",
715 .id = 0,
716 .dev = {
717 .platform_data = &vpu_platform_data,
718 },
719 .resource = vpu_resources,
720 .num_resources = ARRAY_SIZE(vpu_resources),
721};
722
723/* VEU0 */
724static struct uio_info veu0_platform_data = {
725 .name = "VEU0",
726 .version = "0",
727 .irq = intcs_evt2irq(0x700),
728};
729
730static struct resource veu0_resources[] = {
731 [0] = {
732 .name = "VEU0",
733 .start = 0xfe920000,
734 .end = 0xfe9200cb,
735 .flags = IORESOURCE_MEM,
736 },
737};
738
739static struct platform_device veu0_device = {
740 .name = "uio_pdrv_genirq",
741 .id = 1,
742 .dev = {
743 .platform_data = &veu0_platform_data,
744 },
745 .resource = veu0_resources,
746 .num_resources = ARRAY_SIZE(veu0_resources),
747};
748
749/* VEU1 */
750static struct uio_info veu1_platform_data = {
751 .name = "VEU1",
752 .version = "0",
753 .irq = intcs_evt2irq(0x720),
754};
755
756static struct resource veu1_resources[] = {
757 [0] = {
758 .name = "VEU1",
759 .start = 0xfe924000,
760 .end = 0xfe9240cb,
761 .flags = IORESOURCE_MEM,
762 },
763};
764
765static struct platform_device veu1_device = {
766 .name = "uio_pdrv_genirq",
767 .id = 2,
768 .dev = {
769 .platform_data = &veu1_platform_data,
770 },
771 .resource = veu1_resources,
772 .num_resources = ARRAY_SIZE(veu1_resources),
773};
774
775/* VEU2 */
776static struct uio_info veu2_platform_data = {
777 .name = "VEU2",
778 .version = "0",
779 .irq = intcs_evt2irq(0x740),
780};
781
782static struct resource veu2_resources[] = {
783 [0] = {
784 .name = "VEU2",
785 .start = 0xfe928000,
786 .end = 0xfe928307,
787 .flags = IORESOURCE_MEM,
788 },
789};
790
791static struct platform_device veu2_device = {
792 .name = "uio_pdrv_genirq",
793 .id = 3,
794 .dev = {
795 .platform_data = &veu2_platform_data,
796 },
797 .resource = veu2_resources,
798 .num_resources = ARRAY_SIZE(veu2_resources),
799};
800
801/* VEU3 */
802static struct uio_info veu3_platform_data = {
803 .name = "VEU3",
804 .version = "0",
805 .irq = intcs_evt2irq(0x760),
806};
807
808static struct resource veu3_resources[] = {
809 [0] = {
810 .name = "VEU3",
811 .start = 0xfe92c000,
812 .end = 0xfe92c307,
813 .flags = IORESOURCE_MEM,
814 },
815};
816
817static struct platform_device veu3_device = {
818 .name = "uio_pdrv_genirq",
819 .id = 4,
820 .dev = {
821 .platform_data = &veu3_platform_data,
822 },
823 .resource = veu3_resources,
824 .num_resources = ARRAY_SIZE(veu3_resources),
825};
826
827/* JPU */
828static struct uio_info jpu_platform_data = {
829 .name = "JPU",
830 .version = "0",
831 .irq = intcs_evt2irq(0x560),
832};
833
834static struct resource jpu_resources[] = {
835 [0] = {
836 .name = "JPU",
837 .start = 0xfe980000,
838 .end = 0xfe9902d3,
839 .flags = IORESOURCE_MEM,
840 },
841};
842
843static struct platform_device jpu_device = {
844 .name = "uio_pdrv_genirq",
845 .id = 5,
846 .dev = {
847 .platform_data = &jpu_platform_data,
848 },
849 .resource = jpu_resources,
850 .num_resources = ARRAY_SIZE(jpu_resources),
851};
852
853/* SPU2DSP0 */
854static struct uio_info spu0_platform_data = {
855 .name = "SPU2DSP0",
856 .version = "0",
857 .irq = evt2irq(0x1800),
858};
859
860static struct resource spu0_resources[] = {
861 [0] = {
862 .name = "SPU2DSP0",
863 .start = 0xfe200000,
864 .end = 0xfe2fffff,
865 .flags = IORESOURCE_MEM,
866 },
867};
868
869static struct platform_device spu0_device = {
870 .name = "uio_pdrv_genirq",
871 .id = 6,
872 .dev = {
873 .platform_data = &spu0_platform_data,
874 },
875 .resource = spu0_resources,
876 .num_resources = ARRAY_SIZE(spu0_resources),
877};
878
879/* SPU2DSP1 */
880static struct uio_info spu1_platform_data = {
881 .name = "SPU2DSP1",
882 .version = "0",
883 .irq = evt2irq(0x1820),
884};
885
886static struct resource spu1_resources[] = {
887 [0] = {
888 .name = "SPU2DSP1",
889 .start = 0xfe300000,
890 .end = 0xfe3fffff,
891 .flags = IORESOURCE_MEM,
892 },
893};
894
895static struct platform_device spu1_device = {
896 .name = "uio_pdrv_genirq",
897 .id = 7,
898 .dev = {
899 .platform_data = &spu1_platform_data,
900 },
901 .resource = spu1_resources,
902 .num_resources = ARRAY_SIZE(spu1_resources),
903};
904
Hideki EIRAKU3cfb8432013-01-21 19:54:27 +0900905/* IPMMUI (an IPMMU module for ICB/LMB) */
906static struct resource ipmmu_resources[] = {
907 [0] = {
908 .name = "IPMMUI",
909 .start = 0xfe951000,
910 .end = 0xfe9510ff,
911 .flags = IORESOURCE_MEM,
912 },
913};
914
915static const char * const ipmmu_dev_names[] = {
916 "sh_mobile_lcdc_fb.0",
917 "sh_mobile_lcdc_fb.1",
918 "sh_mobile_ceu.0",
919 "uio_pdrv_genirq.0",
920 "uio_pdrv_genirq.1",
921 "uio_pdrv_genirq.2",
922 "uio_pdrv_genirq.3",
923 "uio_pdrv_genirq.4",
924 "uio_pdrv_genirq.5",
925};
926
927static struct shmobile_ipmmu_platform_data ipmmu_platform_data = {
928 .dev_names = ipmmu_dev_names,
929 .num_dev_names = ARRAY_SIZE(ipmmu_dev_names),
930};
931
932static struct platform_device ipmmu_device = {
933 .name = "ipmmu",
934 .id = -1,
935 .dev = {
936 .platform_data = &ipmmu_platform_data,
937 },
938 .resource = ipmmu_resources,
939 .num_resources = ARRAY_SIZE(ipmmu_resources),
940};
941
Magnus Damm2b7eda62010-02-05 11:14:58 +0000942static struct platform_device *sh7372_early_devices[] __initdata = {
943 &scif0_device,
944 &scif1_device,
945 &scif2_device,
946 &scif3_device,
947 &scif4_device,
948 &scif5_device,
949 &scif6_device,
Magnus Damm0ed61fc2011-06-30 09:22:50 +0000950 &cmt2_device,
Magnus Dammc6c049e2010-10-14 06:57:25 +0000951 &tmu00_device,
952 &tmu01_device,
Hideki EIRAKU3cfb8432013-01-21 19:54:27 +0900953 &ipmmu_device,
Magnus Damm934e4072010-10-13 07:22:11 +0000954};
955
956static struct platform_device *sh7372_late_devices[] __initdata = {
Kuninori Morimotoc1909cc2010-03-11 10:42:47 +0000957 &iic0_device,
958 &iic1_device,
Guennadi Liakhovetski69bf6f42010-05-04 14:07:15 +0000959 &dma0_device,
960 &dma1_device,
961 &dma2_device,
Kuninori Morimotoafe48042011-06-17 08:21:10 +0000962 &usb_dma0_device,
963 &usb_dma1_device,
Magnus Damm68224712011-04-28 03:21:00 +0000964 &vpu_device,
965 &veu0_device,
966 &veu1_device,
967 &veu2_device,
968 &veu3_device,
969 &jpu_device,
970 &spu0_device,
971 &spu1_device,
Magnus Damm2b7eda62010-02-05 11:14:58 +0000972};
973
974void __init sh7372_add_standard_devices(void)
975{
Rafael J. Wysockiac18e022012-08-15 20:56:26 +0200976 struct pm_domain_device domain_devices[] = {
977 { "A3RV", &vpu_device, },
978 { "A4MP", &spu0_device, },
979 { "A4MP", &spu1_device, },
980 { "A3SP", &scif0_device, },
981 { "A3SP", &scif1_device, },
982 { "A3SP", &scif2_device, },
983 { "A3SP", &scif3_device, },
984 { "A3SP", &scif4_device, },
985 { "A3SP", &scif5_device, },
986 { "A3SP", &scif6_device, },
987 { "A3SP", &iic1_device, },
988 { "A3SP", &dma0_device, },
989 { "A3SP", &dma1_device, },
990 { "A3SP", &dma2_device, },
991 { "A3SP", &usb_dma0_device, },
992 { "A3SP", &usb_dma1_device, },
993 { "A4R", &iic0_device, },
994 { "A4R", &veu0_device, },
995 { "A4R", &veu1_device, },
996 { "A4R", &veu2_device, },
997 { "A4R", &veu3_device, },
998 { "A4R", &jpu_device, },
999 { "A4R", &tmu00_device, },
1000 { "A4R", &tmu01_device, },
Rafael J. Wysockic37b7a72012-08-08 00:28:36 +02001001 };
1002
Rafael J. Wysockie7e59a42012-08-07 01:12:56 +02001003 sh7372_init_pm_domains();
Magnus Dammf7dadb32011-12-23 01:23:07 +01001004
Magnus Damm2b7eda62010-02-05 11:14:58 +00001005 platform_add_devices(sh7372_early_devices,
1006 ARRAY_SIZE(sh7372_early_devices));
Magnus Damm934e4072010-10-13 07:22:11 +00001007
1008 platform_add_devices(sh7372_late_devices,
1009 ARRAY_SIZE(sh7372_late_devices));
Magnus Damm33afebf2011-07-01 22:14:45 +02001010
Rafael J. Wysockiac18e022012-08-15 20:56:26 +02001011 rmobile_add_devices_to_domains(domain_devices,
1012 ARRAY_SIZE(domain_devices));
Magnus Damm2b7eda62010-02-05 11:14:58 +00001013}
1014
Stephen Warren6bb27d72012-11-08 12:40:59 -07001015void __init sh7372_earlytimer_init(void)
Magnus Damm17254bf2012-03-06 17:36:37 +09001016{
1017 sh7372_clock_init();
1018 shmobile_earlytimer_init();
1019}
1020
Magnus Damm2b7eda62010-02-05 11:14:58 +00001021void __init sh7372_add_early_devices(void)
1022{
Magnus Damm2b7eda62010-02-05 11:14:58 +00001023 early_platform_add_devices(sh7372_early_devices,
1024 ARRAY_SIZE(sh7372_early_devices));
Magnus Damm5d7220ec2012-02-29 21:37:19 +09001025
1026 /* setup early console here as well */
1027 shmobile_setup_console();
Magnus Damm2b7eda62010-02-05 11:14:58 +00001028}
Magnus Damm3b7b7052012-03-28 15:53:40 +09001029
1030#ifdef CONFIG_USE_OF
1031
1032void __init sh7372_add_early_devices_dt(void)
1033{
1034 shmobile_setup_delay(800, 1, 3); /* Cortex-A8 @ 800MHz */
1035
1036 early_platform_add_devices(sh7372_early_devices,
1037 ARRAY_SIZE(sh7372_early_devices));
1038
1039 /* setup early console here as well */
1040 shmobile_setup_console();
1041}
1042
Magnus Damm3b7b7052012-03-28 15:53:40 +09001043void __init sh7372_add_standard_devices_dt(void)
1044{
1045 /* clocks are setup late during boot in the case of DT */
1046 sh7372_clock_init();
1047
1048 platform_add_devices(sh7372_early_devices,
1049 ARRAY_SIZE(sh7372_early_devices));
1050
Magnus Damm975e5af2013-07-01 14:41:55 +09001051 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
Magnus Damm3b7b7052012-03-28 15:53:40 +09001052}
1053
1054static const char *sh7372_boards_compat_dt[] __initdata = {
1055 "renesas,sh7372",
1056 NULL,
1057};
1058
1059DT_MACHINE_START(SH7372_DT, "Generic SH7372 (Flattened Device Tree)")
1060 .map_io = sh7372_map_io,
1061 .init_early = sh7372_add_early_devices_dt,
1062 .nr_irqs = NR_IRQS_LEGACY,
1063 .init_irq = sh7372_init_irq,
1064 .handle_irq = shmobile_handle_irq_intc,
1065 .init_machine = sh7372_add_standard_devices_dt,
Magnus Damm3b7b7052012-03-28 15:53:40 +09001066 .dt_compat = sh7372_boards_compat_dt,
1067MACHINE_END
1068
1069#endif /* CONFIG_USE_OF */