blob: b7c864f16402f8d2f1a553ab1dbc10a0938f74cc [file] [log] [blame]
Sakthivel Kf5860992013-04-17 16:37:02 +05301/*
2 * PMC-Sierra SPCv/ve 8088/8089 SAS/SATA based host adapters driver
3 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
40
41#ifndef _PMC8001_REG_H_
42#define _PMC8001_REG_H_
43
44#include <linux/types.h>
45#include <scsi/libsas.h>
46
47/* for Request Opcode of IOMB */
48#define OPC_INB_ECHO 1 /* 0x000 */
49#define OPC_INB_PHYSTART 4 /* 0x004 */
50#define OPC_INB_PHYSTOP 5 /* 0x005 */
51#define OPC_INB_SSPINIIOSTART 6 /* 0x006 */
52#define OPC_INB_SSPINITMSTART 7 /* 0x007 */
53/* 0x8 RESV IN SPCv */
54#define OPC_INB_RSVD 8 /* 0x008 */
55#define OPC_INB_DEV_HANDLE_ACCEPT 9 /* 0x009 */
56#define OPC_INB_SSPTGTIOSTART 10 /* 0x00A */
57#define OPC_INB_SSPTGTRSPSTART 11 /* 0x00B */
58/* 0xC, 0xD, 0xE removed in SPCv */
59#define OPC_INB_SSP_ABORT 15 /* 0x00F */
60#define OPC_INB_DEREG_DEV_HANDLE 16 /* 0x010 */
61#define OPC_INB_GET_DEV_HANDLE 17 /* 0x011 */
62#define OPC_INB_SMP_REQUEST 18 /* 0x012 */
63/* 0x13 SMP_RESPONSE is removed in SPCv */
64#define OPC_INB_SMP_ABORT 20 /* 0x014 */
65/* 0x16 RESV IN SPCv */
66#define OPC_INB_RSVD1 22 /* 0x016 */
67#define OPC_INB_SATA_HOST_OPSTART 23 /* 0x017 */
68#define OPC_INB_SATA_ABORT 24 /* 0x018 */
69#define OPC_INB_LOCAL_PHY_CONTROL 25 /* 0x019 */
70/* 0x1A RESV IN SPCv */
71#define OPC_INB_RSVD2 26 /* 0x01A */
72#define OPC_INB_FW_FLASH_UPDATE 32 /* 0x020 */
73#define OPC_INB_GPIO 34 /* 0x022 */
74#define OPC_INB_SAS_DIAG_MODE_START_END 35 /* 0x023 */
75#define OPC_INB_SAS_DIAG_EXECUTE 36 /* 0x024 */
76/* 0x25 RESV IN SPCv */
77#define OPC_INB_RSVD3 37 /* 0x025 */
78#define OPC_INB_GET_TIME_STAMP 38 /* 0x026 */
79#define OPC_INB_PORT_CONTROL 39 /* 0x027 */
80#define OPC_INB_GET_NVMD_DATA 40 /* 0x028 */
81#define OPC_INB_SET_NVMD_DATA 41 /* 0x029 */
82#define OPC_INB_SET_DEVICE_STATE 42 /* 0x02A */
83#define OPC_INB_GET_DEVICE_STATE 43 /* 0x02B */
84#define OPC_INB_SET_DEV_INFO 44 /* 0x02C */
85/* 0x2D RESV IN SPCv */
86#define OPC_INB_RSVD4 45 /* 0x02D */
87#define OPC_INB_SGPIO_REGISTER 46 /* 0x02E */
88#define OPC_INB_PCIE_DIAG_EXEC 47 /* 0x02F */
89#define OPC_INB_SET_CONTROLLER_CONFIG 48 /* 0x030 */
90#define OPC_INB_GET_CONTROLLER_CONFIG 49 /* 0x031 */
91#define OPC_INB_REG_DEV 50 /* 0x032 */
92#define OPC_INB_SAS_HW_EVENT_ACK 51 /* 0x033 */
93#define OPC_INB_GET_DEVICE_INFO 52 /* 0x034 */
94#define OPC_INB_GET_PHY_PROFILE 53 /* 0x035 */
95#define OPC_INB_FLASH_OP_EXT 54 /* 0x036 */
96#define OPC_INB_SET_PHY_PROFILE 55 /* 0x037 */
97#define OPC_INB_KEK_MANAGEMENT 256 /* 0x100 */
98#define OPC_INB_DEK_MANAGEMENT 257 /* 0x101 */
99#define OPC_INB_SSP_INI_DIF_ENC_IO 258 /* 0x102 */
100#define OPC_INB_SATA_DIF_ENC_IO 259 /* 0x103 */
101
102/* for Response Opcode of IOMB */
103#define OPC_OUB_ECHO 1 /* 0x001 */
104#define OPC_OUB_RSVD 4 /* 0x004 */
105#define OPC_OUB_SSP_COMP 5 /* 0x005 */
106#define OPC_OUB_SMP_COMP 6 /* 0x006 */
107#define OPC_OUB_LOCAL_PHY_CNTRL 7 /* 0x007 */
108#define OPC_OUB_RSVD1 10 /* 0x00A */
109#define OPC_OUB_DEREG_DEV 11 /* 0x00B */
110#define OPC_OUB_GET_DEV_HANDLE 12 /* 0x00C */
111#define OPC_OUB_SATA_COMP 13 /* 0x00D */
112#define OPC_OUB_SATA_EVENT 14 /* 0x00E */
113#define OPC_OUB_SSP_EVENT 15 /* 0x00F */
114#define OPC_OUB_RSVD2 16 /* 0x010 */
115/* 0x11 - SMP_RECEIVED Notification removed in SPCv*/
116#define OPC_OUB_SSP_RECV_EVENT 18 /* 0x012 */
117#define OPC_OUB_RSVD3 19 /* 0x013 */
118#define OPC_OUB_FW_FLASH_UPDATE 20 /* 0x014 */
119#define OPC_OUB_GPIO_RESPONSE 22 /* 0x016 */
120#define OPC_OUB_GPIO_EVENT 23 /* 0x017 */
121#define OPC_OUB_GENERAL_EVENT 24 /* 0x018 */
122#define OPC_OUB_SSP_ABORT_RSP 26 /* 0x01A */
123#define OPC_OUB_SATA_ABORT_RSP 27 /* 0x01B */
124#define OPC_OUB_SAS_DIAG_MODE_START_END 28 /* 0x01C */
125#define OPC_OUB_SAS_DIAG_EXECUTE 29 /* 0x01D */
126#define OPC_OUB_GET_TIME_STAMP 30 /* 0x01E */
127#define OPC_OUB_RSVD4 31 /* 0x01F */
128#define OPC_OUB_PORT_CONTROL 32 /* 0x020 */
129#define OPC_OUB_SKIP_ENTRY 33 /* 0x021 */
130#define OPC_OUB_SMP_ABORT_RSP 34 /* 0x022 */
131#define OPC_OUB_GET_NVMD_DATA 35 /* 0x023 */
132#define OPC_OUB_SET_NVMD_DATA 36 /* 0x024 */
133#define OPC_OUB_DEVICE_HANDLE_REMOVAL 37 /* 0x025 */
134#define OPC_OUB_SET_DEVICE_STATE 38 /* 0x026 */
135#define OPC_OUB_GET_DEVICE_STATE 39 /* 0x027 */
136#define OPC_OUB_SET_DEV_INFO 40 /* 0x028 */
137#define OPC_OUB_RSVD5 41 /* 0x029 */
138#define OPC_OUB_HW_EVENT 1792 /* 0x700 */
139#define OPC_OUB_DEV_HANDLE_ARRIV 1824 /* 0x720 */
140#define OPC_OUB_THERM_HW_EVENT 1840 /* 0x730 */
141#define OPC_OUB_SGPIO_RESP 2094 /* 0x82E */
142#define OPC_OUB_PCIE_DIAG_EXECUTE 2095 /* 0x82F */
143#define OPC_OUB_DEV_REGIST 2098 /* 0x832 */
144#define OPC_OUB_SAS_HW_EVENT_ACK 2099 /* 0x833 */
145#define OPC_OUB_GET_DEVICE_INFO 2100 /* 0x834 */
146/* spcv specific commands */
147#define OPC_OUB_PHY_START_RESP 2052 /* 0x804 */
148#define OPC_OUB_PHY_STOP_RESP 2053 /* 0x805 */
149#define OPC_OUB_SET_CONTROLLER_CONFIG 2096 /* 0x830 */
150#define OPC_OUB_GET_CONTROLLER_CONFIG 2097 /* 0x831 */
151#define OPC_OUB_GET_PHY_PROFILE 2101 /* 0x835 */
152#define OPC_OUB_FLASH_OP_EXT 2102 /* 0x836 */
153#define OPC_OUB_SET_PHY_PROFILE 2103 /* 0x837 */
154#define OPC_OUB_KEK_MANAGEMENT_RESP 2304 /* 0x900 */
155#define OPC_OUB_DEK_MANAGEMENT_RESP 2305 /* 0x901 */
156#define OPC_OUB_SSP_COALESCED_COMP_RESP 2306 /* 0x902 */
157
158/* for phy start*/
159#define SSC_DISABLE_15 (0x01 << 16)
160#define SSC_DISABLE_30 (0x02 << 16)
161#define SSC_DISABLE_60 (0x04 << 16)
162#define SAS_ASE (0x01 << 15)
163#define SPINHOLD_DISABLE (0x00 << 14)
164#define SPINHOLD_ENABLE (0x01 << 14)
165#define LINKMODE_SAS (0x01 << 12)
166#define LINKMODE_DSATA (0x02 << 12)
167#define LINKMODE_AUTO (0x03 << 12)
168#define LINKRATE_15 (0x01 << 8)
169#define LINKRATE_30 (0x02 << 8)
170#define LINKRATE_60 (0x06 << 8)
171
172/* Thermal related */
173#define THERMAL_ENABLE 0x1
174#define THERMAL_LOG_ENABLE 0x1
175#define THERMAL_OP_CODE 0x6
176#define LTEMPHIL 70
177#define RTEMPHIL 100
178
179/* Encryption info */
180#define SCRATCH_PAD3_ENC_DISABLED 0x00000000
181#define SCRATCH_PAD3_ENC_DIS_ERR 0x00000001
182#define SCRATCH_PAD3_ENC_ENA_ERR 0x00000002
183#define SCRATCH_PAD3_ENC_READY 0x00000003
184#define SCRATCH_PAD3_ENC_MASK SCRATCH_PAD3_ENC_READY
185
186#define SCRATCH_PAD3_XTS_ENABLED (1 << 14)
187#define SCRATCH_PAD3_SMA_ENABLED (1 << 4)
188#define SCRATCH_PAD3_SMB_ENABLED (1 << 5)
189#define SCRATCH_PAD3_SMF_ENABLED 0
190#define SCRATCH_PAD3_SM_MASK 0x000000F0
191#define SCRATCH_PAD3_ERR_CODE 0x00FF0000
192
193#define SEC_MODE_SMF 0x0
194#define SEC_MODE_SMA 0x100
195#define SEC_MODE_SMB 0x200
196#define CIPHER_MODE_ECB 0x00000001
197#define CIPHER_MODE_XTS 0x00000002
198#define KEK_MGMT_SUBOP_KEYCARDUPDATE 0x4
199
200struct mpi_msg_hdr {
201 __le32 header; /* Bits [11:0] - Message operation code */
202 /* Bits [15:12] - Message Category */
203 /* Bits [21:16] - Outboundqueue ID for the
204 operation completion message */
205 /* Bits [23:22] - Reserved */
206 /* Bits [28:24] - Buffer Count, indicates how
207 many buffer are allocated for the massage */
208 /* Bits [30:29] - Reserved */
209 /* Bits [31] - Message Valid bit */
210} __attribute__((packed, aligned(4)));
211
212/*
213 * brief the data structure of PHY Start Command
214 * use to describe enable the phy (128 bytes)
215 */
216struct phy_start_req {
217 __le32 tag;
218 __le32 ase_sh_lm_slr_phyid;
219 struct sas_identify_frame sas_identify; /* 28 Bytes */
220 __le32 spasti;
221 u32 reserved[21];
222} __attribute__((packed, aligned(4)));
223
224/*
225 * brief the data structure of PHY Start Command
226 * use to disable the phy (128 bytes)
227 */
228struct phy_stop_req {
229 __le32 tag;
230 __le32 phy_id;
231 u32 reserved[29];
232} __attribute__((packed, aligned(4)));
233
234/* set device bits fis - device to host */
235struct set_dev_bits_fis {
236 u8 fis_type; /* 0xA1*/
237 u8 n_i_pmport;
238 /* b7 : n Bit. Notification bit. If set device needs attention. */
239 /* b6 : i Bit. Interrupt Bit */
240 /* b5-b4: reserved2 */
241 /* b3-b0: PM Port */
242 u8 status;
243 u8 error;
244 u32 _r_a;
245} __attribute__ ((packed));
246/* PIO setup FIS - device to host */
247struct pio_setup_fis {
248 u8 fis_type; /* 0x5f */
249 u8 i_d_pmPort;
250 /* b7 : reserved */
251 /* b6 : i bit. Interrupt bit */
252 /* b5 : d bit. data transfer direction. set to 1 for device to host
253 xfer */
254 /* b4 : reserved */
255 /* b3-b0: PM Port */
256 u8 status;
257 u8 error;
258 u8 lbal;
259 u8 lbam;
260 u8 lbah;
261 u8 device;
262 u8 lbal_exp;
263 u8 lbam_exp;
264 u8 lbah_exp;
265 u8 _r_a;
266 u8 sector_count;
267 u8 sector_count_exp;
268 u8 _r_b;
269 u8 e_status;
270 u8 _r_c[2];
271 u8 transfer_count;
272} __attribute__ ((packed));
273
274/*
275 * brief the data structure of SATA Completion Response
276 * use to describe the sata task response (64 bytes)
277 */
278struct sata_completion_resp {
279 __le32 tag;
280 __le32 status;
281 __le32 param;
282 u32 sata_resp[12];
283} __attribute__((packed, aligned(4)));
284
285/*
286 * brief the data structure of SAS HW Event Notification
287 * use to alert the host about the hardware event(64 bytes)
288 */
289/* updated outbound struct for spcv */
290
291struct hw_event_resp {
292 __le32 lr_status_evt_portid;
293 __le32 evt_param;
294 __le32 phyid_npip_portstate;
295 struct sas_identify_frame sas_identify;
296 struct dev_to_host_fis sata_fis;
297} __attribute__((packed, aligned(4)));
298
299/*
300 * brief the data structure for thermal event notification
301 */
302
303struct thermal_hw_event {
304 __le32 thermal_event;
305 __le32 rht_lht;
306} __attribute__((packed, aligned(4)));
307
308/*
309 * brief the data structure of REGISTER DEVICE Command
310 * use to describe MPI REGISTER DEVICE Command (64 bytes)
311 */
312
313struct reg_dev_req {
314 __le32 tag;
315 __le32 phyid_portid;
316 __le32 dtype_dlr_mcn_ir_retry;
317 __le32 firstburstsize_ITNexustimeout;
318 u8 sas_addr[SAS_ADDR_SIZE];
319 __le32 upper_device_id;
320 u32 reserved[24];
321} __attribute__((packed, aligned(4)));
322
323/*
324 * brief the data structure of DEREGISTER DEVICE Command
325 * use to request spc to remove all internal resources associated
326 * with the device id (64 bytes)
327 */
328
329struct dereg_dev_req {
330 __le32 tag;
331 __le32 device_id;
332 u32 reserved[29];
333} __attribute__((packed, aligned(4)));
334
335/*
336 * brief the data structure of DEVICE_REGISTRATION Response
337 * use to notify the completion of the device registration (64 bytes)
338 */
339struct dev_reg_resp {
340 __le32 tag;
341 __le32 status;
342 __le32 device_id;
343 u32 reserved[12];
344} __attribute__((packed, aligned(4)));
345
346/*
347 * brief the data structure of Local PHY Control Command
348 * use to issue PHY CONTROL to local phy (64 bytes)
349 */
350struct local_phy_ctl_req {
351 __le32 tag;
352 __le32 phyop_phyid;
353 u32 reserved1[29];
354} __attribute__((packed, aligned(4)));
355
356/**
357 * brief the data structure of Local Phy Control Response
358 * use to describe MPI Local Phy Control Response (64 bytes)
359 */
360 struct local_phy_ctl_resp {
361 __le32 tag;
362 __le32 phyop_phyid;
363 __le32 status;
364 u32 reserved[12];
365} __attribute__((packed, aligned(4)));
366
367#define OP_BITS 0x0000FF00
368#define ID_BITS 0x000000FF
369
370/*
371 * brief the data structure of PORT Control Command
372 * use to control port properties (64 bytes)
373 */
374
375struct port_ctl_req {
376 __le32 tag;
377 __le32 portop_portid;
378 __le32 param0;
379 __le32 param1;
380 u32 reserved1[27];
381} __attribute__((packed, aligned(4)));
382
383/*
384 * brief the data structure of HW Event Ack Command
385 * use to acknowledge receive HW event (64 bytes)
386 */
387struct hw_event_ack_req {
388 __le32 tag;
389 __le32 phyid_sea_portid;
390 __le32 param0;
391 __le32 param1;
392 u32 reserved1[27];
393} __attribute__((packed, aligned(4)));
394
395/*
396 * brief the data structure of PHY_START Response Command
397 * indicates the completion of PHY_START command (64 bytes)
398 */
399struct phy_start_resp {
400 __le32 tag;
401 __le32 status;
402 __le32 phyid;
403 u32 reserved[12];
404} __attribute__((packed, aligned(4)));
405
406/*
407 * brief the data structure of PHY_STOP Response Command
408 * indicates the completion of PHY_STOP command (64 bytes)
409 */
410struct phy_stop_resp {
411 __le32 tag;
412 __le32 status;
413 __le32 phyid;
414 u32 reserved[12];
415} __attribute__((packed, aligned(4)));
416
417/*
418 * brief the data structure of SSP Completion Response
419 * use to indicate a SSP Completion (n bytes)
420 */
421struct ssp_completion_resp {
422 __le32 tag;
423 __le32 status;
424 __le32 param;
425 __le32 ssptag_rescv_rescpad;
426 struct ssp_response_iu ssp_resp_iu;
427 __le32 residual_count;
428} __attribute__((packed, aligned(4)));
429
430#define SSP_RESCV_BIT 0x00010000
431
432/*
433 * brief the data structure of SATA EVNET response
434 * use to indicate a SATA Completion (64 bytes)
435 */
436struct sata_event_resp {
437 __le32 tag;
438 __le32 event;
439 __le32 port_id;
440 __le32 device_id;
441 u32 reserved;
442 __le32 event_param0;
443 __le32 event_param1;
444 __le32 sata_addr_h32;
445 __le32 sata_addr_l32;
446 __le32 e_udt1_udt0_crc;
447 __le32 e_udt5_udt4_udt3_udt2;
448 __le32 a_udt1_udt0_crc;
449 __le32 a_udt5_udt4_udt3_udt2;
450 __le32 hwdevid_diferr;
451 __le32 err_framelen_byteoffset;
452 __le32 err_dataframe;
453} __attribute__((packed, aligned(4)));
454
455/*
456 * brief the data structure of SSP EVNET esponse
457 * use to indicate a SSP Completion (64 bytes)
458 */
459struct ssp_event_resp {
460 __le32 tag;
461 __le32 event;
462 __le32 port_id;
463 __le32 device_id;
464 __le32 ssp_tag;
465 __le32 event_param0;
466 __le32 event_param1;
467 __le32 sas_addr_h32;
468 __le32 sas_addr_l32;
469 __le32 e_udt1_udt0_crc;
470 __le32 e_udt5_udt4_udt3_udt2;
471 __le32 a_udt1_udt0_crc;
472 __le32 a_udt5_udt4_udt3_udt2;
473 __le32 hwdevid_diferr;
474 __le32 err_framelen_byteoffset;
475 __le32 err_dataframe;
476} __attribute__((packed, aligned(4)));
477
478/**
479 * brief the data structure of General Event Notification Response
480 * use to describe MPI General Event Notification Response (64 bytes)
481 */
482struct general_event_resp {
483 __le32 status;
484 __le32 inb_IOMB_payload[14];
485} __attribute__((packed, aligned(4)));
486
487#define GENERAL_EVENT_PAYLOAD 14
488#define OPCODE_BITS 0x00000fff
489
490/*
491 * brief the data structure of SMP Request Command
492 * use to describe MPI SMP REQUEST Command (64 bytes)
493 */
494struct smp_req {
495 __le32 tag;
496 __le32 device_id;
497 __le32 len_ip_ir;
498 /* Bits [0] - Indirect response */
499 /* Bits [1] - Indirect Payload */
500 /* Bits [15:2] - Reserved */
501 /* Bits [23:16] - direct payload Len */
502 /* Bits [31:24] - Reserved */
503 u8 smp_req16[16];
504 union {
505 u8 smp_req[32];
506 struct {
507 __le64 long_req_addr;/* sg dma address, LE */
508 __le32 long_req_size;/* LE */
509 u32 _r_a;
510 __le64 long_resp_addr;/* sg dma address, LE */
511 __le32 long_resp_size;/* LE */
512 u32 _r_b;
513 } long_smp_req;/* sequencer extension */
514 };
515 __le32 rsvd[16];
516} __attribute__((packed, aligned(4)));
517/*
518 * brief the data structure of SMP Completion Response
519 * use to describe MPI SMP Completion Response (64 bytes)
520 */
521struct smp_completion_resp {
522 __le32 tag;
523 __le32 status;
524 __le32 param;
525 u8 _r_a[252];
526} __attribute__((packed, aligned(4)));
527
528/*
529 *brief the data structure of SSP SMP SATA Abort Command
530 * use to describe MPI SSP SMP & SATA Abort Command (64 bytes)
531 */
532struct task_abort_req {
533 __le32 tag;
534 __le32 device_id;
535 __le32 tag_to_abort;
536 __le32 abort_all;
537 u32 reserved[27];
538} __attribute__((packed, aligned(4)));
539
540/* These flags used for SSP SMP & SATA Abort */
541#define ABORT_MASK 0x3
542#define ABORT_SINGLE 0x0
543#define ABORT_ALL 0x1
544
545/**
546 * brief the data structure of SSP SATA SMP Abort Response
547 * use to describe SSP SMP & SATA Abort Response ( 64 bytes)
548 */
549struct task_abort_resp {
550 __le32 tag;
551 __le32 status;
552 __le32 scp;
553 u32 reserved[12];
554} __attribute__((packed, aligned(4)));
555
556/**
557 * brief the data structure of SAS Diagnostic Start/End Command
558 * use to describe MPI SAS Diagnostic Start/End Command (64 bytes)
559 */
560struct sas_diag_start_end_req {
561 __le32 tag;
562 __le32 operation_phyid;
563 u32 reserved[29];
564} __attribute__((packed, aligned(4)));
565
566/**
567 * brief the data structure of SAS Diagnostic Execute Command
568 * use to describe MPI SAS Diagnostic Execute Command (64 bytes)
569 */
570struct sas_diag_execute_req {
571 __le32 tag;
572 __le32 cmdtype_cmddesc_phyid;
573 __le32 pat1_pat2;
574 __le32 threshold;
575 __le32 codepat_errmsk;
576 __le32 pmon;
577 __le32 pERF1CTL;
578 u32 reserved[24];
579} __attribute__((packed, aligned(4)));
580
581#define SAS_DIAG_PARAM_BYTES 24
582
583/*
584 * brief the data structure of Set Device State Command
585 * use to describe MPI Set Device State Command (64 bytes)
586 */
587struct set_dev_state_req {
588 __le32 tag;
589 __le32 device_id;
590 __le32 nds;
591 u32 reserved[28];
592} __attribute__((packed, aligned(4)));
593
594/*
595 * brief the data structure of SATA Start Command
596 * use to describe MPI SATA IO Start Command (64 bytes)
597 * Note: This structure is common for normal / encryption I/O
598 */
599
600struct sata_start_req {
601 __le32 tag;
602 __le32 device_id;
603 __le32 data_len;
604 __le32 ncqtag_atap_dir_m_dad;
605 struct host_to_dev_fis sata_fis;
606 u32 reserved1;
607 u32 reserved2; /* dword 11. rsvd for normal I/O. */
608 /* EPLE Descl for enc I/O */
609 u32 addr_low; /* dword 12. rsvd for enc I/O */
610 u32 addr_high; /* dword 13. reserved for enc I/O */
611 __le32 len; /* dword 14: length for normal I/O. */
612 /* EPLE Desch for enc I/O */
613 __le32 esgl; /* dword 15. rsvd for enc I/O */
614 __le32 atapi_scsi_cdb[4]; /* dword 16-19. rsvd for enc I/O */
615 /* The below fields are reserved for normal I/O */
616 __le32 key_index_mode; /* dword 20 */
617 __le32 sector_cnt_enss;/* dword 21 */
618 __le32 keytagl; /* dword 22 */
619 __le32 keytagh; /* dword 23 */
620 __le32 twk_val0; /* dword 24 */
621 __le32 twk_val1; /* dword 25 */
622 __le32 twk_val2; /* dword 26 */
623 __le32 twk_val3; /* dword 27 */
624 __le32 enc_addr_low; /* dword 28. Encryption SGL address high */
625 __le32 enc_addr_high; /* dword 29. Encryption SGL address low */
626 __le32 enc_len; /* dword 30. Encryption length */
627 __le32 enc_esgl; /* dword 31. Encryption esgl bit */
628} __attribute__((packed, aligned(4)));
629
630/**
631 * brief the data structure of SSP INI TM Start Command
632 * use to describe MPI SSP INI TM Start Command (64 bytes)
633 */
634struct ssp_ini_tm_start_req {
635 __le32 tag;
636 __le32 device_id;
637 __le32 relate_tag;
638 __le32 tmf;
639 u8 lun[8];
640 __le32 ds_ads_m;
641 u32 reserved[24];
642} __attribute__((packed, aligned(4)));
643
644struct ssp_info_unit {
645 u8 lun[8];/* SCSI Logical Unit Number */
646 u8 reserved1;/* reserved */
647 u8 efb_prio_attr;
648 /* B7 : enabledFirstBurst */
649 /* B6-3 : taskPriority */
650 /* B2-0 : taskAttribute */
651 u8 reserved2; /* reserved */
652 u8 additional_cdb_len;
653 /* B7-2 : additional_cdb_len */
654 /* B1-0 : reserved */
655 u8 cdb[16];/* The SCSI CDB up to 16 bytes length */
656} __attribute__((packed, aligned(4)));
657
658/**
659 * brief the data structure of SSP INI IO Start Command
660 * use to describe MPI SSP INI IO Start Command (64 bytes)
661 * Note: This structure is common for normal / encryption I/O
662 */
663struct ssp_ini_io_start_req {
664 __le32 tag;
665 __le32 device_id;
666 __le32 data_len;
667 __le32 dad_dir_m_tlr;
668 struct ssp_info_unit ssp_iu;
669 __le32 addr_low; /* dword 12: sgl low for normal I/O. */
670 /* epl_descl for encryption I/O */
671 __le32 addr_high; /* dword 13: sgl hi for normal I/O */
672 /* dpl_descl for encryption I/O */
673 __le32 len; /* dword 14: len for normal I/O. */
674 /* edpl_desch for encryption I/O */
675 __le32 esgl; /* dword 15: ESGL bit for normal I/O. */
676 /* user defined tag mask for enc I/O */
677 /* The below fields are reserved for normal I/O */
678 u8 udt[12]; /* dword 16-18 */
679 __le32 sectcnt_ios; /* dword 19 */
680 __le32 key_cmode; /* dword 20 */
681 __le32 ks_enss; /* dword 21 */
682 __le32 keytagl; /* dword 22 */
683 __le32 keytagh; /* dword 23 */
684 __le32 twk_val0; /* dword 24 */
685 __le32 twk_val1; /* dword 25 */
686 __le32 twk_val2; /* dword 26 */
687 __le32 twk_val3; /* dword 27 */
688 __le32 enc_addr_low; /* dword 28: Encryption sgl addr low */
689 __le32 enc_addr_high; /* dword 29: Encryption sgl addr hi */
690 __le32 enc_len; /* dword 30: Encryption length */
691 __le32 enc_esgl; /* dword 31: ESGL bit for encryption */
692} __attribute__((packed, aligned(4)));
693
694/**
695 * brief the data structure for SSP_INI_DIF_ENC_IO COMMAND
696 * use to initiate SSP I/O operation with optional DIF/ENC
697 */
698struct ssp_dif_enc_io_req {
699 __le32 tag;
700 __le32 device_id;
701 __le32 data_len;
702 __le32 dirMTlr;
703 __le32 sspiu0;
704 __le32 sspiu1;
705 __le32 sspiu2;
706 __le32 sspiu3;
707 __le32 sspiu4;
708 __le32 sspiu5;
709 __le32 sspiu6;
710 __le32 epl_des;
711 __le32 dpl_desl_ndplr;
712 __le32 dpl_desh;
713 __le32 uum_uuv_bss_difbits;
714 u8 udt[12];
715 __le32 sectcnt_ios;
716 __le32 key_cmode;
717 __le32 ks_enss;
718 __le32 keytagl;
719 __le32 keytagh;
720 __le32 twk_val0;
721 __le32 twk_val1;
722 __le32 twk_val2;
723 __le32 twk_val3;
724 __le32 addr_low;
725 __le32 addr_high;
726 __le32 len;
727 __le32 esgl;
728} __attribute__((packed, aligned(4)));
729
730/**
731 * brief the data structure of Firmware download
732 * use to describe MPI FW DOWNLOAD Command (64 bytes)
733 */
734struct fw_flash_Update_req {
735 __le32 tag;
736 __le32 cur_image_offset;
737 __le32 cur_image_len;
738 __le32 total_image_len;
739 u32 reserved0[7];
740 __le32 sgl_addr_lo;
741 __le32 sgl_addr_hi;
742 __le32 len;
743 __le32 ext_reserved;
744 u32 reserved1[16];
745} __attribute__((packed, aligned(4)));
746
747#define FWFLASH_IOMB_RESERVED_LEN 0x07
748/**
749 * brief the data structure of FW_FLASH_UPDATE Response
750 * use to describe MPI FW_FLASH_UPDATE Response (64 bytes)
751 *
752 */
753 struct fw_flash_Update_resp {
754 __le32 tag;
755 __le32 status;
756 u32 reserved[13];
757} __attribute__((packed, aligned(4)));
758
759/**
760 * brief the data structure of Get NVM Data Command
761 * use to get data from NVM in HBA(64 bytes)
762 */
763struct get_nvm_data_req {
764 __le32 tag;
765 __le32 len_ir_vpdd;
766 __le32 vpd_offset;
767 u32 reserved[8];
768 __le32 resp_addr_lo;
769 __le32 resp_addr_hi;
770 __le32 resp_len;
771 u32 reserved1[17];
772} __attribute__((packed, aligned(4)));
773
774struct set_nvm_data_req {
775 __le32 tag;
776 __le32 len_ir_vpdd;
777 __le32 vpd_offset;
778 u32 reserved[8];
779 __le32 resp_addr_lo;
780 __le32 resp_addr_hi;
781 __le32 resp_len;
782 u32 reserved1[17];
783} __attribute__((packed, aligned(4)));
784
785/**
786 * brief the data structure for SET CONTROLLER CONFIG COMMAND
787 * use to modify controller configuration
788 */
789struct set_ctrl_cfg_req {
790 __le32 tag;
791 __le32 cfg_pg[14];
792 u32 reserved[16];
793} __attribute__((packed, aligned(4)));
794
795/**
796 * brief the data structure for GET CONTROLLER CONFIG COMMAND
797 * use to get controller configuration page
798 */
799struct get_ctrl_cfg_req {
800 __le32 tag;
801 __le32 pgcd;
802 __le32 int_vec;
803 u32 reserved[28];
804} __attribute__((packed, aligned(4)));
805
806/**
807 * brief the data structure for KEK_MANAGEMENT COMMAND
808 * use for KEK management
809 */
810struct kek_mgmt_req {
811 __le32 tag;
812 __le32 new_curidx_ksop;
813 u32 reserved;
814 __le32 kblob[12];
815 u32 reserved1[16];
816} __attribute__((packed, aligned(4)));
817
818/**
819 * brief the data structure for DEK_MANAGEMENT COMMAND
820 * use for DEK management
821 */
822struct dek_mgmt_req {
823 __le32 tag;
824 __le32 kidx_dsop;
825 __le32 dekidx;
826 __le32 addr_l;
827 __le32 addr_h;
828 __le32 nent;
829 __le32 dbf_tblsize;
830 u32 reserved[24];
831} __attribute__((packed, aligned(4)));
832
833/**
834 * brief the data structure for SET PHY PROFILE COMMAND
835 * use to retrive phy specific information
836 */
837struct set_phy_profile_req {
838 __le32 tag;
839 __le32 ppc_phyid;
840 u32 reserved[29];
841} __attribute__((packed, aligned(4)));
842
843/**
844 * brief the data structure for GET PHY PROFILE COMMAND
845 * use to retrive phy specific information
846 */
847struct get_phy_profile_req {
848 __le32 tag;
849 __le32 ppc_phyid;
850 __le32 profile[29];
851} __attribute__((packed, aligned(4)));
852
853/**
854 * brief the data structure for EXT FLASH PARTITION
855 * use to manage ext flash partition
856 */
857struct ext_flash_partition_req {
858 __le32 tag;
859 __le32 cmd;
860 __le32 offset;
861 __le32 len;
862 u32 reserved[7];
863 __le32 addr_low;
864 __le32 addr_high;
865 __le32 len1;
866 __le32 ext;
867 u32 reserved1[16];
868} __attribute__((packed, aligned(4)));
869
870#define TWI_DEVICE 0x0
871#define C_SEEPROM 0x1
872#define VPD_FLASH 0x4
873#define AAP1_RDUMP 0x5
874#define IOP_RDUMP 0x6
875#define EXPAN_ROM 0x7
876
877#define IPMode 0x80000000
878#define NVMD_TYPE 0x0000000F
879#define NVMD_STAT 0x0000FFFF
880#define NVMD_LEN 0xFF000000
881/**
882 * brief the data structure of Get NVMD Data Response
883 * use to describe MPI Get NVMD Data Response (64 bytes)
884 */
885struct get_nvm_data_resp {
886 __le32 tag;
887 __le32 ir_tda_bn_dps_das_nvm;
888 __le32 dlen_status;
889 __le32 nvm_data[12];
890} __attribute__((packed, aligned(4)));
891
892/**
893 * brief the data structure of SAS Diagnostic Start/End Response
894 * use to describe MPI SAS Diagnostic Start/End Response (64 bytes)
895 *
896 */
897struct sas_diag_start_end_resp {
898 __le32 tag;
899 __le32 status;
900 u32 reserved[13];
901} __attribute__((packed, aligned(4)));
902
903/**
904 * brief the data structure of SAS Diagnostic Execute Response
905 * use to describe MPI SAS Diagnostic Execute Response (64 bytes)
906 *
907 */
908struct sas_diag_execute_resp {
909 __le32 tag;
910 __le32 cmdtype_cmddesc_phyid;
911 __le32 Status;
912 __le32 ReportData;
913 u32 reserved[11];
914} __attribute__((packed, aligned(4)));
915
916/**
917 * brief the data structure of Set Device State Response
918 * use to describe MPI Set Device State Response (64 bytes)
919 *
920 */
921struct set_dev_state_resp {
922 __le32 tag;
923 __le32 status;
924 __le32 device_id;
925 __le32 pds_nds;
926 u32 reserved[11];
927} __attribute__((packed, aligned(4)));
928
929/* new outbound structure for spcv - begins */
930/**
931 * brief the data structure for SET CONTROLLER CONFIG COMMAND
932 * use to modify controller configuration
933 */
934struct set_ctrl_cfg_resp {
935 __le32 tag;
936 __le32 status;
937 __le32 err_qlfr_pgcd;
938 u32 reserved[12];
939} __attribute__((packed, aligned(4)));
940
941struct get_ctrl_cfg_resp {
942 __le32 tag;
943 __le32 status;
944 __le32 err_qlfr;
945 __le32 confg_page[12];
946} __attribute__((packed, aligned(4)));
947
948struct kek_mgmt_resp {
949 __le32 tag;
950 __le32 status;
951 __le32 kidx_new_curr_ksop;
952 __le32 err_qlfr;
953 u32 reserved[11];
954} __attribute__((packed, aligned(4)));
955
956struct dek_mgmt_resp {
957 __le32 tag;
958 __le32 status;
959 __le32 kekidx_tbls_dsop;
960 __le32 dekidx;
961 __le32 err_qlfr;
962 u32 reserved[10];
963} __attribute__((packed, aligned(4)));
964
965struct get_phy_profile_resp {
966 __le32 tag;
967 __le32 status;
968 __le32 ppc_phyid;
969 __le32 ppc_specific_rsp[12];
970} __attribute__((packed, aligned(4)));
971
972struct flash_op_ext_resp {
973 __le32 tag;
974 __le32 cmd;
975 __le32 status;
976 __le32 epart_size;
977 __le32 epart_sect_size;
978 u32 reserved[10];
979} __attribute__((packed, aligned(4)));
980
981struct set_phy_profile_resp {
982 __le32 tag;
983 __le32 status;
984 __le32 ppc_phyid;
985 __le32 ppc_specific_rsp[12];
986} __attribute__((packed, aligned(4)));
987
988struct ssp_coalesced_comp_resp {
989 __le32 coal_cnt;
990 __le32 tag0;
991 __le32 ssp_tag0;
992 __le32 tag1;
993 __le32 ssp_tag1;
994 __le32 add_tag_ssp_tag[10];
995} __attribute__((packed, aligned(4)));
996
997/* new outbound structure for spcv - ends */
998
999#define NDS_BITS 0x0F
1000#define PDS_BITS 0xF0
1001
1002/*
1003 * HW Events type
1004 */
1005
1006#define HW_EVENT_RESET_START 0x01
1007#define HW_EVENT_CHIP_RESET_COMPLETE 0x02
1008#define HW_EVENT_PHY_STOP_STATUS 0x03
1009#define HW_EVENT_SAS_PHY_UP 0x04
1010#define HW_EVENT_SATA_PHY_UP 0x05
1011#define HW_EVENT_SATA_SPINUP_HOLD 0x06
1012#define HW_EVENT_PHY_DOWN 0x07
1013#define HW_EVENT_PORT_INVALID 0x08
1014#define HW_EVENT_BROADCAST_CHANGE 0x09
1015#define HW_EVENT_PHY_ERROR 0x0A
1016#define HW_EVENT_BROADCAST_SES 0x0B
1017#define HW_EVENT_INBOUND_CRC_ERROR 0x0C
1018#define HW_EVENT_HARD_RESET_RECEIVED 0x0D
1019#define HW_EVENT_MALFUNCTION 0x0E
1020#define HW_EVENT_ID_FRAME_TIMEOUT 0x0F
1021#define HW_EVENT_BROADCAST_EXP 0x10
1022#define HW_EVENT_PHY_START_STATUS 0x11
1023#define HW_EVENT_LINK_ERR_INVALID_DWORD 0x12
1024#define HW_EVENT_LINK_ERR_DISPARITY_ERROR 0x13
1025#define HW_EVENT_LINK_ERR_CODE_VIOLATION 0x14
1026#define HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH 0x15
1027#define HW_EVENT_LINK_ERR_PHY_RESET_FAILED 0x16
1028#define HW_EVENT_PORT_RECOVERY_TIMER_TMO 0x17
1029#define HW_EVENT_PORT_RECOVER 0x18
1030#define HW_EVENT_PORT_RESET_TIMER_TMO 0x19
1031#define HW_EVENT_PORT_RESET_COMPLETE 0x20
1032#define EVENT_BROADCAST_ASYNCH_EVENT 0x21
1033
1034/* port state */
1035#define PORT_NOT_ESTABLISHED 0x00
1036#define PORT_VALID 0x01
1037#define PORT_LOSTCOMM 0x02
1038#define PORT_IN_RESET 0x04
1039#define PORT_3RD_PARTY_RESET 0x07
1040#define PORT_INVALID 0x08
1041
1042/*
1043 * SSP/SMP/SATA IO Completion Status values
1044 */
1045
1046#define IO_SUCCESS 0x00
1047#define IO_ABORTED 0x01
1048#define IO_OVERFLOW 0x02
1049#define IO_UNDERFLOW 0x03
1050#define IO_FAILED 0x04
1051#define IO_ABORT_RESET 0x05
1052#define IO_NOT_VALID 0x06
1053#define IO_NO_DEVICE 0x07
1054#define IO_ILLEGAL_PARAMETER 0x08
1055#define IO_LINK_FAILURE 0x09
1056#define IO_PROG_ERROR 0x0A
1057
1058#define IO_EDC_IN_ERROR 0x0B
1059#define IO_EDC_OUT_ERROR 0x0C
1060#define IO_ERROR_HW_TIMEOUT 0x0D
1061#define IO_XFER_ERROR_BREAK 0x0E
1062#define IO_XFER_ERROR_PHY_NOT_READY 0x0F
1063#define IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED 0x10
1064#define IO_OPEN_CNX_ERROR_ZONE_VIOLATION 0x11
1065#define IO_OPEN_CNX_ERROR_BREAK 0x12
1066#define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS 0x13
1067#define IO_OPEN_CNX_ERROR_BAD_DESTINATION 0x14
1068#define IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED 0x15
1069#define IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY 0x16
1070#define IO_OPEN_CNX_ERROR_WRONG_DESTINATION 0x17
1071/* This error code 0x18 is not used on SPCv */
1072#define IO_OPEN_CNX_ERROR_UNKNOWN_ERROR 0x18
1073#define IO_XFER_ERROR_NAK_RECEIVED 0x19
1074#define IO_XFER_ERROR_ACK_NAK_TIMEOUT 0x1A
1075#define IO_XFER_ERROR_PEER_ABORTED 0x1B
1076#define IO_XFER_ERROR_RX_FRAME 0x1C
1077#define IO_XFER_ERROR_DMA 0x1D
1078#define IO_XFER_ERROR_CREDIT_TIMEOUT 0x1E
1079#define IO_XFER_ERROR_SATA_LINK_TIMEOUT 0x1F
1080#define IO_XFER_ERROR_SATA 0x20
1081
1082/* This error code 0x22 is not used on SPCv */
1083#define IO_XFER_ERROR_ABORTED_DUE_TO_SRST 0x22
1084#define IO_XFER_ERROR_REJECTED_NCQ_MODE 0x21
1085#define IO_XFER_ERROR_ABORTED_NCQ_MODE 0x23
1086#define IO_XFER_OPEN_RETRY_TIMEOUT 0x24
1087/* This error code 0x25 is not used on SPCv */
1088#define IO_XFER_SMP_RESP_CONNECTION_ERROR 0x25
1089#define IO_XFER_ERROR_UNEXPECTED_PHASE 0x26
1090#define IO_XFER_ERROR_XFER_RDY_OVERRUN 0x27
1091#define IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED 0x28
1092#define IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT 0x30
1093
1094/* The following error code 0x31 and 0x32 are not using (obsolete) */
1095#define IO_XFER_ERROR_CMD_ISSUE_BREAK_BEFORE_ACK_NAK 0x31
1096#define IO_XFER_ERROR_CMD_ISSUE_PHY_DOWN_BEFORE_ACK_NAK 0x32
1097
1098#define IO_XFER_ERROR_OFFSET_MISMATCH 0x34
1099#define IO_XFER_ERROR_XFER_ZERO_DATA_LEN 0x35
1100#define IO_XFER_CMD_FRAME_ISSUED 0x36
1101#define IO_ERROR_INTERNAL_SMP_RESOURCE 0x37
1102#define IO_PORT_IN_RESET 0x38
1103#define IO_DS_NON_OPERATIONAL 0x39
1104#define IO_DS_IN_RECOVERY 0x3A
1105#define IO_TM_TAG_NOT_FOUND 0x3B
1106#define IO_XFER_PIO_SETUP_ERROR 0x3C
1107#define IO_SSP_EXT_IU_ZERO_LEN_ERROR 0x3D
1108#define IO_DS_IN_ERROR 0x3E
1109#define IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY 0x3F
1110#define IO_ABORT_IN_PROGRESS 0x40
1111#define IO_ABORT_DELAYED 0x41
1112#define IO_INVALID_LENGTH 0x42
1113
1114/********** additional response event values *****************/
1115
1116#define IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY_ALT 0x43
1117#define IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED 0x44
1118#define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO 0x45
1119#define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST 0x46
1120#define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE 0x47
1121#define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED 0x48
1122#define IO_DS_INVALID 0x49
1123/* WARNING: the value is not contiguous from here */
1124#define IO_XFER_ERR_LAST_PIO_DATAIN_CRC_ERR 0x52
1125#define IO_XFR_ERROR_INTERNAL_CRC_ERROR 0x54
1126#define MPI_IO_RQE_BUSY_FULL 0x55
1127#define IO_XFER_ERR_EOB_DATA_OVERRUN 0x56
1128#define IO_XFR_ERROR_INVALID_SSP_RSP_FRAME 0x57
1129#define IO_OPEN_CNX_ERROR_OPEN_PREEMPTED 0x58
1130
1131#define MPI_ERR_IO_RESOURCE_UNAVAILABLE 0x1004
1132#define MPI_ERR_ATAPI_DEVICE_BUSY 0x1024
1133
1134#define IO_XFR_ERROR_DEK_KEY_CACHE_MISS 0x2040
1135/*
1136 * An encryption IO request failed due to DEK Key Tag mismatch.
1137 * The key tag supplied in the encryption IOMB does not match with
1138 * the Key Tag in the referenced DEK Entry.
1139 */
1140#define IO_XFR_ERROR_DEK_KEY_TAG_MISMATCH 0x2041
1141#define IO_XFR_ERROR_CIPHER_MODE_INVALID 0x2042
1142/*
1143 * An encryption I/O request failed because the initial value (IV)
1144 * in the unwrapped DEK blob didn't match the IV used to unwrap it.
1145 */
1146#define IO_XFR_ERROR_DEK_IV_MISMATCH 0x2043
1147/* An encryption I/O request failed due to an internal RAM ECC or
1148 * interface error while unwrapping the DEK. */
1149#define IO_XFR_ERROR_DEK_RAM_INTERFACE_ERROR 0x2044
1150/* An encryption I/O request failed due to an internal RAM ECC or
1151 * interface error while unwrapping the DEK. */
1152#define IO_XFR_ERROR_INTERNAL_RAM 0x2045
1153/*
1154 * An encryption I/O request failed
1155 * because the DEK index specified in the I/O was outside the bounds of
1156 * the total number of entries in the host DEK table.
1157 */
1158#define IO_XFR_ERROR_DEK_INDEX_OUT_OF_BOUNDS0x2046
1159
1160/* define DIF IO response error status code */
1161#define IO_XFR_ERROR_DIF_MISMATCH 0x3000
1162#define IO_XFR_ERROR_DIF_APPLICATION_TAG_MISMATCH 0x3001
1163#define IO_XFR_ERROR_DIF_REFERENCE_TAG_MISMATCH 0x3002
1164#define IO_XFR_ERROR_DIF_CRC_MISMATCH 0x3003
1165
1166/* define operator management response status and error qualifier code */
1167#define OPR_MGMT_OP_NOT_SUPPORTED 0x2060
1168#define OPR_MGMT_MPI_ENC_ERR_OPR_PARAM_ILLEGAL 0x2061
1169#define OPR_MGMT_MPI_ENC_ERR_OPR_ID_NOT_FOUND 0x2062
1170#define OPR_MGMT_MPI_ENC_ERR_OPR_ROLE_NOT_MATCH 0x2063
1171#define OPR_MGMT_MPI_ENC_ERR_OPR_MAX_NUM_EXCEEDED 0x2064
1172#define OPR_MGMT_MPI_ENC_ERR_KEK_UNWRAP_FAIL 0x2022
1173#define OPR_MGMT_MPI_ENC_ERR_NVRAM_OPERATION_FAILURE 0x2023
1174/***************** additional response event values ***************/
1175
1176/* WARNING: This error code must always be the last number.
1177 * If you add error code, modify this code also
1178 * It is used as an index
1179 */
1180#define IO_ERROR_UNKNOWN_GENERIC 0x2023
1181
1182/* MSGU CONFIGURATION TABLE*/
1183
1184#define SPCv_MSGU_CFG_TABLE_UPDATE 0x01
1185#define SPCv_MSGU_CFG_TABLE_RESET 0x02
1186#define SPCv_MSGU_CFG_TABLE_FREEZE 0x04
1187#define SPCv_MSGU_CFG_TABLE_UNFREEZE 0x08
1188#define MSGU_IBDB_SET 0x00
1189#define MSGU_HOST_INT_STATUS 0x08
1190#define MSGU_HOST_INT_MASK 0x0C
1191#define MSGU_IOPIB_INT_STATUS 0x18
1192#define MSGU_IOPIB_INT_MASK 0x1C
1193#define MSGU_IBDB_CLEAR 0x20
1194
1195#define MSGU_MSGU_CONTROL 0x24
1196#define MSGU_ODR 0x20
1197#define MSGU_ODCR 0x28
1198
1199#define MSGU_ODMR 0x30
1200#define MSGU_ODMR_U 0x34
1201#define MSGU_ODMR_CLR 0x38
1202#define MSGU_ODMR_CLR_U 0x3C
1203#define MSGU_OD_RSVD 0x40
1204
1205#define MSGU_SCRATCH_PAD_0 0x44
1206#define MSGU_SCRATCH_PAD_1 0x48
1207#define MSGU_SCRATCH_PAD_2 0x4C
1208#define MSGU_SCRATCH_PAD_3 0x50
1209#define MSGU_HOST_SCRATCH_PAD_0 0x54
1210#define MSGU_HOST_SCRATCH_PAD_1 0x58
1211#define MSGU_HOST_SCRATCH_PAD_2 0x5C
1212#define MSGU_HOST_SCRATCH_PAD_3 0x60
1213#define MSGU_HOST_SCRATCH_PAD_4 0x64
1214#define MSGU_HOST_SCRATCH_PAD_5 0x68
1215#define MSGU_HOST_SCRATCH_PAD_6 0x6C
1216#define MSGU_HOST_SCRATCH_PAD_7 0x70
1217
1218/* bit definition for ODMR register */
1219#define ODMR_MASK_ALL 0xFFFFFFFF/* mask all
1220 interrupt vector */
1221#define ODMR_CLEAR_ALL 0 /* clear all
1222 interrupt vector */
1223/* bit definition for ODCR register */
1224#define ODCR_CLEAR_ALL 0xFFFFFFFF /* mask all
1225 interrupt vector*/
1226/* MSIX Interupts */
1227#define MSIX_TABLE_OFFSET 0x2000
1228#define MSIX_TABLE_ELEMENT_SIZE 0x10
1229#define MSIX_INTERRUPT_CONTROL_OFFSET 0xC
1230#define MSIX_TABLE_BASE (MSIX_TABLE_OFFSET + \
1231 MSIX_INTERRUPT_CONTROL_OFFSET)
1232#define MSIX_INTERRUPT_DISABLE 0x1
1233#define MSIX_INTERRUPT_ENABLE 0x0
1234
1235/* state definition for Scratch Pad1 register */
1236#define SCRATCH_PAD_RAAE_READY 0x3
1237#define SCRATCH_PAD_ILA_READY 0xC
1238#define SCRATCH_PAD_BOOT_LOAD_SUCCESS 0x0
1239#define SCRATCH_PAD_IOP0_READY 0xC00
1240#define SCRATCH_PAD_IOP1_READY 0x3000
1241
1242/* boot loader state */
1243#define SCRATCH_PAD1_BOOTSTATE_MASK 0x70 /* Bit 4-6 */
1244#define SCRATCH_PAD1_BOOTSTATE_SUCESS 0x0 /* Load successful */
1245#define SCRATCH_PAD1_BOOTSTATE_HDA_SEEPROM 0x10 /* HDA SEEPROM */
1246#define SCRATCH_PAD1_BOOTSTATE_HDA_BOOTSTRAP 0x20 /* HDA BootStrap Pins */
1247#define SCRATCH_PAD1_BOOTSTATE_HDA_SOFTRESET 0x30 /* HDA Soft Reset */
1248#define SCRATCH_PAD1_BOOTSTATE_CRIT_ERROR 0x40 /* HDA critical error */
1249#define SCRATCH_PAD1_BOOTSTATE_R1 0x50 /* Reserved */
1250#define SCRATCH_PAD1_BOOTSTATE_R2 0x60 /* Reserved */
1251#define SCRATCH_PAD1_BOOTSTATE_FATAL 0x70 /* Fatal Error */
1252
1253 /* state definition for Scratch Pad2 register */
1254#define SCRATCH_PAD2_POR 0x00 /* power on state */
1255#define SCRATCH_PAD2_SFR 0x01 /* soft reset state */
1256#define SCRATCH_PAD2_ERR 0x02 /* error state */
1257#define SCRATCH_PAD2_RDY 0x03 /* ready state */
1258#define SCRATCH_PAD2_FWRDY_RST 0x04 /* FW rdy for soft reset flag */
1259#define SCRATCH_PAD2_IOPRDY_RST 0x08 /* IOP ready for soft reset */
1260#define SCRATCH_PAD2_STATE_MASK 0xFFFFFFF4 /* ScratchPad 2
1261 Mask, bit1-0 State */
1262#define SCRATCH_PAD2_RESERVED 0x000003FC/* Scratch Pad1
1263 Reserved bit 2 to 9 */
1264
1265#define SCRATCH_PAD_ERROR_MASK 0xFFFFFC00 /* Error mask bits */
1266#define SCRATCH_PAD_STATE_MASK 0x00000003 /* State Mask bits */
1267
1268/* main configuration offset - byte offset */
1269#define MAIN_SIGNATURE_OFFSET 0x00 /* DWORD 0x00 */
1270#define MAIN_INTERFACE_REVISION 0x04 /* DWORD 0x01 */
1271#define MAIN_FW_REVISION 0x08 /* DWORD 0x02 */
1272#define MAIN_MAX_OUTSTANDING_IO_OFFSET 0x0C /* DWORD 0x03 */
1273#define MAIN_MAX_SGL_OFFSET 0x10 /* DWORD 0x04 */
1274#define MAIN_CNTRL_CAP_OFFSET 0x14 /* DWORD 0x05 */
1275#define MAIN_GST_OFFSET 0x18 /* DWORD 0x06 */
1276#define MAIN_IBQ_OFFSET 0x1C /* DWORD 0x07 */
1277#define MAIN_OBQ_OFFSET 0x20 /* DWORD 0x08 */
1278#define MAIN_IQNPPD_HPPD_OFFSET 0x24 /* DWORD 0x09 */
1279
1280/* 0x28 - 0x4C - RSVD */
Sakthivel Kc6b9ef52013-03-19 18:08:08 +05301281#define MAIN_EVENT_CRC_CHECK 0x48 /* DWORD 0x12 */
Sakthivel Kf5860992013-04-17 16:37:02 +05301282#define MAIN_EVENT_LOG_ADDR_HI 0x50 /* DWORD 0x14 */
1283#define MAIN_EVENT_LOG_ADDR_LO 0x54 /* DWORD 0x15 */
1284#define MAIN_EVENT_LOG_BUFF_SIZE 0x58 /* DWORD 0x16 */
1285#define MAIN_EVENT_LOG_OPTION 0x5C /* DWORD 0x17 */
1286#define MAIN_PCS_EVENT_LOG_ADDR_HI 0x60 /* DWORD 0x18 */
1287#define MAIN_PCS_EVENT_LOG_ADDR_LO 0x64 /* DWORD 0x19 */
1288#define MAIN_PCS_EVENT_LOG_BUFF_SIZE 0x68 /* DWORD 0x1A */
1289#define MAIN_PCS_EVENT_LOG_OPTION 0x6C /* DWORD 0x1B */
1290#define MAIN_FATAL_ERROR_INTERRUPT 0x70 /* DWORD 0x1C */
1291#define MAIN_FATAL_ERROR_RDUMP0_OFFSET 0x74 /* DWORD 0x1D */
1292#define MAIN_FATAL_ERROR_RDUMP0_LENGTH 0x78 /* DWORD 0x1E */
1293#define MAIN_FATAL_ERROR_RDUMP1_OFFSET 0x7C /* DWORD 0x1F */
1294#define MAIN_FATAL_ERROR_RDUMP1_LENGTH 0x80 /* DWORD 0x20 */
1295#define MAIN_GPIO_LED_FLAGS_OFFSET 0x84 /* DWORD 0x21 */
1296#define MAIN_ANALOG_SETUP_OFFSET 0x88 /* DWORD 0x22 */
1297
1298#define MAIN_INT_VECTOR_TABLE_OFFSET 0x8C /* DWORD 0x23 */
1299#define MAIN_SAS_PHY_ATTR_TABLE_OFFSET 0x90 /* DWORD 0x24 */
1300#define MAIN_PORT_RECOVERY_TIMER 0x94 /* DWORD 0x25 */
1301#define MAIN_INT_REASSERTION_DELAY 0x98 /* DWORD 0x26 */
1302
1303/* Gereral Status Table offset - byte offset */
1304#define GST_GSTLEN_MPIS_OFFSET 0x00
1305#define GST_IQ_FREEZE_STATE0_OFFSET 0x04
1306#define GST_IQ_FREEZE_STATE1_OFFSET 0x08
1307#define GST_MSGUTCNT_OFFSET 0x0C
1308#define GST_IOPTCNT_OFFSET 0x10
1309/* 0x14 - 0x34 - RSVD */
1310#define GST_GPIO_INPUT_VAL 0x38
1311/* 0x3c - 0x40 - RSVD */
1312#define GST_RERRINFO_OFFSET0 0x44
1313#define GST_RERRINFO_OFFSET1 0x48
1314#define GST_RERRINFO_OFFSET2 0x4c
1315#define GST_RERRINFO_OFFSET3 0x50
1316#define GST_RERRINFO_OFFSET4 0x54
1317#define GST_RERRINFO_OFFSET5 0x58
1318#define GST_RERRINFO_OFFSET6 0x5c
1319#define GST_RERRINFO_OFFSET7 0x60
1320
1321/* General Status Table - MPI state */
1322#define GST_MPI_STATE_UNINIT 0x00
1323#define GST_MPI_STATE_INIT 0x01
1324#define GST_MPI_STATE_TERMINATION 0x02
1325#define GST_MPI_STATE_ERROR 0x03
1326#define GST_MPI_STATE_MASK 0x07
1327
1328/* Per SAS PHY Attributes */
1329
1330#define PSPA_PHYSTATE0_OFFSET 0x00 /* Dword V */
1331#define PSPA_OB_HW_EVENT_PID0_OFFSET 0x04 /* DWORD V+1 */
1332#define PSPA_PHYSTATE1_OFFSET 0x08 /* Dword V+2 */
1333#define PSPA_OB_HW_EVENT_PID1_OFFSET 0x0C /* DWORD V+3 */
1334#define PSPA_PHYSTATE2_OFFSET 0x10 /* Dword V+4 */
1335#define PSPA_OB_HW_EVENT_PID2_OFFSET 0x14 /* DWORD V+5 */
1336#define PSPA_PHYSTATE3_OFFSET 0x18 /* Dword V+6 */
1337#define PSPA_OB_HW_EVENT_PID3_OFFSET 0x1C /* DWORD V+7 */
1338#define PSPA_PHYSTATE4_OFFSET 0x20 /* Dword V+8 */
1339#define PSPA_OB_HW_EVENT_PID4_OFFSET 0x24 /* DWORD V+9 */
1340#define PSPA_PHYSTATE5_OFFSET 0x28 /* Dword V+10 */
1341#define PSPA_OB_HW_EVENT_PID5_OFFSET 0x2C /* DWORD V+11 */
1342#define PSPA_PHYSTATE6_OFFSET 0x30 /* Dword V+12 */
1343#define PSPA_OB_HW_EVENT_PID6_OFFSET 0x34 /* DWORD V+13 */
1344#define PSPA_PHYSTATE7_OFFSET 0x38 /* Dword V+14 */
1345#define PSPA_OB_HW_EVENT_PID7_OFFSET 0x3C /* DWORD V+15 */
1346#define PSPA_PHYSTATE8_OFFSET 0x40 /* DWORD V+16 */
1347#define PSPA_OB_HW_EVENT_PID8_OFFSET 0x44 /* DWORD V+17 */
1348#define PSPA_PHYSTATE9_OFFSET 0x48 /* DWORD V+18 */
1349#define PSPA_OB_HW_EVENT_PID9_OFFSET 0x4C /* DWORD V+19 */
1350#define PSPA_PHYSTATE10_OFFSET 0x50 /* DWORD V+20 */
1351#define PSPA_OB_HW_EVENT_PID10_OFFSET 0x54 /* DWORD V+21 */
1352#define PSPA_PHYSTATE11_OFFSET 0x58 /* DWORD V+22 */
1353#define PSPA_OB_HW_EVENT_PID11_OFFSET 0x5C /* DWORD V+23 */
1354#define PSPA_PHYSTATE12_OFFSET 0x60 /* DWORD V+24 */
1355#define PSPA_OB_HW_EVENT_PID12_OFFSET 0x64 /* DWORD V+25 */
1356#define PSPA_PHYSTATE13_OFFSET 0x68 /* DWORD V+26 */
1357#define PSPA_OB_HW_EVENT_PID13_OFFSET 0x6c /* DWORD V+27 */
1358#define PSPA_PHYSTATE14_OFFSET 0x70 /* DWORD V+28 */
1359#define PSPA_OB_HW_EVENT_PID14_OFFSET 0x74 /* DWORD V+29 */
1360#define PSPA_PHYSTATE15_OFFSET 0x78 /* DWORD V+30 */
1361#define PSPA_OB_HW_EVENT_PID15_OFFSET 0x7c /* DWORD V+31 */
1362/* end PSPA */
1363
1364/* inbound queue configuration offset - byte offset */
1365#define IB_PROPERITY_OFFSET 0x00
1366#define IB_BASE_ADDR_HI_OFFSET 0x04
1367#define IB_BASE_ADDR_LO_OFFSET 0x08
1368#define IB_CI_BASE_ADDR_HI_OFFSET 0x0C
1369#define IB_CI_BASE_ADDR_LO_OFFSET 0x10
1370#define IB_PIPCI_BAR 0x14
1371#define IB_PIPCI_BAR_OFFSET 0x18
1372#define IB_RESERVED_OFFSET 0x1C
1373
1374/* outbound queue configuration offset - byte offset */
1375#define OB_PROPERITY_OFFSET 0x00
1376#define OB_BASE_ADDR_HI_OFFSET 0x04
1377#define OB_BASE_ADDR_LO_OFFSET 0x08
1378#define OB_PI_BASE_ADDR_HI_OFFSET 0x0C
1379#define OB_PI_BASE_ADDR_LO_OFFSET 0x10
1380#define OB_CIPCI_BAR 0x14
1381#define OB_CIPCI_BAR_OFFSET 0x18
1382#define OB_INTERRUPT_COALES_OFFSET 0x1C
1383#define OB_DYNAMIC_COALES_OFFSET 0x20
1384#define OB_PROPERTY_INT_ENABLE 0x40000000
1385
1386#define MBIC_NMI_ENABLE_VPE0_IOP 0x000418
1387#define MBIC_NMI_ENABLE_VPE0_AAP1 0x000418
1388/* PCIE registers - BAR2(0x18), BAR1(win) 0x010000 */
1389#define PCIE_EVENT_INTERRUPT_ENABLE 0x003040
1390#define PCIE_EVENT_INTERRUPT 0x003044
1391#define PCIE_ERROR_INTERRUPT_ENABLE 0x003048
1392#define PCIE_ERROR_INTERRUPT 0x00304C
1393
1394/* SPCV soft reset */
1395#define SPC_REG_SOFT_RESET 0x00001000
1396#define SPCv_NORMAL_RESET_VALUE 0x1
1397
1398#define SPCv_SOFT_RESET_READ_MASK 0xC0
1399#define SPCv_SOFT_RESET_NO_RESET 0x0
1400#define SPCv_SOFT_RESET_NORMAL_RESET_OCCURED 0x40
1401#define SPCv_SOFT_RESET_HDA_MODE_OCCURED 0x80
1402#define SPCv_SOFT_RESET_CHIP_RESET_OCCURED 0xC0
1403
1404/* signature definition for host scratch pad0 register */
1405#define SPC_SOFT_RESET_SIGNATURE 0x252acbcd
1406/* Signature for Soft Reset */
1407
1408/* SPC Reset register - BAR4(0x20), BAR2(win) (need dynamic mapping) */
1409#define SPC_REG_RESET 0x000000/* reset register */
1410
1411/* bit definition for SPC_RESET register */
1412#define SPC_REG_RESET_OSSP 0x00000001
1413#define SPC_REG_RESET_RAAE 0x00000002
1414#define SPC_REG_RESET_PCS_SPBC 0x00000004
1415#define SPC_REG_RESET_PCS_IOP_SS 0x00000008
1416#define SPC_REG_RESET_PCS_AAP1_SS 0x00000010
1417#define SPC_REG_RESET_PCS_AAP2_SS 0x00000020
1418#define SPC_REG_RESET_PCS_LM 0x00000040
1419#define SPC_REG_RESET_PCS 0x00000080
1420#define SPC_REG_RESET_GSM 0x00000100
1421#define SPC_REG_RESET_DDR2 0x00010000
1422#define SPC_REG_RESET_BDMA_CORE 0x00020000
1423#define SPC_REG_RESET_BDMA_SXCBI 0x00040000
1424#define SPC_REG_RESET_PCIE_AL_SXCBI 0x00080000
1425#define SPC_REG_RESET_PCIE_PWR 0x00100000
1426#define SPC_REG_RESET_PCIE_SFT 0x00200000
1427#define SPC_REG_RESET_PCS_SXCBI 0x00400000
1428#define SPC_REG_RESET_LMS_SXCBI 0x00800000
1429#define SPC_REG_RESET_PMIC_SXCBI 0x01000000
1430#define SPC_REG_RESET_PMIC_CORE 0x02000000
1431#define SPC_REG_RESET_PCIE_PC_SXCBI 0x04000000
1432#define SPC_REG_RESET_DEVICE 0x80000000
1433
1434/* registers for BAR Shifting - BAR2(0x18), BAR1(win) */
1435#define SPCV_IBW_AXI_TRANSLATION_LOW 0x001010
1436
1437#define MBIC_AAP1_ADDR_BASE 0x060000
1438#define MBIC_IOP_ADDR_BASE 0x070000
1439#define GSM_ADDR_BASE 0x0700000
1440/* Dynamic map through Bar4 - 0x00700000 */
1441#define GSM_CONFIG_RESET 0x00000000
1442#define RAM_ECC_DB_ERR 0x00000018
1443#define GSM_READ_ADDR_PARITY_INDIC 0x00000058
1444#define GSM_WRITE_ADDR_PARITY_INDIC 0x00000060
1445#define GSM_WRITE_DATA_PARITY_INDIC 0x00000068
1446#define GSM_READ_ADDR_PARITY_CHECK 0x00000038
1447#define GSM_WRITE_ADDR_PARITY_CHECK 0x00000040
1448#define GSM_WRITE_DATA_PARITY_CHECK 0x00000048
1449
1450#define RB6_ACCESS_REG 0x6A0000
1451#define HDAC_EXEC_CMD 0x0002
1452#define HDA_C_PA 0xcb
1453#define HDA_SEQ_ID_BITS 0x00ff0000
1454#define HDA_GSM_OFFSET_BITS 0x00FFFFFF
1455#define HDA_GSM_CMD_OFFSET_BITS 0x42C0
1456#define HDA_GSM_RSP_OFFSET_BITS 0x42E0
1457
1458#define MBIC_AAP1_ADDR_BASE 0x060000
1459#define MBIC_IOP_ADDR_BASE 0x070000
1460#define GSM_ADDR_BASE 0x0700000
1461#define SPC_TOP_LEVEL_ADDR_BASE 0x000000
1462#define GSM_CONFIG_RESET_VALUE 0x00003b00
1463#define GPIO_ADDR_BASE 0x00090000
1464#define GPIO_GPIO_0_0UTPUT_CTL_OFFSET 0x0000010c
1465
1466/* RB6 offset */
1467#define SPC_RB6_OFFSET 0x80C0
1468/* Magic number of soft reset for RB6 */
1469#define RB6_MAGIC_NUMBER_RST 0x1234
1470
1471/* Device Register status */
1472#define DEVREG_SUCCESS 0x00
1473#define DEVREG_FAILURE_OUT_OF_RESOURCE 0x01
1474#define DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED 0x02
1475#define DEVREG_FAILURE_INVALID_PHY_ID 0x03
1476#define DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED 0x04
1477#define DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE 0x05
1478#define DEVREG_FAILURE_PORT_NOT_VALID_STATE 0x06
1479#define DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID 0x07
1480
1481#endif