blob: 3595c8204649f8593b26cdcf3de62366a5ee492b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070030#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
Linus Torvalds612a9aa2012-10-03 23:29:23 -070034#include <drm/drm_dp_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010035
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010036/**
37 * _wait_for - magic (register) wait macro
38 *
39 * Does the right thing for modeset paths when run under kdgb or similar atomic
40 * contexts. Note that it's important that we check the condition again after
41 * having timed out, since the timeout could be due to preemption or similar and
42 * we've never had a chance to check the condition before the timeout.
43 */
Chris Wilson481b6af2010-08-23 17:43:35 +010044#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010045 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010046 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040047 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010048 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 if (!(COND)) \
50 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010051 break; \
52 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070053 if (W && drm_can_sleep()) { \
54 msleep(W); \
55 } else { \
56 cpu_relax(); \
57 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010058 } \
59 ret__; \
60})
61
Chris Wilson481b6af2010-08-23 17:43:35 +010062#define wait_for(COND, MS) _wait_for(COND, MS, 1)
63#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010064#define wait_for_atomic_us(COND, US) _wait_for((COND), \
65 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010066
Chris Wilson021357a2010-09-07 20:54:59 +010067#define KHz(x) (1000*x)
68#define MHz(x) KHz(1000*x)
69
Jesse Barnes79e53942008-11-07 14:24:08 -080070/*
71 * Display related stuff
72 */
73
74/* store information about an Ixxx DVO */
75/* The i830->i865 use multiple DVOs with multiple i2cs */
76/* the i915, i945 have a single sDVO i2c bus - which is different */
77#define MAX_OUTPUTS 6
78/* maximum connectors per crtcs in the mode set */
79#define INTELFB_CONN_LIMIT 4
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080092#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +080094#define INTEL_OUTPUT_EDP 8
Paulo Zanoni00c09d72012-10-26 19:05:52 -020095#define INTEL_OUTPUT_UNKNOWN 9
Jesse Barnes79e53942008-11-07 14:24:08 -080096
97#define INTEL_DVO_CHIP_NONE 0
98#define INTEL_DVO_CHIP_LVDS 1
99#define INTEL_DVO_CHIP_TMDS 2
100#define INTEL_DVO_CHIP_TVOUT 4
101
Jesse Barnes79e53942008-11-07 14:24:08 -0800102struct intel_framebuffer {
103 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000104 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800105};
106
Chris Wilson37811fc2010-08-25 22:45:57 +0100107struct intel_fbdev {
108 struct drm_fb_helper helper;
109 struct intel_framebuffer ifb;
110 struct list_head fbdev_list;
111 struct drm_display_mode *our_mode;
112};
Jesse Barnes79e53942008-11-07 14:24:08 -0800113
Eric Anholt21d40d32010-03-25 11:11:14 -0700114struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100115 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200116 /*
117 * The new crtc this encoder will be driven from. Only differs from
118 * base->crtc while a modeset is in progress.
119 */
120 struct intel_crtc *new_crtc;
121
Jesse Barnes79e53942008-11-07 14:24:08 -0800122 int type;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 bool needs_tv_clock;
Daniel Vetter66a92782012-07-12 20:08:18 +0200124 /*
125 * Intel hw has only one MUX where encoders could be clone, hence a
126 * simple flag is enough to compute the possible_clones mask.
127 */
128 bool cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200129 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700130 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100131 bool (*compute_config)(struct intel_encoder *,
132 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100133 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200134 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200135 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100136 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200137 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200138 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200139 /* Read out the current hw state of this connector, returning true if
140 * the encoder is active. If the encoder is enabled it also set the pipe
141 * it is connected to in the pipe parameter. */
142 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Ma Lingf8aed702009-08-24 13:50:24 +0800143 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500144 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800145};
146
Jani Nikula1d508702012-10-19 14:51:49 +0300147struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300148 struct drm_display_mode *fixed_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300149 int fitting_mode;
Jani Nikula1d508702012-10-19 14:51:49 +0300150};
151
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800152struct intel_connector {
153 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200154 /*
155 * The fixed encoder this connector is connected to.
156 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100157 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200158
159 /*
160 * The new encoder this connector will be driven. Only differs from
161 * encoder while a modeset is in progress.
162 */
163 struct intel_encoder *new_encoder;
164
Daniel Vetterf0947c32012-07-02 13:10:34 +0200165 /* Reads out the current hw, returning true if the connector is enabled
166 * and active (i.e. dpms ON state). */
167 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300168
169 /* Panel info for eDP and LVDS */
170 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300171
172 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
173 struct edid *edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200174
175 /* since POLL and HPD connectors may use the same HPD line keep the native
176 state of connector->polled in case hotplug storm detection changes it */
177 u8 polled;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800178};
179
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300180typedef struct dpll {
181 /* given values */
182 int n;
183 int m1, m2;
184 int p1, p2;
185 /* derived values */
186 int dot;
187 int vco;
188 int m;
189 int p;
190} intel_clock_t;
191
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100192struct intel_crtc_config {
193 struct drm_display_mode requested_mode;
194 struct drm_display_mode adjusted_mode;
Daniel Vetter7ae89232013-03-27 00:44:52 +0100195 /* This flag must be set by the encoder's compute_config callback if it
196 * changes the crtc timings in the mode to prevent the crtc fixup from
197 * overwriting them. Currently only lvds needs that. */
198 bool timings_set;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100199 /* Whether to set up the PCH/FDI. Note that we never allow sharing
200 * between pch encoders and cpu encoders. */
201 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100202
Daniel Vetter3b117c82013-04-17 20:15:07 +0200203 /* CPU Transcoder for the pipe. Currently this can only differ from the
204 * pipe on Haswell (where we have a special eDP transcoder). */
205 enum transcoder cpu_transcoder;
206
Daniel Vetter50f3b012013-03-27 00:44:56 +0100207 /*
208 * Use reduced/limited/broadcast rbg range, compressing from the full
209 * range fed into the crtcs.
210 */
211 bool limited_color_range;
212
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200213 /* DP has a bunch of special case unfortunately, so mark the pipe
214 * accordingly. */
215 bool has_dp_encoder;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100216 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100217
218 /* Controls for the clock computation, to override various stages. */
219 bool clock_set;
220
221 /* Settings for the intel dpll used on pretty much everything but
222 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300223 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100224
Daniel Vetter965e0c42013-03-27 00:44:57 +0100225 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200226 struct intel_link_m_n dp_m_n;
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100227 /**
228 * This is currently used by DP and HDMI encoders since those can have a
229 * target pixel clock != the port link clock (which is currently stored
230 * in adjusted_mode->clock).
231 */
232 int pixel_target_clock;
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100233 /* Used by SDVO (and if we ever fix it, HDMI). */
234 unsigned pixel_multiplier;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100235};
236
Jesse Barnes79e53942008-11-07 14:24:08 -0800237struct intel_crtc {
238 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700239 enum pipe pipe;
240 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800241 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200242 /*
243 * Whether the crtc and the connected output pipeline is active. Implies
244 * that crtc->enabled is set, i.e. the current mode configuration has
245 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200246 */
247 bool active;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +0800248 bool eld_vld;
Chris Wilson93314b52012-06-13 17:36:55 +0100249 bool primary_disabled; /* is the crtc obscured by a plane? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700250 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200251 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500252 struct intel_unpin_work *unpin_work;
Adam Jackson77ffb592010-04-12 11:38:44 -0400253 int fdi_lanes;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100254
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000255 atomic_t unpin_work_count;
256
Daniel Vettere506a0c2012-07-05 12:17:29 +0200257 /* Display surface base address adjustement for pageflips. Note that on
258 * gen4+ this only adjusts up to a tile, offsets within a tile are
259 * handled in the hw itself (with the TILEOFF register). */
260 unsigned long dspaddr_offset;
261
Chris Wilson05394f32010-11-08 19:18:58 +0000262 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100263 uint32_t cursor_addr;
264 int16_t cursor_x, cursor_y;
265 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100266 bool cursor_visible;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700267
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100268 struct intel_crtc_config config;
269
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100270 /* We can share PLLs across outputs if the timings match */
271 struct intel_pch_pll *pch_pll;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300272 uint32_t ddi_pll_sel;
Ville Syrjälä10d83732013-01-29 18:13:34 +0200273
274 /* reset counter value when the last flip was submitted */
275 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300276
277 /* Access to these should be protected by dev_priv->irq_lock. */
278 bool cpu_fifo_underrun_disabled;
279 bool pch_fifo_underrun_disabled;
Jesse Barnes79e53942008-11-07 14:24:08 -0800280};
281
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800282struct intel_plane {
283 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700284 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800285 enum pipe pipe;
286 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100287 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800288 int max_downscale;
289 u32 lut_r[1024], lut_g[1024], lut_b[1024];
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700290 int crtc_x, crtc_y;
291 unsigned int crtc_w, crtc_h;
292 uint32_t src_x, src_y;
293 uint32_t src_w, src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800294 void (*update_plane)(struct drm_plane *plane,
295 struct drm_framebuffer *fb,
296 struct drm_i915_gem_object *obj,
297 int crtc_x, int crtc_y,
298 unsigned int crtc_w, unsigned int crtc_h,
299 uint32_t x, uint32_t y,
300 uint32_t src_w, uint32_t src_h);
301 void (*disable_plane)(struct drm_plane *plane);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800302 int (*update_colorkey)(struct drm_plane *plane,
303 struct drm_intel_sprite_colorkey *key);
304 void (*get_colorkey)(struct drm_plane *plane,
305 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800306};
307
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300308struct intel_watermark_params {
309 unsigned long fifo_size;
310 unsigned long max_wm;
311 unsigned long default_wm;
312 unsigned long guard_size;
313 unsigned long cacheline_size;
314};
315
316struct cxsr_latency {
317 int is_desktop;
318 int is_ddr3;
319 unsigned long fsb_freq;
320 unsigned long mem_freq;
321 unsigned long display_sr;
322 unsigned long display_hpll_disable;
323 unsigned long cursor_sr;
324 unsigned long cursor_hpll_disable;
325};
326
Jesse Barnes79e53942008-11-07 14:24:08 -0800327#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800328#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100329#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800330#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800331#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800332
Jesse Barnes45187ac2011-08-03 09:22:55 -0700333#define DIP_HEADER_SIZE 5
334
David Härdeman3c17fe42010-09-24 21:44:32 +0200335#define DIP_TYPE_AVI 0x82
336#define DIP_VERSION_AVI 0x2
337#define DIP_LEN_AVI 13
Paulo Zanonic846b612012-04-13 16:31:41 -0300338#define DIP_AVI_PR_1 0
339#define DIP_AVI_PR_2 1
Ville Syrjäläabedc072013-01-17 16:31:31 +0200340#define DIP_AVI_RGB_QUANT_RANGE_DEFAULT (0 << 2)
341#define DIP_AVI_RGB_QUANT_RANGE_LIMITED (1 << 2)
342#define DIP_AVI_RGB_QUANT_RANGE_FULL (2 << 2)
David Härdeman3c17fe42010-09-24 21:44:32 +0200343
Jesse Barnes26005212011-09-22 11:16:01 +0530344#define DIP_TYPE_SPD 0x83
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700345#define DIP_VERSION_SPD 0x1
346#define DIP_LEN_SPD 25
347#define DIP_SPD_UNKNOWN 0
348#define DIP_SPD_DSTB 0x1
349#define DIP_SPD_DVDP 0x2
350#define DIP_SPD_DVHS 0x3
351#define DIP_SPD_HDDVR 0x4
352#define DIP_SPD_DVC 0x5
353#define DIP_SPD_DSC 0x6
354#define DIP_SPD_VCD 0x7
355#define DIP_SPD_GAME 0x8
356#define DIP_SPD_PC 0x9
357#define DIP_SPD_BD 0xa
358#define DIP_SPD_SCD 0xb
359
David Härdeman3c17fe42010-09-24 21:44:32 +0200360struct dip_infoframe {
361 uint8_t type; /* HB0 */
362 uint8_t ver; /* HB1 */
363 uint8_t len; /* HB2 - body len, not including checksum */
364 uint8_t ecc; /* Header ECC */
365 uint8_t checksum; /* PB0 */
366 union {
367 struct {
368 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
369 uint8_t Y_A_B_S;
370 /* PB2 - C 7:6, M 5:4, R 3:0 */
371 uint8_t C_M_R;
372 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
373 uint8_t ITC_EC_Q_SC;
374 /* PB4 - VIC 6:0 */
375 uint8_t VIC;
Paulo Zanoni0aa534d2012-04-13 16:31:40 -0300376 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
377 uint8_t YQ_CN_PR;
David Härdeman3c17fe42010-09-24 21:44:32 +0200378 /* PB6 to PB13 */
379 uint16_t top_bar_end;
380 uint16_t bottom_bar_start;
381 uint16_t left_bar_end;
382 uint16_t right_bar_start;
Daniel Vetter81014b92012-05-12 20:22:00 +0200383 } __attribute__ ((packed)) avi;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700384 struct {
385 uint8_t vn[8];
386 uint8_t pd[16];
387 uint8_t sdi;
Daniel Vetter81014b92012-05-12 20:22:00 +0200388 } __attribute__ ((packed)) spd;
David Härdeman3c17fe42010-09-24 21:44:32 +0200389 uint8_t payload[27];
390 } __attribute__ ((packed)) body;
391} __attribute__((packed));
392
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300393struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300394 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300395 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300396 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200397 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300398 bool has_hdmi_sink;
399 bool has_audio;
400 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200401 bool rgb_quant_range_selectable;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300402 void (*write_infoframe)(struct drm_encoder *encoder,
403 struct dip_infoframe *frame);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300404 void (*set_infoframes)(struct drm_encoder *encoder,
405 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300406};
407
Adam Jacksonb091cd92012-09-18 10:58:49 -0400408#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300409#define DP_LINK_CONFIGURATION_SIZE 9
410
411struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300412 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300413 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300414 uint32_t DP;
415 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
416 bool has_audio;
417 enum hdmi_force_audio force_audio;
418 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200419 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300420 uint8_t link_bw;
421 uint8_t lane_count;
422 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400423 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300424 struct i2c_adapter adapter;
425 struct i2c_algo_dp_aux_data algo;
426 bool is_pch_edp;
427 uint8_t train_set[4];
428 int panel_power_up_delay;
429 int panel_power_down_delay;
430 int panel_power_cycle_delay;
431 int backlight_on_delay;
432 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300433 struct delayed_work panel_vdd_work;
434 bool want_panel_vdd;
Jani Nikuladd06f902012-10-19 14:51:50 +0300435 struct intel_connector *attached_connector;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300436};
437
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200438struct intel_digital_port {
439 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200440 enum port port;
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000441 u32 port_reversal;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200442 struct intel_dp dp;
443 struct intel_hdmi hdmi;
444};
445
Jesse Barnes89b667f2013-04-18 14:51:36 -0700446static inline int
447vlv_dport_to_channel(struct intel_digital_port *dport)
448{
449 switch (dport->port) {
450 case PORT_B:
451 return 0;
452 case PORT_C:
453 return 1;
454 default:
455 BUG();
456 }
457}
458
Chris Wilsonf875c152010-09-09 15:44:14 +0100459static inline struct drm_crtc *
460intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
461{
462 struct drm_i915_private *dev_priv = dev->dev_private;
463 return dev_priv->pipe_to_crtc_mapping[pipe];
464}
465
Chris Wilson417ae142011-01-19 15:04:42 +0000466static inline struct drm_crtc *
467intel_get_crtc_for_plane(struct drm_device *dev, int plane)
468{
469 struct drm_i915_private *dev_priv = dev->dev_private;
470 return dev_priv->plane_to_crtc_mapping[plane];
471}
472
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100473struct intel_unpin_work {
474 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000475 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000476 struct drm_i915_gem_object *old_fb_obj;
477 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100478 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000479 atomic_t pending;
480#define INTEL_FLIP_INACTIVE 0
481#define INTEL_FLIP_PENDING 1
482#define INTEL_FLIP_COMPLETE 2
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100483 bool enable_stall_check;
484};
485
Chris Wilson1630fe72011-07-08 12:22:42 +0100486struct intel_fbc_work {
487 struct delayed_work work;
488 struct drm_crtc *crtc;
489 struct drm_framebuffer *fb;
490 int interval;
491};
492
Daniel Vetterd2acd212012-10-20 20:57:43 +0200493int intel_pch_rawclk(struct drm_device *dev);
494
Jani Nikula4eab8132012-08-13 13:22:34 +0300495int intel_connector_update_modes(struct drm_connector *connector,
496 struct edid *edid);
Zhenyu Wang335af9a2010-03-30 14:39:31 +0800497int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Eric Anholtf0217c42009-12-01 11:56:30 -0800498
Chris Wilson3f43c482011-05-12 22:17:24 +0100499extern void intel_attach_force_audio_property(struct drm_connector *connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000500extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
501
Paulo Zanoni86642812013-04-12 17:57:57 -0300502extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503extern void intel_crt_init(struct drm_device *dev);
Daniel Vetter08d644a2012-07-12 20:19:59 +0200504extern void intel_hdmi_init(struct drm_device *dev,
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300505 int hdmi_reg, enum port port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200506extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
507 struct intel_connector *intel_connector);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300508extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100509extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
510 struct intel_crtc_config *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300511extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
Daniel Vettereef4eac2012-03-23 23:43:35 +0100512extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
513 bool is_sdvob);
Jesse Barnes79e53942008-11-07 14:24:08 -0800514extern void intel_dvo_init(struct drm_device *dev);
515extern void intel_tv_init(struct drm_device *dev);
Chris Wilsonf047e392012-07-21 12:31:41 +0100516extern void intel_mark_busy(struct drm_device *dev);
Chris Wilsonf047e392012-07-21 12:31:41 +0100517extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj);
Chris Wilson725a5b52013-01-08 11:02:57 +0000518extern void intel_mark_idle(struct drm_device *dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +0000519extern bool intel_lvds_init(struct drm_device *dev);
Daniel Vetter1974cad2012-11-26 17:22:09 +0100520extern bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoniab9d7c32012-07-17 17:53:45 -0300521extern void intel_dp_init(struct drm_device *dev, int output_reg,
522 enum port port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200523extern void intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
524 struct intel_connector *intel_connector);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300525extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300526extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
527extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
528extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200529extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
530extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100531extern bool intel_dp_compute_config(struct intel_encoder *encoder,
532 struct intel_crtc_config *pipe_config);
Adam Jacksoncb0953d2010-07-16 14:46:29 -0400533extern bool intel_dpd_is_edp(struct drm_device *dev);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -0200534extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
535extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200536extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
537extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
538extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
539extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Jesse Barnes814948a2010-10-07 16:01:09 -0700540extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700541extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -0300542extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
543 enum plane plane);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800544
Chris Wilsona9573552010-08-22 13:18:16 +0100545/* intel_panel.c */
Jani Nikuladd06f902012-10-19 14:51:50 +0300546extern int intel_panel_init(struct intel_panel *panel,
547 struct drm_display_mode *fixed_mode);
Jani Nikula1d508702012-10-19 14:51:49 +0300548extern void intel_panel_fini(struct intel_panel *panel);
549
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100550extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
551 struct drm_display_mode *adjusted_mode);
552extern void intel_pch_panel_fitting(struct drm_device *dev,
553 int fitting_mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200554 const struct drm_display_mode *mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100555 struct drm_display_mode *adjusted_mode);
Jani Nikulad6540632013-04-12 15:18:36 +0300556extern void intel_panel_set_backlight(struct drm_device *dev,
557 u32 level, u32 max);
Jani Nikula0657b6b2012-10-19 14:51:46 +0300558extern int intel_panel_setup_backlight(struct drm_connector *connector);
Daniel Vetter24ded202012-06-05 12:14:54 +0200559extern void intel_panel_enable_backlight(struct drm_device *dev,
560 enum pipe pipe);
Chris Wilson47356eb2011-01-11 17:06:04 +0000561extern void intel_panel_disable_backlight(struct drm_device *dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200562extern void intel_panel_destroy_backlight(struct drm_device *dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +0000563extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100564
Daniel Vetterd9e55602012-07-04 22:16:09 +0200565struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200566 struct drm_encoder **save_connector_encoders;
567 struct drm_crtc **save_encoder_crtcs;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200568
569 bool fb_changed;
570 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200571};
572
Chris Wilsonc0c36b942012-12-19 16:08:43 +0000573extern int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
574 int x, int y, struct drm_framebuffer *old_fb);
Daniel Vettera261b242012-07-26 19:21:47 +0200575extern void intel_modeset_disable(struct drm_device *dev);
Chris Wilsonc0c36b942012-12-19 16:08:43 +0000576extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577extern void intel_crtc_load_lut(struct drm_crtc *crtc);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200578extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100579extern void intel_encoder_destroy(struct drm_encoder *encoder);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200580extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
Daniel Vetter6ed0f792012-07-08 19:41:43 +0200581extern bool intel_encoder_check_is_cloned(struct intel_encoder *encoder);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200582extern void intel_connector_dpms(struct drm_connector *, int mode);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200583extern bool intel_connector_get_hw_state(struct intel_connector *connector);
Daniel Vetterb9805142012-08-31 17:37:33 +0200584extern void intel_modeset_check_state(struct drm_device *dev);
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700585extern void intel_plane_restore(struct drm_plane *plane);
Daniel Vetterb9805142012-08-31 17:37:33 +0200586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587
Chris Wilsondf0e9242010-09-09 16:20:55 +0100588static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
589{
590 return to_intel_connector(connector)->encoder;
591}
592
Paulo Zanoni7739c332012-10-15 15:51:29 -0300593static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
594{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200595 struct intel_digital_port *intel_dig_port =
596 container_of(encoder, struct intel_digital_port, base.base);
597 return &intel_dig_port->dp;
598}
599
600static inline struct intel_digital_port *
601enc_to_dig_port(struct drm_encoder *encoder)
602{
603 return container_of(encoder, struct intel_digital_port, base.base);
604}
605
606static inline struct intel_digital_port *
607dp_to_dig_port(struct intel_dp *intel_dp)
608{
609 return container_of(intel_dp, struct intel_digital_port, dp);
610}
611
612static inline struct intel_digital_port *
613hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
614{
615 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300616}
617
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000618bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
619 struct intel_digital_port *port);
620
Chris Wilsondf0e9242010-09-09 16:20:55 +0100621extern void intel_connector_attach_encoder(struct intel_connector *connector,
622 struct intel_encoder *encoder);
623extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
625extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
626 struct drm_crtc *crtc);
Carl Worth08d7b3d2009-04-29 14:43:54 -0700627int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
628 struct drm_file *file_priv);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200629extern enum transcoder
630intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
631 enum pipe pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700632extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100633extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
Paulo Zanonid4b19312012-11-29 11:29:32 -0200634extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Jesse Barnes89b667f2013-04-18 14:51:36 -0700635extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
Chris Wilson8261b192011-04-19 23:18:09 +0100636
637struct intel_load_detect_pipe {
Chris Wilsond2dff872011-04-19 08:36:26 +0100638 struct drm_framebuffer *release_fb;
Chris Wilson8261b192011-04-19 23:18:09 +0100639 bool load_detect_temp;
640 int dpms_mode;
641};
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200642extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +0100643 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +0100644 struct intel_load_detect_pipe *old);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200645extern void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +0100646 struct intel_load_detect_pipe *old);
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Jesse Barnes79e53942008-11-07 14:24:08 -0800648extern void intelfb_restore(void);
649extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
650 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000651extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
652 u16 *blue, int regno);
Chris Wilson0cdab212010-12-05 17:27:06 +0000653extern void intel_enable_clock_gating(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800654
Chris Wilson127bd2a2010-07-23 23:32:05 +0100655extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000656 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +0000657 struct intel_ring_buffer *pipelined);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100658extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Chris Wilson127bd2a2010-07-23 23:32:05 +0100659
Dave Airlie38651672010-03-30 05:34:13 +0000660extern int intel_framebuffer_init(struct drm_device *dev,
661 struct intel_framebuffer *ifb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800662 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +0000663 struct drm_i915_gem_object *obj);
Dave Airlie38651672010-03-30 05:34:13 +0000664extern int intel_fbdev_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100665extern void intel_fbdev_initial_config(struct drm_device *dev);
Dave Airlie38651672010-03-30 05:34:13 +0000666extern void intel_fbdev_fini(struct drm_device *dev);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100667extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500668extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
669extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700670extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500671
Daniel Vetter02e792f2009-09-15 22:57:34 +0200672extern void intel_setup_overlay(struct drm_device *dev);
673extern void intel_cleanup_overlay(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +0000674extern int intel_overlay_switch_off(struct intel_overlay *overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200675extern int intel_overlay_put_image(struct drm_device *dev, void *data,
676 struct drm_file *file_priv);
677extern int intel_overlay_attrs(struct drm_device *dev, void *data,
678 struct drm_file *file_priv);
Dave Airlie4abe3522010-03-30 05:34:18 +0000679
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000680extern void intel_fb_output_poll_changed(struct drm_device *dev);
Dave Airliee8e7a2b2011-04-21 22:18:32 +0100681extern void intel_fb_restore_mode(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700682
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800683extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
684 bool state);
685#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
686#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
687
Jesse Barnes645c62a2011-05-11 09:49:31 -0700688extern void intel_init_clock_gating(struct drm_device *dev);
Wu Fengguange0dac652011-09-05 14:25:34 +0800689extern void intel_write_eld(struct drm_encoder *encoder,
690 struct drm_display_mode *mode);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700691extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200692extern void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
693 struct intel_link_m_n *m_n);
694extern void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
695 struct intel_link_m_n *m_n);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300696extern void intel_prepare_ddi(struct drm_device *dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300697extern void hsw_fdi_link_train(struct drm_crtc *crtc);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300698extern void intel_ddi_init(struct drm_device *dev, enum port port);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700699
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800700/* For use by IVB LP watermark workaround in intel_sprite.c */
Chris Wilsonf681fa22012-04-14 21:56:08 +0100701extern void intel_update_watermarks(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800702extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
703 uint32_t sprite_width,
704 int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300705extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
706 struct drm_display_mode *mode);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800707
Chris Wilsonbc752862013-02-21 20:04:31 +0000708extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
709 unsigned int tiling_mode,
710 unsigned int bpp,
711 unsigned int pitch);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100712
Jesse Barnes8ea30862012-01-03 08:05:39 -0800713extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
714 struct drm_file *file_priv);
715extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
716 struct drm_file *file_priv);
717
Jesse Barnes57f350b2012-03-28 13:39:25 -0700718extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700719extern void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
720 u32 val);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700721
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300722/* Power-related functions, located in intel_pm.c */
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300723extern void intel_init_pm(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300724/* FBC */
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300725extern bool intel_fbc_enabled(struct drm_device *dev);
726extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
727extern void intel_update_fbc(struct drm_device *dev);
Daniel Vettereb48eb02012-04-26 23:28:12 +0200728/* IPS */
729extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
730extern void intel_gpu_ips_teardown(void);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300731
Paulo Zanoni15d199e2013-03-22 14:14:13 -0300732extern bool intel_using_power_well(struct drm_device *dev);
Paulo Zanonifa42e232013-01-25 16:59:11 -0200733extern void intel_init_power_well(struct drm_device *dev);
Paulo Zanonicb107992013-01-25 16:59:15 -0200734extern void intel_set_power_well(struct drm_device *dev, bool enable);
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200735extern void intel_enable_gt_powersave(struct drm_device *dev);
736extern void intel_disable_gt_powersave(struct drm_device *dev);
Eugeni Dodonov65901902012-07-02 11:51:11 -0300737extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
Daniel Vetter930ebb42012-06-29 23:32:16 +0200738extern void ironlake_teardown_rc6(struct drm_device *dev);
Daniel Vetterb3daeae2012-04-26 23:28:13 +0200739
Daniel Vetter85234cd2012-07-02 13:27:29 +0200740extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
741 enum pipe *pipe);
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200742extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
Paulo Zanoni79f689a2012-10-05 12:05:52 -0300743extern void intel_ddi_pll_init(struct drm_device *dev);
Damien Lespiau8228c252013-03-07 15:30:27 +0000744extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200745extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
746 enum transcoder cpu_transcoder);
Paulo Zanonifc914632012-10-05 12:05:54 -0300747extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
748extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300749extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
750extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300751extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
Paulo Zanonidae84792012-10-15 15:51:30 -0300752extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300753extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -0200754extern bool
755intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
756extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300757
Ville Syrjälä96a02912013-02-18 19:08:49 +0200758extern void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanoni86642812013-04-12 17:57:57 -0300759extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
760 enum pipe pipe,
761 bool enable);
762extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
763 enum transcoder pch_transcoder,
764 bool enable);
Ville Syrjälä96a02912013-02-18 19:08:49 +0200765
Jesse Barnes79e53942008-11-07 14:24:08 -0800766#endif /* __INTEL_DRV_H__ */