blob: e66d004aa651405ad3013147a7674b3f9dd23537 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * cpufeature.h
3 *
4 * Defines x86 CPU feature bits
5 */
6
7#ifndef __ASM_I386_CPUFEATURE_H
8#define __ASM_I386_CPUFEATURE_H
9
Andi Kleenc7f81c92007-05-02 19:27:20 +020010#ifndef __ASSEMBLY__
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/bitops.h>
Andi Kleenc7f81c92007-05-02 19:27:20 +020012#endif
13#include <asm/required-features.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define NCAPINTS 7 /* N 32-bit words worth of info */
16
17/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
18#define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */
19#define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */
20#define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */
21#define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */
22#define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */
23#define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers, RDMSR, WRMSR */
24#define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */
25#define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Architecture */
26#define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */
27#define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */
28#define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */
29#define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */
30#define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */
31#define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */
32#define X86_FEATURE_CMOV (0*32+15) /* CMOV instruction (FCMOVCC and FCOMI too if FPU present) */
33#define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */
34#define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */
35#define X86_FEATURE_PN (0*32+18) /* Processor serial number */
36#define X86_FEATURE_CLFLSH (0*32+19) /* Supports the CLFLUSH instruction */
Stephane Eraniand7731c02006-12-07 02:14:01 +010037#define X86_FEATURE_DS (0*32+21) /* Debug Store */
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */
39#define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */
40#define X86_FEATURE_FXSR (0*32+24) /* FXSAVE and FXRSTOR instructions (fast save and restore */
41 /* of FPU context), and CR4.OSFXSR available */
42#define X86_FEATURE_XMM (0*32+25) /* Streaming SIMD Extensions */
43#define X86_FEATURE_XMM2 (0*32+26) /* Streaming SIMD Extensions-2 */
44#define X86_FEATURE_SELFSNOOP (0*32+27) /* CPU self snoop */
45#define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */
46#define X86_FEATURE_ACC (0*32+29) /* Automatic clock control */
47#define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */
48
49/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
50/* Don't duplicate feature flags which are redundant with Intel! */
51#define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */
52#define X86_FEATURE_MP (1*32+19) /* MP Capable. */
53#define X86_FEATURE_NX (1*32+20) /* Execute Disable */
54#define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */
55#define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */
56#define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */
57#define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */
58
59/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
60#define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */
61#define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */
62#define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */
63
64/* Other features, Linux-defined mapping, word 3 */
65/* This range is used for feature bits which conflict or are synthesized */
66#define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */
67#define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */
68#define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */
69#define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */
70/* cpu types for specific tunings: */
71#define X86_FEATURE_K8 (3*32+ 4) /* Opteron, Athlon64 */
72#define X86_FEATURE_K7 (3*32+ 5) /* Athlon */
73#define X86_FEATURE_P3 (3*32+ 6) /* P3 */
74#define X86_FEATURE_P4 (3*32+ 7) /* P4 */
Andi Kleen39b3a792006-01-11 22:42:45 +010075#define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
Gerd Hoffmann9a0b5812006-03-23 02:59:32 -080076#define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */
Andi Kleen18bd0572006-04-20 02:36:45 +020077#define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* FXSAVE leaks FOP/FIP/FOP */
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +020078#define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
Stephane Eranian42ed4582006-12-07 02:14:01 +010079#define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */
Stephane Eranian538f1882006-12-07 02:14:11 +010080#define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */
Andi Kleen3556ddf2007-04-02 12:14:12 +020081#define X86_FEATURE_LAPIC_TIMER_BROKEN (3*32+ 14) /* lapic timer broken in C1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
84#define X86_FEATURE_XMM3 (4*32+ 0) /* Streaming SIMD Extensions-3 */
85#define X86_FEATURE_MWAIT (4*32+ 3) /* Monitor/Mwait support */
86#define X86_FEATURE_DSCPL (4*32+ 4) /* CPL Qualified Debug Store */
87#define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */
88#define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */
89#define X86_FEATURE_CID (4*32+10) /* Context ID */
90#define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */
91#define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */
92
93/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
94#define X86_FEATURE_XSTORE (5*32+ 2) /* on-CPU RNG present (xstore insn) */
95#define X86_FEATURE_XSTORE_EN (5*32+ 3) /* on-CPU RNG enabled */
96#define X86_FEATURE_XCRYPT (5*32+ 6) /* on-CPU crypto (xcrypt insn) */
97#define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* on-CPU crypto enabled */
Michal Ludvig224f6112006-06-23 02:04:32 -070098#define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */
99#define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */
100#define X86_FEATURE_PHE (5*32+ 10) /* PadLock Hash Engine */
101#define X86_FEATURE_PHE_EN (5*32+ 11) /* PHE enabled */
102#define X86_FEATURE_PMM (5*32+ 12) /* PadLock Montgomery Multiplier */
103#define X86_FEATURE_PMM_EN (5*32+ 13) /* PMM enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700106#define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */
107#define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109#define cpu_has(c, bit) test_bit(bit, (c)->x86_capability)
110#define boot_cpu_has(bit) test_bit(bit, boot_cpu_data.x86_capability)
111
112#define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
113#define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)
114#define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
115#define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
116#define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
117#define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)
118#define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
119#define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
120#define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
121#define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
122#define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
123#define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
124#define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
125#define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
126#define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
127#define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
128#define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)
129#define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
130#define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)
131#define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)
132#define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
133#define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
134#define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
135#define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
136#define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
Michal Ludvig224f6112006-06-23 02:04:32 -0700137#define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
138#define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
139#define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
140#define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
141#define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
142#define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
Stephane Eraniand7731c02006-12-07 02:14:01 +0100143#define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
Stephane Eranian42ed4582006-12-07 02:14:01 +0100144#define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
Andi Kleen3760dd62006-12-07 02:14:05 +0100145#define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)
Stephane Eranian538f1882006-12-07 02:14:11 +0100146#define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
148#endif /* __ASM_I386_CPUFEATURE_H */
149
150/*
151 * Local Variables:
152 * mode:c
153 * comment-column:42
154 * End:
155 */