blob: d60e001cf60f98ec6ce99bcfa04db8e27f15568e [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
35#include <linux/io.h>
36#include <linux/dma-mapping.h>
37#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053041
42#include <plat/dma.h>
43#include <plat/dmtimer.h>
44#include <plat/omap-serial.h>
45
46static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
47
48/* Forward declaration of functions */
49static void uart_tx_dma_callback(int lch, u16 ch_status, void *data);
50static void serial_omap_rx_timeout(unsigned long uart_no);
51static int serial_omap_start_rxdma(struct uart_omap_port *up);
Govindraj.R94734742011-11-07 19:00:33 +053052static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +053053
54static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
55{
56 offset <<= up->port.regshift;
57 return readw(up->port.membase + offset);
58}
59
60static inline void serial_out(struct uart_omap_port *up, int offset, int value)
61{
62 offset <<= up->port.regshift;
63 writew(value, up->port.membase + offset);
64}
65
66static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
67{
68 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
69 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
70 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
71 serial_out(up, UART_FCR, 0);
72}
73
74/*
75 * serial_omap_get_divisor - calculate divisor value
76 * @port: uart port info
77 * @baud: baudrate for which divisor needs to be calculated.
78 *
79 * We have written our own function to get the divisor so as to support
80 * 13x mode. 3Mbps Baudrate as an different divisor.
81 * Reference OMAP TRM Chapter 17:
82 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
83 * referring to oversampling - divisor value
84 * baudrate 460,800 to 3,686,400 all have divisor 13
85 * except 3,000,000 which has divisor value 16
86 */
87static unsigned int
88serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
89{
90 unsigned int divisor;
91
92 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
93 divisor = 13;
94 else
95 divisor = 16;
96 return port->uartclk/(baud * divisor);
97}
98
99static void serial_omap_stop_rxdma(struct uart_omap_port *up)
100{
101 if (up->uart_dma.rx_dma_used) {
102 del_timer(&up->uart_dma.rx_timer);
103 omap_stop_dma(up->uart_dma.rx_dma_channel);
104 omap_free_dma(up->uart_dma.rx_dma_channel);
105 up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
106 up->uart_dma.rx_dma_used = false;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530107 pm_runtime_mark_last_busy(&up->pdev->dev);
108 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530109 }
110}
111
112static void serial_omap_enable_ms(struct uart_port *port)
113{
114 struct uart_omap_port *up = (struct uart_omap_port *)port;
115
116 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->pdev->id);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530117
118 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530119 up->ier |= UART_IER_MSI;
120 serial_out(up, UART_IER, up->ier);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530121 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530122}
123
124static void serial_omap_stop_tx(struct uart_port *port)
125{
126 struct uart_omap_port *up = (struct uart_omap_port *)port;
127
128 if (up->use_dma &&
129 up->uart_dma.tx_dma_channel != OMAP_UART_DMA_CH_FREE) {
130 /*
131 * Check if dma is still active. If yes do nothing,
132 * return. Else stop dma
133 */
134 if (omap_get_dma_active_status(up->uart_dma.tx_dma_channel))
135 return;
136 omap_stop_dma(up->uart_dma.tx_dma_channel);
137 omap_free_dma(up->uart_dma.tx_dma_channel);
138 up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530139 pm_runtime_mark_last_busy(&up->pdev->dev);
140 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530141 }
142
Govindraj.Rfcdca752011-02-28 18:12:23 +0530143 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530144 if (up->ier & UART_IER_THRI) {
145 up->ier &= ~UART_IER_THRI;
146 serial_out(up, UART_IER, up->ier);
147 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530148
149 pm_runtime_mark_last_busy(&up->pdev->dev);
150 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530151}
152
153static void serial_omap_stop_rx(struct uart_port *port)
154{
155 struct uart_omap_port *up = (struct uart_omap_port *)port;
156
Govindraj.Rfcdca752011-02-28 18:12:23 +0530157 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530158 if (up->use_dma)
159 serial_omap_stop_rxdma(up);
160 up->ier &= ~UART_IER_RLSI;
161 up->port.read_status_mask &= ~UART_LSR_DR;
162 serial_out(up, UART_IER, up->ier);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530163 pm_runtime_mark_last_busy(&up->pdev->dev);
164 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530165}
166
167static inline void receive_chars(struct uart_omap_port *up, int *status)
168{
169 struct tty_struct *tty = up->port.state->port.tty;
170 unsigned int flag;
171 unsigned char ch, lsr = *status;
172 int max_count = 256;
173
174 do {
175 if (likely(lsr & UART_LSR_DR))
176 ch = serial_in(up, UART_RX);
177 flag = TTY_NORMAL;
178 up->port.icount.rx++;
179
180 if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
181 /*
182 * For statistics only
183 */
184 if (lsr & UART_LSR_BI) {
185 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
186 up->port.icount.brk++;
187 /*
188 * We do the SysRQ and SAK checking
189 * here because otherwise the break
190 * may get masked by ignore_status_mask
191 * or read_status_mask.
192 */
193 if (uart_handle_break(&up->port))
194 goto ignore_char;
195 } else if (lsr & UART_LSR_PE) {
196 up->port.icount.parity++;
197 } else if (lsr & UART_LSR_FE) {
198 up->port.icount.frame++;
199 }
200
201 if (lsr & UART_LSR_OE)
202 up->port.icount.overrun++;
203
204 /*
205 * Mask off conditions which should be ignored.
206 */
207 lsr &= up->port.read_status_mask;
208
209#ifdef CONFIG_SERIAL_OMAP_CONSOLE
210 if (up->port.line == up->port.cons->index) {
211 /* Recover the break flag from console xmit */
212 lsr |= up->lsr_break_flag;
Govindraj.Rb6126332010-09-27 20:20:49 +0530213 }
214#endif
215 if (lsr & UART_LSR_BI)
216 flag = TTY_BREAK;
217 else if (lsr & UART_LSR_PE)
218 flag = TTY_PARITY;
219 else if (lsr & UART_LSR_FE)
220 flag = TTY_FRAME;
221 }
222
223 if (uart_handle_sysrq_char(&up->port, ch))
224 goto ignore_char;
225 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
226ignore_char:
227 lsr = serial_in(up, UART_LSR);
228 } while ((lsr & (UART_LSR_DR | UART_LSR_BI)) && (max_count-- > 0));
229 spin_unlock(&up->port.lock);
230 tty_flip_buffer_push(tty);
231 spin_lock(&up->port.lock);
232}
233
234static void transmit_chars(struct uart_omap_port *up)
235{
236 struct circ_buf *xmit = &up->port.state->xmit;
237 int count;
238
239 if (up->port.x_char) {
240 serial_out(up, UART_TX, up->port.x_char);
241 up->port.icount.tx++;
242 up->port.x_char = 0;
243 return;
244 }
245 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
246 serial_omap_stop_tx(&up->port);
247 return;
248 }
249 count = up->port.fifosize / 4;
250 do {
251 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
252 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
253 up->port.icount.tx++;
254 if (uart_circ_empty(xmit))
255 break;
256 } while (--count > 0);
257
258 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
259 uart_write_wakeup(&up->port);
260
261 if (uart_circ_empty(xmit))
262 serial_omap_stop_tx(&up->port);
263}
264
265static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
266{
267 if (!(up->ier & UART_IER_THRI)) {
268 up->ier |= UART_IER_THRI;
269 serial_out(up, UART_IER, up->ier);
270 }
271}
272
273static void serial_omap_start_tx(struct uart_port *port)
274{
275 struct uart_omap_port *up = (struct uart_omap_port *)port;
276 struct circ_buf *xmit;
277 unsigned int start;
278 int ret = 0;
279
280 if (!up->use_dma) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530281 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530282 serial_omap_enable_ier_thri(up);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530283 pm_runtime_mark_last_busy(&up->pdev->dev);
284 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530285 return;
286 }
287
288 if (up->uart_dma.tx_dma_used)
289 return;
290
291 xmit = &up->port.state->xmit;
292
293 if (up->uart_dma.tx_dma_channel == OMAP_UART_DMA_CH_FREE) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530294 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530295 ret = omap_request_dma(up->uart_dma.uart_dma_tx,
296 "UART Tx DMA",
297 (void *)uart_tx_dma_callback, up,
298 &(up->uart_dma.tx_dma_channel));
299
300 if (ret < 0) {
301 serial_omap_enable_ier_thri(up);
302 return;
303 }
304 }
305 spin_lock(&(up->uart_dma.tx_lock));
306 up->uart_dma.tx_dma_used = true;
307 spin_unlock(&(up->uart_dma.tx_lock));
308
309 start = up->uart_dma.tx_buf_dma_phys +
310 (xmit->tail & (UART_XMIT_SIZE - 1));
311
312 up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
313 /*
314 * It is a circular buffer. See if the buffer has wounded back.
315 * If yes it will have to be transferred in two separate dma
316 * transfers
317 */
318 if (start + up->uart_dma.tx_buf_size >=
319 up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
320 up->uart_dma.tx_buf_size =
321 (up->uart_dma.tx_buf_dma_phys +
322 UART_XMIT_SIZE) - start;
323
324 omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
325 OMAP_DMA_AMODE_CONSTANT,
326 up->uart_dma.uart_base, 0, 0);
327 omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
328 OMAP_DMA_AMODE_POST_INC, start, 0, 0);
329 omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
330 OMAP_DMA_DATA_TYPE_S8,
331 up->uart_dma.tx_buf_size, 1,
332 OMAP_DMA_SYNC_ELEMENT,
333 up->uart_dma.uart_dma_tx, 0);
334 /* FIXME: Cache maintenance needed here? */
335 omap_start_dma(up->uart_dma.tx_dma_channel);
336}
337
338static unsigned int check_modem_status(struct uart_omap_port *up)
339{
340 unsigned int status;
341
342 status = serial_in(up, UART_MSR);
343 status |= up->msr_saved_flags;
344 up->msr_saved_flags = 0;
345 if ((status & UART_MSR_ANY_DELTA) == 0)
346 return status;
347
348 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
349 up->port.state != NULL) {
350 if (status & UART_MSR_TERI)
351 up->port.icount.rng++;
352 if (status & UART_MSR_DDSR)
353 up->port.icount.dsr++;
354 if (status & UART_MSR_DDCD)
355 uart_handle_dcd_change
356 (&up->port, status & UART_MSR_DCD);
357 if (status & UART_MSR_DCTS)
358 uart_handle_cts_change
359 (&up->port, status & UART_MSR_CTS);
360 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
361 }
362
363 return status;
364}
365
366/**
367 * serial_omap_irq() - This handles the interrupt from one port
368 * @irq: uart port irq number
369 * @dev_id: uart port info
370 */
371static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
372{
373 struct uart_omap_port *up = dev_id;
374 unsigned int iir, lsr;
375 unsigned long flags;
376
Govindraj.Rfcdca752011-02-28 18:12:23 +0530377 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530378 iir = serial_in(up, UART_IIR);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530379 if (iir & UART_IIR_NO_INT) {
380 pm_runtime_mark_last_busy(&up->pdev->dev);
381 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530382 return IRQ_NONE;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530383 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530384
385 spin_lock_irqsave(&up->port.lock, flags);
386 lsr = serial_in(up, UART_LSR);
387 if (iir & UART_IIR_RLSI) {
388 if (!up->use_dma) {
389 if (lsr & UART_LSR_DR)
390 receive_chars(up, &lsr);
391 } else {
392 up->ier &= ~(UART_IER_RDI | UART_IER_RLSI);
393 serial_out(up, UART_IER, up->ier);
394 if ((serial_omap_start_rxdma(up) != 0) &&
395 (lsr & UART_LSR_DR))
396 receive_chars(up, &lsr);
397 }
398 }
399
400 check_modem_status(up);
401 if ((lsr & UART_LSR_THRE) && (iir & UART_IIR_THRI))
402 transmit_chars(up);
403
404 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530405 pm_runtime_mark_last_busy(&up->pdev->dev);
406 pm_runtime_put_autosuspend(&up->pdev->dev);
407
Govindraj.Rb6126332010-09-27 20:20:49 +0530408 up->port_activity = jiffies;
409 return IRQ_HANDLED;
410}
411
412static unsigned int serial_omap_tx_empty(struct uart_port *port)
413{
414 struct uart_omap_port *up = (struct uart_omap_port *)port;
415 unsigned long flags = 0;
416 unsigned int ret = 0;
417
Govindraj.Rfcdca752011-02-28 18:12:23 +0530418 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530419 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->pdev->id);
420 spin_lock_irqsave(&up->port.lock, flags);
421 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
422 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530423 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530424 return ret;
425}
426
427static unsigned int serial_omap_get_mctrl(struct uart_port *port)
428{
429 struct uart_omap_port *up = (struct uart_omap_port *)port;
430 unsigned char status;
431 unsigned int ret = 0;
432
Govindraj.Rfcdca752011-02-28 18:12:23 +0530433 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530434 status = check_modem_status(up);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530435 pm_runtime_put(&up->pdev->dev);
436
Govindraj.Rb6126332010-09-27 20:20:49 +0530437 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->pdev->id);
438
439 if (status & UART_MSR_DCD)
440 ret |= TIOCM_CAR;
441 if (status & UART_MSR_RI)
442 ret |= TIOCM_RNG;
443 if (status & UART_MSR_DSR)
444 ret |= TIOCM_DSR;
445 if (status & UART_MSR_CTS)
446 ret |= TIOCM_CTS;
447 return ret;
448}
449
450static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
451{
452 struct uart_omap_port *up = (struct uart_omap_port *)port;
453 unsigned char mcr = 0;
454
455 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->pdev->id);
456 if (mctrl & TIOCM_RTS)
457 mcr |= UART_MCR_RTS;
458 if (mctrl & TIOCM_DTR)
459 mcr |= UART_MCR_DTR;
460 if (mctrl & TIOCM_OUT1)
461 mcr |= UART_MCR_OUT1;
462 if (mctrl & TIOCM_OUT2)
463 mcr |= UART_MCR_OUT2;
464 if (mctrl & TIOCM_LOOP)
465 mcr |= UART_MCR_LOOP;
466
Govindraj.Rfcdca752011-02-28 18:12:23 +0530467 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530468 up->mcr = serial_in(up, UART_MCR);
469 up->mcr |= mcr;
470 serial_out(up, UART_MCR, up->mcr);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530471 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530472}
473
474static void serial_omap_break_ctl(struct uart_port *port, int break_state)
475{
476 struct uart_omap_port *up = (struct uart_omap_port *)port;
477 unsigned long flags = 0;
478
479 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->pdev->id);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530480 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530481 spin_lock_irqsave(&up->port.lock, flags);
482 if (break_state == -1)
483 up->lcr |= UART_LCR_SBC;
484 else
485 up->lcr &= ~UART_LCR_SBC;
486 serial_out(up, UART_LCR, up->lcr);
487 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530488 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530489}
490
491static int serial_omap_startup(struct uart_port *port)
492{
493 struct uart_omap_port *up = (struct uart_omap_port *)port;
494 unsigned long flags = 0;
495 int retval;
496
497 /*
498 * Allocate the IRQ
499 */
500 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
501 up->name, up);
502 if (retval)
503 return retval;
504
505 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->pdev->id);
506
Govindraj.Rfcdca752011-02-28 18:12:23 +0530507 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530508 /*
509 * Clear the FIFO buffers and disable them.
510 * (they will be reenabled in set_termios())
511 */
512 serial_omap_clear_fifos(up);
513 /* For Hardware flow control */
514 serial_out(up, UART_MCR, UART_MCR_RTS);
515
516 /*
517 * Clear the interrupt registers.
518 */
519 (void) serial_in(up, UART_LSR);
520 if (serial_in(up, UART_LSR) & UART_LSR_DR)
521 (void) serial_in(up, UART_RX);
522 (void) serial_in(up, UART_IIR);
523 (void) serial_in(up, UART_MSR);
524
525 /*
526 * Now, initialize the UART
527 */
528 serial_out(up, UART_LCR, UART_LCR_WLEN8);
529 spin_lock_irqsave(&up->port.lock, flags);
530 /*
531 * Most PC uarts need OUT2 raised to enable interrupts.
532 */
533 up->port.mctrl |= TIOCM_OUT2;
534 serial_omap_set_mctrl(&up->port, up->port.mctrl);
535 spin_unlock_irqrestore(&up->port.lock, flags);
536
537 up->msr_saved_flags = 0;
538 if (up->use_dma) {
539 free_page((unsigned long)up->port.state->xmit.buf);
540 up->port.state->xmit.buf = dma_alloc_coherent(NULL,
541 UART_XMIT_SIZE,
542 (dma_addr_t *)&(up->uart_dma.tx_buf_dma_phys),
543 0);
544 init_timer(&(up->uart_dma.rx_timer));
545 up->uart_dma.rx_timer.function = serial_omap_rx_timeout;
546 up->uart_dma.rx_timer.data = up->pdev->id;
547 /* Currently the buffer size is 4KB. Can increase it */
548 up->uart_dma.rx_buf = dma_alloc_coherent(NULL,
549 up->uart_dma.rx_buf_size,
550 (dma_addr_t *)&(up->uart_dma.rx_buf_dma_phys), 0);
551 }
552 /*
553 * Finally, enable interrupts. Note: Modem status interrupts
554 * are set via set_termios(), which will be occurring imminently
555 * anyway, so we don't enable them here.
556 */
557 up->ier = UART_IER_RLSI | UART_IER_RDI;
558 serial_out(up, UART_IER, up->ier);
559
Jarkko Nikula78841462011-01-24 17:51:22 +0200560 /* Enable module level wake up */
561 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
562
Govindraj.Rfcdca752011-02-28 18:12:23 +0530563 pm_runtime_mark_last_busy(&up->pdev->dev);
564 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530565 up->port_activity = jiffies;
566 return 0;
567}
568
569static void serial_omap_shutdown(struct uart_port *port)
570{
571 struct uart_omap_port *up = (struct uart_omap_port *)port;
572 unsigned long flags = 0;
573
574 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->pdev->id);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530575
576 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530577 /*
578 * Disable interrupts from this port
579 */
580 up->ier = 0;
581 serial_out(up, UART_IER, 0);
582
583 spin_lock_irqsave(&up->port.lock, flags);
584 up->port.mctrl &= ~TIOCM_OUT2;
585 serial_omap_set_mctrl(&up->port, up->port.mctrl);
586 spin_unlock_irqrestore(&up->port.lock, flags);
587
588 /*
589 * Disable break condition and FIFOs
590 */
591 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
592 serial_omap_clear_fifos(up);
593
594 /*
595 * Read data port to reset things, and then free the irq
596 */
597 if (serial_in(up, UART_LSR) & UART_LSR_DR)
598 (void) serial_in(up, UART_RX);
599 if (up->use_dma) {
600 dma_free_coherent(up->port.dev,
601 UART_XMIT_SIZE, up->port.state->xmit.buf,
602 up->uart_dma.tx_buf_dma_phys);
603 up->port.state->xmit.buf = NULL;
604 serial_omap_stop_rx(port);
605 dma_free_coherent(up->port.dev,
606 up->uart_dma.rx_buf_size, up->uart_dma.rx_buf,
607 up->uart_dma.rx_buf_dma_phys);
608 up->uart_dma.rx_buf = NULL;
609 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530610
611 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530612 free_irq(up->port.irq, up);
613}
614
615static inline void
616serial_omap_configure_xonxoff
617 (struct uart_omap_port *up, struct ktermios *termios)
618{
Govindraj.Rb6126332010-09-27 20:20:49 +0530619 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800620 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530621 up->efr = serial_in(up, UART_EFR);
622 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
623
624 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
625 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
626
627 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530628 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530629
630 /*
631 * IXON Flag:
632 * Enable XON/XOFF flow control on output.
633 * Transmit XON1, XOFF1
634 */
635 if (termios->c_iflag & IXON)
Govindraj.Rc538d202011-11-07 18:57:03 +0530636 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530637
638 /*
639 * IXOFF Flag:
640 * Enable XON/XOFF flow control on input.
641 * Receiver compares XON1, XOFF1.
642 */
643 if (termios->c_iflag & IXOFF)
Govindraj.Rc538d202011-11-07 18:57:03 +0530644 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530645
646 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800647 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530648
649 up->mcr = serial_in(up, UART_MCR);
650
651 /*
652 * IXANY Flag:
653 * Enable any character to restart output.
654 * Operation resumes after receiving any
655 * character after recognition of the XOFF character
656 */
657 if (termios->c_iflag & IXANY)
658 up->mcr |= UART_MCR_XONANY;
659
660 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800661 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530662 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
663 /* Enable special char function UARTi.EFR_REG[5] and
664 * load the new software flow control mode IXON or IXOFF
665 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
666 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530667 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800668 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530669
670 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
671 serial_out(up, UART_LCR, up->lcr);
672}
673
674static void
675serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
676 struct ktermios *old)
677{
678 struct uart_omap_port *up = (struct uart_omap_port *)port;
679 unsigned char cval = 0;
680 unsigned char efr = 0;
681 unsigned long flags = 0;
682 unsigned int baud, quot;
683
684 switch (termios->c_cflag & CSIZE) {
685 case CS5:
686 cval = UART_LCR_WLEN5;
687 break;
688 case CS6:
689 cval = UART_LCR_WLEN6;
690 break;
691 case CS7:
692 cval = UART_LCR_WLEN7;
693 break;
694 default:
695 case CS8:
696 cval = UART_LCR_WLEN8;
697 break;
698 }
699
700 if (termios->c_cflag & CSTOPB)
701 cval |= UART_LCR_STOP;
702 if (termios->c_cflag & PARENB)
703 cval |= UART_LCR_PARITY;
704 if (!(termios->c_cflag & PARODD))
705 cval |= UART_LCR_EPAR;
706
707 /*
708 * Ask the core to calculate the divisor for us.
709 */
710
711 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
712 quot = serial_omap_get_divisor(port, baud);
713
Govindraj.Rc538d202011-11-07 18:57:03 +0530714 up->dll = quot & 0xff;
715 up->dlh = quot >> 8;
716 up->mdr1 = UART_OMAP_MDR1_DISABLE;
717
Govindraj.Rb6126332010-09-27 20:20:49 +0530718 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
719 UART_FCR_ENABLE_FIFO;
720 if (up->use_dma)
721 up->fcr |= UART_FCR_DMA_SELECT;
722
723 /*
724 * Ok, we're now changing the port state. Do it with
725 * interrupts disabled.
726 */
Govindraj.Rfcdca752011-02-28 18:12:23 +0530727 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530728 spin_lock_irqsave(&up->port.lock, flags);
729
730 /*
731 * Update the per-port timeout.
732 */
733 uart_update_timeout(port, termios->c_cflag, baud);
734
735 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
736 if (termios->c_iflag & INPCK)
737 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
738 if (termios->c_iflag & (BRKINT | PARMRK))
739 up->port.read_status_mask |= UART_LSR_BI;
740
741 /*
742 * Characters to ignore
743 */
744 up->port.ignore_status_mask = 0;
745 if (termios->c_iflag & IGNPAR)
746 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
747 if (termios->c_iflag & IGNBRK) {
748 up->port.ignore_status_mask |= UART_LSR_BI;
749 /*
750 * If we're ignoring parity and break indicators,
751 * ignore overruns too (for real raw support).
752 */
753 if (termios->c_iflag & IGNPAR)
754 up->port.ignore_status_mask |= UART_LSR_OE;
755 }
756
757 /*
758 * ignore all characters if CREAD is not set
759 */
760 if ((termios->c_cflag & CREAD) == 0)
761 up->port.ignore_status_mask |= UART_LSR_DR;
762
763 /*
764 * Modem status interrupts
765 */
766 up->ier &= ~UART_IER_MSI;
767 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
768 up->ier |= UART_IER_MSI;
769 serial_out(up, UART_IER, up->ier);
770 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530771 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530772 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530773
774 /* FIFOs and DMA Settings */
775
776 /* FCR can be changed only when the
777 * baud clock is not running
778 * DLL_REG and DLH_REG set to 0.
779 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800780 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530781 serial_out(up, UART_DLL, 0);
782 serial_out(up, UART_DLM, 0);
783 serial_out(up, UART_LCR, 0);
784
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800785 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530786
787 up->efr = serial_in(up, UART_EFR);
788 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
789
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800790 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530791 up->mcr = serial_in(up, UART_MCR);
792 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
793 /* FIFO ENABLE, DMA MODE */
794 serial_out(up, UART_FCR, up->fcr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800795 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530796
797 if (up->use_dma) {
798 serial_out(up, UART_TI752_TLR, 0);
Govindraj.Rc538d202011-11-07 18:57:03 +0530799 up->scr |= (UART_FCR_TRIGGER_4 | UART_FCR_TRIGGER_8);
Govindraj.Rb6126332010-09-27 20:20:49 +0530800 }
801
Govindraj.Rc538d202011-11-07 18:57:03 +0530802 serial_out(up, UART_OMAP_SCR, up->scr);
803
Govindraj.Rb6126332010-09-27 20:20:49 +0530804 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800805 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530806 serial_out(up, UART_MCR, up->mcr);
807
808 /* Protocol, Baud Rate, and Interrupt Settings */
809
Govindraj.R94734742011-11-07 19:00:33 +0530810 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
811 serial_omap_mdr1_errataset(up, up->mdr1);
812 else
813 serial_out(up, UART_OMAP_MDR1, up->mdr1);
814
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800815 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530816
817 up->efr = serial_in(up, UART_EFR);
818 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
819
820 serial_out(up, UART_LCR, 0);
821 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800822 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530823
Govindraj.Rc538d202011-11-07 18:57:03 +0530824 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
825 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530826
827 serial_out(up, UART_LCR, 0);
828 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800829 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530830
831 serial_out(up, UART_EFR, up->efr);
832 serial_out(up, UART_LCR, cval);
833
834 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530835 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530836 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530837 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
838
Govindraj.R94734742011-11-07 19:00:33 +0530839 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
840 serial_omap_mdr1_errataset(up, up->mdr1);
841 else
842 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530843
844 /* Hardware Flow Control Configuration */
845
846 if (termios->c_cflag & CRTSCTS) {
847 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800848 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530849
850 up->mcr = serial_in(up, UART_MCR);
851 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
852
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800853 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530854 up->efr = serial_in(up, UART_EFR);
855 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
856
857 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
858 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800859 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530860 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
861 serial_out(up, UART_LCR, cval);
862 }
863
864 serial_omap_set_mctrl(&up->port, up->port.mctrl);
865 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700866 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530867
868 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530869 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530870 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->pdev->id);
871}
872
873static void
874serial_omap_pm(struct uart_port *port, unsigned int state,
875 unsigned int oldstate)
876{
877 struct uart_omap_port *up = (struct uart_omap_port *)port;
878 unsigned char efr;
879
880 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->pdev->id);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530881
882 pm_runtime_get_sync(&up->pdev->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800883 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530884 efr = serial_in(up, UART_EFR);
885 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
886 serial_out(up, UART_LCR, 0);
887
888 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800889 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530890 serial_out(up, UART_EFR, efr);
891 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530892
893 if (!device_may_wakeup(&up->pdev->dev)) {
894 if (!state)
895 pm_runtime_forbid(&up->pdev->dev);
896 else
897 pm_runtime_allow(&up->pdev->dev);
898 }
899
900 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530901}
902
903static void serial_omap_release_port(struct uart_port *port)
904{
905 dev_dbg(port->dev, "serial_omap_release_port+\n");
906}
907
908static int serial_omap_request_port(struct uart_port *port)
909{
910 dev_dbg(port->dev, "serial_omap_request_port+\n");
911 return 0;
912}
913
914static void serial_omap_config_port(struct uart_port *port, int flags)
915{
916 struct uart_omap_port *up = (struct uart_omap_port *)port;
917
918 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
919 up->pdev->id);
920 up->port.type = PORT_OMAP;
921}
922
923static int
924serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
925{
926 /* we don't want the core code to modify any port params */
927 dev_dbg(port->dev, "serial_omap_verify_port+\n");
928 return -EINVAL;
929}
930
931static const char *
932serial_omap_type(struct uart_port *port)
933{
934 struct uart_omap_port *up = (struct uart_omap_port *)port;
935
936 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->pdev->id);
937 return up->name;
938}
939
Govindraj.Rb6126332010-09-27 20:20:49 +0530940#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
941
942static inline void wait_for_xmitr(struct uart_omap_port *up)
943{
944 unsigned int status, tmout = 10000;
945
946 /* Wait up to 10ms for the character(s) to be sent. */
947 do {
948 status = serial_in(up, UART_LSR);
949
950 if (status & UART_LSR_BI)
951 up->lsr_break_flag = UART_LSR_BI;
952
953 if (--tmout == 0)
954 break;
955 udelay(1);
956 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
957
958 /* Wait up to 1s for flow control if necessary */
959 if (up->port.flags & UPF_CONS_FLOW) {
960 tmout = 1000000;
961 for (tmout = 1000000; tmout; tmout--) {
962 unsigned int msr = serial_in(up, UART_MSR);
963
964 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
965 if (msr & UART_MSR_CTS)
966 break;
967
968 udelay(1);
969 }
970 }
971}
972
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100973#ifdef CONFIG_CONSOLE_POLL
974
975static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
976{
977 struct uart_omap_port *up = (struct uart_omap_port *)port;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530978
979 pm_runtime_get_sync(&up->pdev->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100980 wait_for_xmitr(up);
981 serial_out(up, UART_TX, ch);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530982 pm_runtime_put(&up->pdev->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100983}
984
985static int serial_omap_poll_get_char(struct uart_port *port)
986{
987 struct uart_omap_port *up = (struct uart_omap_port *)port;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530988 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100989
Govindraj.Rfcdca752011-02-28 18:12:23 +0530990 pm_runtime_get_sync(&up->pdev->dev);
991 status = serial_in(up, UART_LSR);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100992 if (!(status & UART_LSR_DR))
993 return NO_POLL_CHAR;
994
Govindraj.Rfcdca752011-02-28 18:12:23 +0530995 status = serial_in(up, UART_RX);
996 pm_runtime_put(&up->pdev->dev);
997 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100998}
999
1000#endif /* CONFIG_CONSOLE_POLL */
1001
1002#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1003
1004static struct uart_omap_port *serial_omap_console_ports[4];
1005
1006static struct uart_driver serial_omap_reg;
1007
Govindraj.Rb6126332010-09-27 20:20:49 +05301008static void serial_omap_console_putchar(struct uart_port *port, int ch)
1009{
1010 struct uart_omap_port *up = (struct uart_omap_port *)port;
1011
1012 wait_for_xmitr(up);
1013 serial_out(up, UART_TX, ch);
1014}
1015
1016static void
1017serial_omap_console_write(struct console *co, const char *s,
1018 unsigned int count)
1019{
1020 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1021 unsigned long flags;
1022 unsigned int ier;
1023 int locked = 1;
1024
Govindraj.Rfcdca752011-02-28 18:12:23 +05301025 pm_runtime_get_sync(&up->pdev->dev);
1026
Govindraj.Rb6126332010-09-27 20:20:49 +05301027 local_irq_save(flags);
1028 if (up->port.sysrq)
1029 locked = 0;
1030 else if (oops_in_progress)
1031 locked = spin_trylock(&up->port.lock);
1032 else
1033 spin_lock(&up->port.lock);
1034
1035 /*
1036 * First save the IER then disable the interrupts
1037 */
1038 ier = serial_in(up, UART_IER);
1039 serial_out(up, UART_IER, 0);
1040
1041 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1042
1043 /*
1044 * Finally, wait for transmitter to become empty
1045 * and restore the IER
1046 */
1047 wait_for_xmitr(up);
1048 serial_out(up, UART_IER, ier);
1049 /*
1050 * The receive handling will happen properly because the
1051 * receive ready bit will still be set; it is not cleared
1052 * on read. However, modem control will not, we must
1053 * call it if we have saved something in the saved flags
1054 * while processing with interrupts off.
1055 */
1056 if (up->msr_saved_flags)
1057 check_modem_status(up);
1058
Govindraj.Rfcdca752011-02-28 18:12:23 +05301059 pm_runtime_mark_last_busy(&up->pdev->dev);
1060 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301061 if (locked)
1062 spin_unlock(&up->port.lock);
1063 local_irq_restore(flags);
1064}
1065
1066static int __init
1067serial_omap_console_setup(struct console *co, char *options)
1068{
1069 struct uart_omap_port *up;
1070 int baud = 115200;
1071 int bits = 8;
1072 int parity = 'n';
1073 int flow = 'n';
1074
1075 if (serial_omap_console_ports[co->index] == NULL)
1076 return -ENODEV;
1077 up = serial_omap_console_ports[co->index];
1078
1079 if (options)
1080 uart_parse_options(options, &baud, &parity, &bits, &flow);
1081
1082 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1083}
1084
1085static struct console serial_omap_console = {
1086 .name = OMAP_SERIAL_NAME,
1087 .write = serial_omap_console_write,
1088 .device = uart_console_device,
1089 .setup = serial_omap_console_setup,
1090 .flags = CON_PRINTBUFFER,
1091 .index = -1,
1092 .data = &serial_omap_reg,
1093};
1094
1095static void serial_omap_add_console_port(struct uart_omap_port *up)
1096{
1097 serial_omap_console_ports[up->pdev->id] = up;
1098}
1099
1100#define OMAP_CONSOLE (&serial_omap_console)
1101
1102#else
1103
1104#define OMAP_CONSOLE NULL
1105
1106static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1107{}
1108
1109#endif
1110
1111static struct uart_ops serial_omap_pops = {
1112 .tx_empty = serial_omap_tx_empty,
1113 .set_mctrl = serial_omap_set_mctrl,
1114 .get_mctrl = serial_omap_get_mctrl,
1115 .stop_tx = serial_omap_stop_tx,
1116 .start_tx = serial_omap_start_tx,
1117 .stop_rx = serial_omap_stop_rx,
1118 .enable_ms = serial_omap_enable_ms,
1119 .break_ctl = serial_omap_break_ctl,
1120 .startup = serial_omap_startup,
1121 .shutdown = serial_omap_shutdown,
1122 .set_termios = serial_omap_set_termios,
1123 .pm = serial_omap_pm,
1124 .type = serial_omap_type,
1125 .release_port = serial_omap_release_port,
1126 .request_port = serial_omap_request_port,
1127 .config_port = serial_omap_config_port,
1128 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001129#ifdef CONFIG_CONSOLE_POLL
1130 .poll_put_char = serial_omap_poll_put_char,
1131 .poll_get_char = serial_omap_poll_get_char,
1132#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301133};
1134
1135static struct uart_driver serial_omap_reg = {
1136 .owner = THIS_MODULE,
1137 .driver_name = "OMAP-SERIAL",
1138 .dev_name = OMAP_SERIAL_NAME,
1139 .nr = OMAP_MAX_HSUART_PORTS,
1140 .cons = OMAP_CONSOLE,
1141};
1142
Govindraj.Rfcdca752011-02-28 18:12:23 +05301143#ifdef CONFIG_SUSPEND
1144static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301145{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301146 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301147
1148 if (up)
1149 uart_suspend_port(&serial_omap_reg, &up->port);
1150 return 0;
1151}
1152
Govindraj.Rfcdca752011-02-28 18:12:23 +05301153static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301154{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301155 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301156
1157 if (up)
1158 uart_resume_port(&serial_omap_reg, &up->port);
1159 return 0;
1160}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301161#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301162
1163static void serial_omap_rx_timeout(unsigned long uart_no)
1164{
1165 struct uart_omap_port *up = ui[uart_no];
1166 unsigned int curr_dma_pos, curr_transmitted_size;
Vasiliy Kulikov79fc3e22010-10-10 21:28:35 +04001167 int ret = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +05301168
1169 curr_dma_pos = omap_get_dma_dst_pos(up->uart_dma.rx_dma_channel);
1170 if ((curr_dma_pos == up->uart_dma.prev_rx_dma_pos) ||
1171 (curr_dma_pos == 0)) {
1172 if (jiffies_to_msecs(jiffies - up->port_activity) <
1173 RX_TIMEOUT) {
1174 mod_timer(&up->uart_dma.rx_timer, jiffies +
1175 usecs_to_jiffies(up->uart_dma.rx_timeout));
1176 } else {
1177 serial_omap_stop_rxdma(up);
1178 up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1179 serial_out(up, UART_IER, up->ier);
1180 }
1181 return;
1182 }
1183
1184 curr_transmitted_size = curr_dma_pos -
1185 up->uart_dma.prev_rx_dma_pos;
1186 up->port.icount.rx += curr_transmitted_size;
1187 tty_insert_flip_string(up->port.state->port.tty,
1188 up->uart_dma.rx_buf +
1189 (up->uart_dma.prev_rx_dma_pos -
1190 up->uart_dma.rx_buf_dma_phys),
1191 curr_transmitted_size);
1192 tty_flip_buffer_push(up->port.state->port.tty);
1193 up->uart_dma.prev_rx_dma_pos = curr_dma_pos;
1194 if (up->uart_dma.rx_buf_size +
1195 up->uart_dma.rx_buf_dma_phys == curr_dma_pos) {
1196 ret = serial_omap_start_rxdma(up);
1197 if (ret < 0) {
1198 serial_omap_stop_rxdma(up);
1199 up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1200 serial_out(up, UART_IER, up->ier);
1201 }
1202 } else {
1203 mod_timer(&up->uart_dma.rx_timer, jiffies +
1204 usecs_to_jiffies(up->uart_dma.rx_timeout));
1205 }
1206 up->port_activity = jiffies;
1207}
1208
1209static void uart_rx_dma_callback(int lch, u16 ch_status, void *data)
1210{
1211 return;
1212}
1213
1214static int serial_omap_start_rxdma(struct uart_omap_port *up)
1215{
1216 int ret = 0;
1217
1218 if (up->uart_dma.rx_dma_channel == -1) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301219 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301220 ret = omap_request_dma(up->uart_dma.uart_dma_rx,
1221 "UART Rx DMA",
1222 (void *)uart_rx_dma_callback, up,
1223 &(up->uart_dma.rx_dma_channel));
1224 if (ret < 0)
1225 return ret;
1226
1227 omap_set_dma_src_params(up->uart_dma.rx_dma_channel, 0,
1228 OMAP_DMA_AMODE_CONSTANT,
1229 up->uart_dma.uart_base, 0, 0);
1230 omap_set_dma_dest_params(up->uart_dma.rx_dma_channel, 0,
1231 OMAP_DMA_AMODE_POST_INC,
1232 up->uart_dma.rx_buf_dma_phys, 0, 0);
1233 omap_set_dma_transfer_params(up->uart_dma.rx_dma_channel,
1234 OMAP_DMA_DATA_TYPE_S8,
1235 up->uart_dma.rx_buf_size, 1,
1236 OMAP_DMA_SYNC_ELEMENT,
1237 up->uart_dma.uart_dma_rx, 0);
1238 }
1239 up->uart_dma.prev_rx_dma_pos = up->uart_dma.rx_buf_dma_phys;
1240 /* FIXME: Cache maintenance needed here? */
1241 omap_start_dma(up->uart_dma.rx_dma_channel);
1242 mod_timer(&up->uart_dma.rx_timer, jiffies +
1243 usecs_to_jiffies(up->uart_dma.rx_timeout));
1244 up->uart_dma.rx_dma_used = true;
1245 return ret;
1246}
1247
1248static void serial_omap_continue_tx(struct uart_omap_port *up)
1249{
1250 struct circ_buf *xmit = &up->port.state->xmit;
1251 unsigned int start = up->uart_dma.tx_buf_dma_phys
1252 + (xmit->tail & (UART_XMIT_SIZE - 1));
1253
1254 if (uart_circ_empty(xmit))
1255 return;
1256
1257 up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
1258 /*
1259 * It is a circular buffer. See if the buffer has wounded back.
1260 * If yes it will have to be transferred in two separate dma
1261 * transfers
1262 */
1263 if (start + up->uart_dma.tx_buf_size >=
1264 up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
1265 up->uart_dma.tx_buf_size =
1266 (up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE) - start;
1267 omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
1268 OMAP_DMA_AMODE_CONSTANT,
1269 up->uart_dma.uart_base, 0, 0);
1270 omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
1271 OMAP_DMA_AMODE_POST_INC, start, 0, 0);
1272 omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
1273 OMAP_DMA_DATA_TYPE_S8,
1274 up->uart_dma.tx_buf_size, 1,
1275 OMAP_DMA_SYNC_ELEMENT,
1276 up->uart_dma.uart_dma_tx, 0);
1277 /* FIXME: Cache maintenance needed here? */
1278 omap_start_dma(up->uart_dma.tx_dma_channel);
1279}
1280
1281static void uart_tx_dma_callback(int lch, u16 ch_status, void *data)
1282{
1283 struct uart_omap_port *up = (struct uart_omap_port *)data;
1284 struct circ_buf *xmit = &up->port.state->xmit;
1285
1286 xmit->tail = (xmit->tail + up->uart_dma.tx_buf_size) & \
1287 (UART_XMIT_SIZE - 1);
1288 up->port.icount.tx += up->uart_dma.tx_buf_size;
1289
1290 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1291 uart_write_wakeup(&up->port);
1292
1293 if (uart_circ_empty(xmit)) {
1294 spin_lock(&(up->uart_dma.tx_lock));
1295 serial_omap_stop_tx(&up->port);
1296 up->uart_dma.tx_dma_used = false;
1297 spin_unlock(&(up->uart_dma.tx_lock));
1298 } else {
1299 omap_stop_dma(up->uart_dma.tx_dma_channel);
1300 serial_omap_continue_tx(up);
1301 }
1302 up->port_activity = jiffies;
1303 return;
1304}
1305
1306static int serial_omap_probe(struct platform_device *pdev)
1307{
1308 struct uart_omap_port *up;
1309 struct resource *mem, *irq, *dma_tx, *dma_rx;
1310 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
1311 int ret = -ENOSPC;
1312
1313 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1314 if (!mem) {
1315 dev_err(&pdev->dev, "no mem resource?\n");
1316 return -ENODEV;
1317 }
1318
1319 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1320 if (!irq) {
1321 dev_err(&pdev->dev, "no irq resource?\n");
1322 return -ENODEV;
1323 }
1324
Joe Perches28f65c112011-06-09 09:13:32 -07001325 if (!request_mem_region(mem->start, resource_size(mem),
1326 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301327 dev_err(&pdev->dev, "memory region already claimed\n");
1328 return -EBUSY;
1329 }
1330
1331 dma_rx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1332 if (!dma_rx) {
1333 ret = -EINVAL;
1334 goto err;
1335 }
1336
1337 dma_tx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1338 if (!dma_tx) {
1339 ret = -EINVAL;
1340 goto err;
1341 }
1342
1343 up = kzalloc(sizeof(*up), GFP_KERNEL);
1344 if (up == NULL) {
1345 ret = -ENOMEM;
1346 goto do_release_region;
1347 }
1348 sprintf(up->name, "OMAP UART%d", pdev->id);
1349 up->pdev = pdev;
1350 up->port.dev = &pdev->dev;
1351 up->port.type = PORT_OMAP;
1352 up->port.iotype = UPIO_MEM;
1353 up->port.irq = irq->start;
1354
1355 up->port.regshift = 2;
1356 up->port.fifosize = 64;
1357 up->port.ops = &serial_omap_pops;
1358 up->port.line = pdev->id;
1359
Govindraj.Redd70ad2011-10-11 14:55:41 +05301360 up->port.mapbase = mem->start;
1361 up->port.membase = ioremap(mem->start, resource_size(mem));
1362 if (!up->port.membase) {
1363 dev_err(&pdev->dev, "can't ioremap UART\n");
1364 ret = -ENOMEM;
1365 goto err;
1366 }
1367
Govindraj.Rb6126332010-09-27 20:20:49 +05301368 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301369 up->port.uartclk = omap_up_info->uartclk;
1370 up->uart_dma.uart_base = mem->start;
Govindraj.R94734742011-11-07 19:00:33 +05301371 up->errata = omap_up_info->errata;
Govindraj.Rb6126332010-09-27 20:20:49 +05301372
1373 if (omap_up_info->dma_enabled) {
1374 up->uart_dma.uart_dma_tx = dma_tx->start;
1375 up->uart_dma.uart_dma_rx = dma_rx->start;
1376 up->use_dma = 1;
Deepak Kc86845db2011-11-09 17:33:38 +05301377 up->uart_dma.rx_buf_size = omap_up_info->dma_rx_buf_size;
1378 up->uart_dma.rx_timeout = omap_up_info->dma_rx_timeout;
Govindraj.Rb6126332010-09-27 20:20:49 +05301379 spin_lock_init(&(up->uart_dma.tx_lock));
1380 spin_lock_init(&(up->uart_dma.rx_lock));
1381 up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
1382 up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
1383 }
1384
Govindraj.Rfcdca752011-02-28 18:12:23 +05301385 pm_runtime_use_autosuspend(&pdev->dev);
1386 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301387 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301388
1389 pm_runtime_irq_safe(&pdev->dev);
1390 pm_runtime_enable(&pdev->dev);
1391 pm_runtime_get_sync(&pdev->dev);
1392
Govindraj.Rb6126332010-09-27 20:20:49 +05301393 ui[pdev->id] = up;
1394 serial_omap_add_console_port(up);
1395
1396 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1397 if (ret != 0)
1398 goto do_release_region;
1399
Govindraj.Rfcdca752011-02-28 18:12:23 +05301400 pm_runtime_put(&pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301401 platform_set_drvdata(pdev, up);
1402 return 0;
1403err:
1404 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1405 pdev->id, __func__, ret);
1406do_release_region:
Joe Perches28f65c112011-06-09 09:13:32 -07001407 release_mem_region(mem->start, resource_size(mem));
Govindraj.Rb6126332010-09-27 20:20:49 +05301408 return ret;
1409}
1410
1411static int serial_omap_remove(struct platform_device *dev)
1412{
1413 struct uart_omap_port *up = platform_get_drvdata(dev);
1414
Govindraj.Rb6126332010-09-27 20:20:49 +05301415 if (up) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301416 pm_runtime_disable(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301417 uart_remove_one_port(&serial_omap_reg, &up->port);
1418 kfree(up);
1419 }
Govindraj.Rfcdca752011-02-28 18:12:23 +05301420
1421 platform_set_drvdata(dev, NULL);
Govindraj.Rb6126332010-09-27 20:20:49 +05301422 return 0;
1423}
1424
Govindraj.R94734742011-11-07 19:00:33 +05301425/*
1426 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1427 * The access to uart register after MDR1 Access
1428 * causes UART to corrupt data.
1429 *
1430 * Need a delay =
1431 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1432 * give 10 times as much
1433 */
1434static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1435{
1436 u8 timeout = 255;
1437
1438 serial_out(up, UART_OMAP_MDR1, mdr1);
1439 udelay(2);
1440 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1441 UART_FCR_CLEAR_RCVR);
1442 /*
1443 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1444 * TX_FIFO_E bit is 1.
1445 */
1446 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1447 (UART_LSR_THRE | UART_LSR_DR))) {
1448 timeout--;
1449 if (!timeout) {
1450 /* Should *never* happen. we warn and carry on */
1451 dev_crit(&up->pdev->dev, "Errata i202: timedout %x\n",
1452 serial_in(up, UART_LSR));
1453 break;
1454 }
1455 udelay(1);
1456 }
1457}
1458
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301459static void serial_omap_restore_context(struct uart_omap_port *up)
1460{
Govindraj.R94734742011-11-07 19:00:33 +05301461 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1462 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1463 else
1464 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1465
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301466 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1467 serial_out(up, UART_EFR, UART_EFR_ECB);
1468 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1469 serial_out(up, UART_IER, 0x0);
1470 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301471 serial_out(up, UART_DLL, up->dll);
1472 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301473 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1474 serial_out(up, UART_IER, up->ier);
1475 serial_out(up, UART_FCR, up->fcr);
1476 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1477 serial_out(up, UART_MCR, up->mcr);
1478 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301479 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301480 serial_out(up, UART_EFR, up->efr);
1481 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301482 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1483 serial_omap_mdr1_errataset(up, up->mdr1);
1484 else
1485 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301486}
1487
Govindraj.Rfcdca752011-02-28 18:12:23 +05301488#ifdef CONFIG_PM_RUNTIME
1489static int serial_omap_runtime_suspend(struct device *dev)
1490{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301491 struct uart_omap_port *up = dev_get_drvdata(dev);
1492 struct omap_uart_port_info *pdata = dev->platform_data;
1493
1494 if (!up)
1495 return -EINVAL;
1496
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301497 if (!pdata->enable_wakeup)
1498 return 0;
1499
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301500 if (pdata->get_context_loss_count)
1501 up->context_loss_cnt = pdata->get_context_loss_count(dev);
1502
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301503 if (device_may_wakeup(dev)) {
1504 if (!up->wakeups_enabled) {
1505 pdata->enable_wakeup(up->pdev, true);
1506 up->wakeups_enabled = true;
1507 }
1508 } else {
1509 if (up->wakeups_enabled) {
1510 pdata->enable_wakeup(up->pdev, false);
1511 up->wakeups_enabled = false;
1512 }
1513 }
1514
Govindraj.R94734742011-11-07 19:00:33 +05301515 /* Errata i291 */
1516 if (up->use_dma && pdata->set_forceidle &&
1517 (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
1518 pdata->set_forceidle(up->pdev);
1519
Govindraj.Rfcdca752011-02-28 18:12:23 +05301520 return 0;
1521}
1522
1523static int serial_omap_runtime_resume(struct device *dev)
1524{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301525 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301526 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301527
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301528 if (up) {
1529 if (pdata->get_context_loss_count) {
1530 u32 loss_cnt = pdata->get_context_loss_count(dev);
1531
1532 if (up->context_loss_cnt != loss_cnt)
1533 serial_omap_restore_context(up);
1534 }
Govindraj.R94734742011-11-07 19:00:33 +05301535
1536 /* Errata i291 */
1537 if (up->use_dma && pdata->set_noidle &&
1538 (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
1539 pdata->set_noidle(up->pdev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301540 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301541
Govindraj.Rfcdca752011-02-28 18:12:23 +05301542 return 0;
1543}
1544#endif
1545
1546static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1547 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1548 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1549 serial_omap_runtime_resume, NULL)
1550};
1551
Govindraj.Rb6126332010-09-27 20:20:49 +05301552static struct platform_driver serial_omap_driver = {
1553 .probe = serial_omap_probe,
1554 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301555 .driver = {
1556 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301557 .pm = &serial_omap_dev_pm_ops,
Govindraj.Rb6126332010-09-27 20:20:49 +05301558 },
1559};
1560
1561static int __init serial_omap_init(void)
1562{
1563 int ret;
1564
1565 ret = uart_register_driver(&serial_omap_reg);
1566 if (ret != 0)
1567 return ret;
1568 ret = platform_driver_register(&serial_omap_driver);
1569 if (ret != 0)
1570 uart_unregister_driver(&serial_omap_reg);
1571 return ret;
1572}
1573
1574static void __exit serial_omap_exit(void)
1575{
1576 platform_driver_unregister(&serial_omap_driver);
1577 uart_unregister_driver(&serial_omap_reg);
1578}
1579
1580module_init(serial_omap_init);
1581module_exit(serial_omap_exit);
1582
1583MODULE_DESCRIPTION("OMAP High Speed UART driver");
1584MODULE_LICENSE("GPL");
1585MODULE_AUTHOR("Texas Instruments Inc");