blob: fb148fa276781ef40d4844c7d4d686b1ee801a8b [file] [log] [blame]
Kukjin Kimf7d77072011-06-01 14:18:22 -07001/*
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09002 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09003 * http://www.samsung.com
4 *
Jaecheol Leea125a172012-01-07 20:18:35 +09005 * EXYNOS4210 - CPU frequency scaling support
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
Jaecheol Lee6c523c62012-01-07 20:18:39 +090012#include <linux/module.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090013#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/clk.h>
16#include <linux/io.h>
17#include <linux/slab.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090018#include <linux/cpufreq.h>
19
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090020#include <mach/regs-clock.h>
Jaecheol Leea125a172012-01-07 20:18:35 +090021#include <mach/cpufreq.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090022
Jaecheol Leea125a172012-01-07 20:18:35 +090023#define CPUFREQ_LEVEL_END L5
24
25static int max_support_idx = L0;
26static int min_support_idx = (CPUFREQ_LEVEL_END - 1);
27
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090028static struct clk *cpu_clk;
29static struct clk *moutcore;
30static struct clk *mout_mpll;
31static struct clk *mout_apll;
32
Jaecheol Lee27f805d2011-12-07 11:44:09 +090033struct cpufreq_clkdiv {
Jaecheol Leea125a172012-01-07 20:18:35 +090034 unsigned int index;
Jaecheol Lee27f805d2011-12-07 11:44:09 +090035 unsigned int clkdiv;
36};
37
Jaecheol Leea125a172012-01-07 20:18:35 +090038static unsigned int exynos4210_volt_table[CPUFREQ_LEVEL_END] = {
39 1250000, 1150000, 1050000, 975000, 950000,
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090040};
41
Jaecheol Lee27f805d2011-12-07 11:44:09 +090042
Jaecheol Leea125a172012-01-07 20:18:35 +090043static struct cpufreq_clkdiv exynos4210_clkdiv_table[CPUFREQ_LEVEL_END];
44
45static struct cpufreq_frequency_table exynos4210_freq_table[] = {
Jaecheol Leeba9d7802011-12-07 11:43:56 +090046 {L0, 1200*1000},
47 {L1, 1000*1000},
48 {L2, 800*1000},
49 {L3, 500*1000},
50 {L4, 200*1000},
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090051 {0, CPUFREQ_TABLE_END},
52};
53
Sangwook Jubf5ce052010-12-22 16:49:32 +090054static unsigned int clkdiv_cpu0[CPUFREQ_LEVEL_END][7] = {
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090055 /*
56 * Clock divider value for following
57 * { DIVCORE, DIVCOREM0, DIVCOREM1, DIVPERIPH,
58 * DIVATB, DIVPCLK_DBG, DIVAPLL }
59 */
60
Jaecheol Leeba9d7802011-12-07 11:43:56 +090061 /* ARM L0: 1200MHz */
62 { 0, 3, 7, 3, 4, 1, 7 },
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090063
Jaecheol Leeba9d7802011-12-07 11:43:56 +090064 /* ARM L1: 1000MHz */
65 { 0, 3, 7, 3, 4, 1, 7 },
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090066
Jaecheol Leeba9d7802011-12-07 11:43:56 +090067 /* ARM L2: 800MHz */
68 { 0, 3, 7, 3, 3, 1, 7 },
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090069
Jaecheol Leeba9d7802011-12-07 11:43:56 +090070 /* ARM L3: 500MHz */
71 { 0, 3, 7, 3, 3, 1, 7 },
72
73 /* ARM L4: 200MHz */
74 { 0, 1, 3, 1, 3, 1, 0 },
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090075};
76
Sangwook Jubf5ce052010-12-22 16:49:32 +090077static unsigned int clkdiv_cpu1[CPUFREQ_LEVEL_END][2] = {
78 /*
79 * Clock divider value for following
80 * { DIVCOPY, DIVHPM }
81 */
82
Jaecheol Leeba9d7802011-12-07 11:43:56 +090083 /* ARM L0: 1200MHz */
84 { 5, 0 },
85
86 /* ARM L1: 1000MHz */
87 { 4, 0 },
88
89 /* ARM L2: 800MHz */
Sangwook Jubf5ce052010-12-22 16:49:32 +090090 { 3, 0 },
91
Jaecheol Leeba9d7802011-12-07 11:43:56 +090092 /* ARM L3: 500MHz */
Sangwook Jubf5ce052010-12-22 16:49:32 +090093 { 3, 0 },
94
Jaecheol Leeba9d7802011-12-07 11:43:56 +090095 /* ARM L4: 200MHz */
Sangwook Jubf5ce052010-12-22 16:49:32 +090096 { 3, 0 },
97};
98
Jaecheol Leea125a172012-01-07 20:18:35 +090099static unsigned int exynos4210_apll_pms_table[CPUFREQ_LEVEL_END] = {
Jaecheol Leeba9d7802011-12-07 11:43:56 +0900100 /* APLL FOUT L0: 1200MHz */
101 ((150 << 16) | (3 << 8) | 1),
102
103 /* APLL FOUT L1: 1000MHz */
Sangwook Jubf5ce052010-12-22 16:49:32 +0900104 ((250 << 16) | (6 << 8) | 1),
105
Jaecheol Leeba9d7802011-12-07 11:43:56 +0900106 /* APLL FOUT L2: 800MHz */
Sangwook Jubf5ce052010-12-22 16:49:32 +0900107 ((200 << 16) | (6 << 8) | 1),
108
Jaecheol Leeba9d7802011-12-07 11:43:56 +0900109 /* APLL FOUT L3: 500MHz */
110 ((250 << 16) | (6 << 8) | 2),
Sangwook Jubf5ce052010-12-22 16:49:32 +0900111
Jaecheol Leeba9d7802011-12-07 11:43:56 +0900112 /* APLL FOUT L4: 200MHz */
113 ((200 << 16) | (6 << 8) | 3),
Sangwook Jubf5ce052010-12-22 16:49:32 +0900114};
115
Jaecheol Leea125a172012-01-07 20:18:35 +0900116static void exynos4210_set_clkdiv(unsigned int div_index)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900117{
118 unsigned int tmp;
119
120 /* Change Divider - CPU0 */
121
Jaecheol Leea125a172012-01-07 20:18:35 +0900122 tmp = exynos4210_clkdiv_table[div_index].clkdiv;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900123
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900124 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900125
126 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900127 tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900128 } while (tmp & 0x1111111);
129
Sangwook Jubf5ce052010-12-22 16:49:32 +0900130 /* Change Divider - CPU1 */
131
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900132 tmp = __raw_readl(EXYNOS4_CLKDIV_CPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900133
134 tmp &= ~((0x7 << 4) | 0x7);
135
136 tmp |= ((clkdiv_cpu1[div_index][0] << 4) |
137 (clkdiv_cpu1[div_index][1] << 0));
138
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900139 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900140
141 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900142 tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900143 } while (tmp & 0x11);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900144}
145
Jaecheol Leea125a172012-01-07 20:18:35 +0900146static void exynos4210_set_apll(unsigned int index)
Sangwook Jubf5ce052010-12-22 16:49:32 +0900147{
148 unsigned int tmp;
149
150 /* 1. MUX_CORE_SEL = MPLL, ARMCLK uses MPLL for lock time */
151 clk_set_parent(moutcore, mout_mpll);
152
153 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900154 tmp = (__raw_readl(EXYNOS4_CLKMUX_STATCPU)
155 >> EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900156 tmp &= 0x7;
157 } while (tmp != 0x2);
158
159 /* 2. Set APLL Lock time */
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900160 __raw_writel(EXYNOS4_APLL_LOCKTIME, EXYNOS4_APLL_LOCK);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900161
162 /* 3. Change PLL PMS values */
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900163 tmp = __raw_readl(EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900164 tmp &= ~((0x3ff << 16) | (0x3f << 8) | (0x7 << 0));
Jaecheol Leea125a172012-01-07 20:18:35 +0900165 tmp |= exynos4210_apll_pms_table[index];
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900166 __raw_writel(tmp, EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900167
168 /* 4. wait_lock_time */
169 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900170 tmp = __raw_readl(EXYNOS4_APLL_CON0);
171 } while (!(tmp & (0x1 << EXYNOS4_APLLCON0_LOCKED_SHIFT)));
Sangwook Jubf5ce052010-12-22 16:49:32 +0900172
173 /* 5. MUX_CORE_SEL = APLL */
174 clk_set_parent(moutcore, mout_apll);
175
176 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900177 tmp = __raw_readl(EXYNOS4_CLKMUX_STATCPU);
178 tmp &= EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK;
179 } while (tmp != (0x1 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT));
Sangwook Jubf5ce052010-12-22 16:49:32 +0900180}
181
Jaecheol Leea125a172012-01-07 20:18:35 +0900182bool exynos4210_pms_change(unsigned int old_index, unsigned int new_index)
183{
184 unsigned int old_pm = (exynos4210_apll_pms_table[old_index] >> 8);
185 unsigned int new_pm = (exynos4210_apll_pms_table[new_index] >> 8);
186
187 return (old_pm == new_pm) ? 0 : 1;
188}
189
190static void exynos4210_set_frequency(unsigned int old_index,
191 unsigned int new_index)
Sangwook Jubf5ce052010-12-22 16:49:32 +0900192{
193 unsigned int tmp;
194
195 if (old_index > new_index) {
Jaecheol Leea125a172012-01-07 20:18:35 +0900196 if (!exynos4210_pms_change(old_index, new_index)) {
Sangwook Jubf5ce052010-12-22 16:49:32 +0900197 /* 1. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900198 exynos4210_set_clkdiv(new_index);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900199
200 /* 2. Change just s value in apll m,p,s value */
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900201 tmp = __raw_readl(EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900202 tmp &= ~(0x7 << 0);
Jaecheol Leea125a172012-01-07 20:18:35 +0900203 tmp |= (exynos4210_apll_pms_table[new_index] & 0x7);
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900204 __raw_writel(tmp, EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900205 } else {
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900206 /* Clock Configuration Procedure */
207 /* 1. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900208 exynos4210_set_clkdiv(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900209 /* 2. Change the apll m,p,s value */
Jaecheol Leea125a172012-01-07 20:18:35 +0900210 exynos4210_set_apll(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900211 }
212 } else if (old_index < new_index) {
Jaecheol Leea125a172012-01-07 20:18:35 +0900213 if (!exynos4210_pms_change(old_index, new_index)) {
Sangwook Jubf5ce052010-12-22 16:49:32 +0900214 /* 1. Change just s value in apll m,p,s value */
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900215 tmp = __raw_readl(EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900216 tmp &= ~(0x7 << 0);
Jaecheol Leea125a172012-01-07 20:18:35 +0900217 tmp |= (exynos4210_apll_pms_table[new_index] & 0x7);
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900218 __raw_writel(tmp, EXYNOS4_APLL_CON0);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900219
220 /* 2. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900221 exynos4210_set_clkdiv(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900222 } else {
223 /* Clock Configuration Procedure */
224 /* 1. Change the apll m,p,s value */
Jaecheol Leea125a172012-01-07 20:18:35 +0900225 exynos4210_set_apll(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900226 /* 2. Change the system clock divider values */
Jaecheol Leea125a172012-01-07 20:18:35 +0900227 exynos4210_set_clkdiv(new_index);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900228 }
229 }
230}
231
Jaecheol Leea125a172012-01-07 20:18:35 +0900232int exynos4210_cpufreq_init(struct exynos_dvfs_info *info)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900233{
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900234 int i;
235 unsigned int tmp;
Jaecheol Leea125a172012-01-07 20:18:35 +0900236 unsigned long rate;
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900237
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900238 cpu_clk = clk_get(NULL, "armclk");
239 if (IS_ERR(cpu_clk))
240 return PTR_ERR(cpu_clk);
241
242 moutcore = clk_get(NULL, "moutcore");
243 if (IS_ERR(moutcore))
Jaecheol Leea125a172012-01-07 20:18:35 +0900244 goto err_moutcore;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900245
246 mout_mpll = clk_get(NULL, "mout_mpll");
247 if (IS_ERR(mout_mpll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900248 goto err_mout_mpll;
249
250 rate = clk_get_rate(mout_mpll) / 1000;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900251
252 mout_apll = clk_get(NULL, "mout_apll");
253 if (IS_ERR(mout_apll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900254 goto err_mout_apll;
MyungJoo Ham0073f532011-08-18 19:45:16 +0900255
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900256 tmp = __raw_readl(EXYNOS4_CLKDIV_CPU);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900257
258 for (i = L0; i < CPUFREQ_LEVEL_END; i++) {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900259 tmp &= ~(EXYNOS4_CLKDIV_CPU0_CORE_MASK |
260 EXYNOS4_CLKDIV_CPU0_COREM0_MASK |
261 EXYNOS4_CLKDIV_CPU0_COREM1_MASK |
262 EXYNOS4_CLKDIV_CPU0_PERIPH_MASK |
263 EXYNOS4_CLKDIV_CPU0_ATB_MASK |
264 EXYNOS4_CLKDIV_CPU0_PCLKDBG_MASK |
265 EXYNOS4_CLKDIV_CPU0_APLL_MASK);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900266
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900267 tmp |= ((clkdiv_cpu0[i][0] << EXYNOS4_CLKDIV_CPU0_CORE_SHIFT) |
268 (clkdiv_cpu0[i][1] << EXYNOS4_CLKDIV_CPU0_COREM0_SHIFT) |
269 (clkdiv_cpu0[i][2] << EXYNOS4_CLKDIV_CPU0_COREM1_SHIFT) |
270 (clkdiv_cpu0[i][3] << EXYNOS4_CLKDIV_CPU0_PERIPH_SHIFT) |
271 (clkdiv_cpu0[i][4] << EXYNOS4_CLKDIV_CPU0_ATB_SHIFT) |
272 (clkdiv_cpu0[i][5] << EXYNOS4_CLKDIV_CPU0_PCLKDBG_SHIFT) |
273 (clkdiv_cpu0[i][6] << EXYNOS4_CLKDIV_CPU0_APLL_SHIFT));
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900274
Jaecheol Leea125a172012-01-07 20:18:35 +0900275 exynos4210_clkdiv_table[i].clkdiv = tmp;
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900276 }
277
Jaecheol Leea125a172012-01-07 20:18:35 +0900278 info->mpll_freq_khz = rate;
279 info->pm_lock_idx = L2;
280 info->pll_safe_idx = L2;
281 info->max_support_idx = max_support_idx;
282 info->min_support_idx = min_support_idx;
283 info->cpu_clk = cpu_clk;
284 info->volt_table = exynos4210_volt_table;
285 info->freq_table = exynos4210_freq_table;
286 info->set_freq = exynos4210_set_frequency;
287 info->need_apll_change = exynos4210_pms_change;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900288
Jaecheol Leea125a172012-01-07 20:18:35 +0900289 return 0;
290
291err_mout_apll:
292 if (!IS_ERR(mout_mpll))
293 clk_put(mout_mpll);
294err_mout_mpll:
295 if (!IS_ERR(moutcore))
296 clk_put(moutcore);
297err_moutcore:
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900298 if (!IS_ERR(cpu_clk))
299 clk_put(cpu_clk);
300
Jaecheol Leea125a172012-01-07 20:18:35 +0900301 pr_debug("%s: failed initialization\n", __func__);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900302 return -EINVAL;
303}
Jaecheol Leea125a172012-01-07 20:18:35 +0900304EXPORT_SYMBOL(exynos4210_cpufreq_init);