blob: a1c8754f52cf1b523c3da1bb9e572dc084ddde0b [file] [log] [blame]
Grant Likelyc103de22011-06-04 18:38:28 -06001/*
2 * Moorestown platform Langwell chip GPIO driver
3 *
Alek Du8bf02612009-09-22 16:46:36 -07004 * Copyright (c) 2008 - 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20/* Supports:
21 * Moorestown platform Langwell chip.
Alek Du8081c842010-05-26 14:42:25 -070022 * Medfield platform Penwell chip.
Alan Cox72b43792010-10-27 15:33:23 -070023 * Whitney point.
Alek Du8bf02612009-09-22 16:46:36 -070024 */
25
26#include <linux/module.h>
27#include <linux/pci.h>
Alan Cox72b43792010-10-27 15:33:23 -070028#include <linux/platform_device.h>
Alek Du8bf02612009-09-22 16:46:36 -070029#include <linux/kernel.h>
30#include <linux/delay.h>
31#include <linux/stddef.h>
32#include <linux/interrupt.h>
33#include <linux/init.h>
34#include <linux/irq.h>
35#include <linux/io.h>
36#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Kristen Carlson Accardi78128032011-05-10 14:23:45 +010038#include <linux/pm_runtime.h>
Mika Westerberg465f2bd2012-05-02 11:15:50 +030039#include <linux/irqdomain.h>
Alek Du8bf02612009-09-22 16:46:36 -070040
Alek Du8081c842010-05-26 14:42:25 -070041/*
42 * Langwell chip has 64 pins and thus there are 2 32bit registers to control
43 * each feature, while Penwell chip has 96 pins for each block, and need 3 32bit
44 * registers to control them, so we only define the order here instead of a
45 * structure, to get a bit offset for a pin (use GPDR as an example):
46 *
47 * nreg = ngpio / 32;
48 * reg = offset / 32;
49 * bit = offset % 32;
50 * reg_addr = reg_base + GPDR * nreg * 4 + reg * 4;
51 *
52 * so the bit of reg_addr is to control pin offset's GPDR feature
53*/
54
55enum GPIO_REG {
56 GPLR = 0, /* pin level read-only */
57 GPDR, /* pin direction */
58 GPSR, /* pin set */
59 GPCR, /* pin clear */
60 GRER, /* rising edge detect */
61 GFER, /* falling edge detect */
62 GEDR, /* edge detect result */
Adrian Hunter8c0f7b12011-10-03 14:36:07 +030063 GAFR, /* alt function */
Alek Du8bf02612009-09-22 16:46:36 -070064};
65
66struct lnw_gpio {
67 struct gpio_chip chip;
Alek Du8081c842010-05-26 14:42:25 -070068 void *reg_base;
Alek Du8bf02612009-09-22 16:46:36 -070069 spinlock_t lock;
Kristen Carlson Accardi78128032011-05-10 14:23:45 +010070 struct pci_dev *pdev;
Mika Westerberg465f2bd2012-05-02 11:15:50 +030071 struct irq_domain *domain;
Alek Du8bf02612009-09-22 16:46:36 -070072};
73
Alek Du8081c842010-05-26 14:42:25 -070074static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned offset,
75 enum GPIO_REG reg_type)
Alek Du8bf02612009-09-22 16:46:36 -070076{
77 struct lnw_gpio *lnw = container_of(chip, struct lnw_gpio, chip);
Alek Du8081c842010-05-26 14:42:25 -070078 unsigned nreg = chip->ngpio / 32;
Alek Du8bf02612009-09-22 16:46:36 -070079 u8 reg = offset / 32;
Alek Du8081c842010-05-26 14:42:25 -070080 void __iomem *ptr;
Alek Du8bf02612009-09-22 16:46:36 -070081
Alek Du8081c842010-05-26 14:42:25 -070082 ptr = (void __iomem *)(lnw->reg_base + reg_type * nreg * 4 + reg * 4);
83 return ptr;
84}
85
Adrian Hunter8c0f7b12011-10-03 14:36:07 +030086static void __iomem *gpio_reg_2bit(struct gpio_chip *chip, unsigned offset,
87 enum GPIO_REG reg_type)
88{
89 struct lnw_gpio *lnw = container_of(chip, struct lnw_gpio, chip);
90 unsigned nreg = chip->ngpio / 32;
91 u8 reg = offset / 16;
92 void __iomem *ptr;
93
94 ptr = (void __iomem *)(lnw->reg_base + reg_type * nreg * 4 + reg * 4);
95 return ptr;
96}
97
98static int lnw_gpio_request(struct gpio_chip *chip, unsigned offset)
99{
100 void __iomem *gafr = gpio_reg_2bit(chip, offset, GAFR);
101 u32 value = readl(gafr);
102 int shift = (offset % 16) << 1, af = (value >> shift) & 3;
103
104 if (af) {
105 value &= ~(3 << shift);
106 writel(value, gafr);
107 }
108 return 0;
109}
110
Alek Du8081c842010-05-26 14:42:25 -0700111static int lnw_gpio_get(struct gpio_chip *chip, unsigned offset)
112{
113 void __iomem *gplr = gpio_reg(chip, offset, GPLR);
114
Alek Du8bf02612009-09-22 16:46:36 -0700115 return readl(gplr) & BIT(offset % 32);
116}
117
118static void lnw_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
119{
Alek Du8bf02612009-09-22 16:46:36 -0700120 void __iomem *gpsr, *gpcr;
121
122 if (value) {
Alek Du8081c842010-05-26 14:42:25 -0700123 gpsr = gpio_reg(chip, offset, GPSR);
Alek Du8bf02612009-09-22 16:46:36 -0700124 writel(BIT(offset % 32), gpsr);
125 } else {
Alek Du8081c842010-05-26 14:42:25 -0700126 gpcr = gpio_reg(chip, offset, GPCR);
Alek Du8bf02612009-09-22 16:46:36 -0700127 writel(BIT(offset % 32), gpcr);
128 }
129}
130
131static int lnw_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
132{
133 struct lnw_gpio *lnw = container_of(chip, struct lnw_gpio, chip);
Alek Du8081c842010-05-26 14:42:25 -0700134 void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
Alek Du8bf02612009-09-22 16:46:36 -0700135 u32 value;
136 unsigned long flags;
Alek Du8bf02612009-09-22 16:46:36 -0700137
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100138 if (lnw->pdev)
139 pm_runtime_get(&lnw->pdev->dev);
140
Alek Du8bf02612009-09-22 16:46:36 -0700141 spin_lock_irqsave(&lnw->lock, flags);
142 value = readl(gpdr);
143 value &= ~BIT(offset % 32);
144 writel(value, gpdr);
145 spin_unlock_irqrestore(&lnw->lock, flags);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100146
147 if (lnw->pdev)
148 pm_runtime_put(&lnw->pdev->dev);
149
Alek Du8bf02612009-09-22 16:46:36 -0700150 return 0;
151}
152
153static int lnw_gpio_direction_output(struct gpio_chip *chip,
154 unsigned offset, int value)
155{
156 struct lnw_gpio *lnw = container_of(chip, struct lnw_gpio, chip);
Alek Du8081c842010-05-26 14:42:25 -0700157 void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
Alek Du8bf02612009-09-22 16:46:36 -0700158 unsigned long flags;
Alek Du8bf02612009-09-22 16:46:36 -0700159
160 lnw_gpio_set(chip, offset, value);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100161
162 if (lnw->pdev)
163 pm_runtime_get(&lnw->pdev->dev);
164
Alek Du8bf02612009-09-22 16:46:36 -0700165 spin_lock_irqsave(&lnw->lock, flags);
166 value = readl(gpdr);
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700167 value |= BIT(offset % 32);
Alek Du8bf02612009-09-22 16:46:36 -0700168 writel(value, gpdr);
169 spin_unlock_irqrestore(&lnw->lock, flags);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100170
171 if (lnw->pdev)
172 pm_runtime_put(&lnw->pdev->dev);
173
Alek Du8bf02612009-09-22 16:46:36 -0700174 return 0;
175}
176
177static int lnw_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
178{
179 struct lnw_gpio *lnw = container_of(chip, struct lnw_gpio, chip);
Mika Westerberg465f2bd2012-05-02 11:15:50 +0300180 return irq_create_mapping(lnw->domain, offset);
Alek Du8bf02612009-09-22 16:46:36 -0700181}
182
Lennert Buytenhek5ffd72c2011-01-12 17:00:13 -0800183static int lnw_irq_type(struct irq_data *d, unsigned type)
Alek Du8bf02612009-09-22 16:46:36 -0700184{
Lennert Buytenhek5ffd72c2011-01-12 17:00:13 -0800185 struct lnw_gpio *lnw = irq_data_get_irq_chip_data(d);
Mika Westerberg465f2bd2012-05-02 11:15:50 +0300186 u32 gpio = irqd_to_hwirq(d);
Alek Du8bf02612009-09-22 16:46:36 -0700187 unsigned long flags;
188 u32 value;
Alek Du8081c842010-05-26 14:42:25 -0700189 void __iomem *grer = gpio_reg(&lnw->chip, gpio, GRER);
190 void __iomem *gfer = gpio_reg(&lnw->chip, gpio, GFER);
Alek Du8bf02612009-09-22 16:46:36 -0700191
Roel Kluin4efec622009-12-15 16:46:18 -0800192 if (gpio >= lnw->chip.ngpio)
Alek Du8bf02612009-09-22 16:46:36 -0700193 return -EINVAL;
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100194
195 if (lnw->pdev)
196 pm_runtime_get(&lnw->pdev->dev);
197
Alek Du8bf02612009-09-22 16:46:36 -0700198 spin_lock_irqsave(&lnw->lock, flags);
199 if (type & IRQ_TYPE_EDGE_RISING)
200 value = readl(grer) | BIT(gpio % 32);
201 else
202 value = readl(grer) & (~BIT(gpio % 32));
203 writel(value, grer);
204
205 if (type & IRQ_TYPE_EDGE_FALLING)
206 value = readl(gfer) | BIT(gpio % 32);
207 else
208 value = readl(gfer) & (~BIT(gpio % 32));
209 writel(value, gfer);
210 spin_unlock_irqrestore(&lnw->lock, flags);
211
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100212 if (lnw->pdev)
213 pm_runtime_put(&lnw->pdev->dev);
214
Alek Du8bf02612009-09-22 16:46:36 -0700215 return 0;
Andrew Mortonfd0574c2010-10-27 15:33:22 -0700216}
Alek Du8bf02612009-09-22 16:46:36 -0700217
Lennert Buytenhek5ffd72c2011-01-12 17:00:13 -0800218static void lnw_irq_unmask(struct irq_data *d)
Alek Du8bf02612009-09-22 16:46:36 -0700219{
Andrew Mortonfd0574c2010-10-27 15:33:22 -0700220}
Alek Du8bf02612009-09-22 16:46:36 -0700221
Lennert Buytenhek5ffd72c2011-01-12 17:00:13 -0800222static void lnw_irq_mask(struct irq_data *d)
Alek Du8bf02612009-09-22 16:46:36 -0700223{
Andrew Mortonfd0574c2010-10-27 15:33:22 -0700224}
Alek Du8bf02612009-09-22 16:46:36 -0700225
226static struct irq_chip lnw_irqchip = {
227 .name = "LNW-GPIO",
Lennert Buytenhek5ffd72c2011-01-12 17:00:13 -0800228 .irq_mask = lnw_irq_mask,
229 .irq_unmask = lnw_irq_unmask,
230 .irq_set_type = lnw_irq_type,
Alek Du8bf02612009-09-22 16:46:36 -0700231};
232
Alek Du8081c842010-05-26 14:42:25 -0700233static DEFINE_PCI_DEVICE_TABLE(lnw_gpio_ids) = { /* pin number */
234 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080f), .driver_data = 64 },
235 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081f), .driver_data = 96 },
236 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081a), .driver_data = 96 },
Alek Du8bf02612009-09-22 16:46:36 -0700237 { 0, }
238};
239MODULE_DEVICE_TABLE(pci, lnw_gpio_ids);
240
241static void lnw_irq_handler(unsigned irq, struct irq_desc *desc)
242{
Thomas Gleixner20e2aa92011-03-17 19:32:49 +0000243 struct irq_data *data = irq_desc_get_irq_data(desc);
244 struct lnw_gpio *lnw = irq_data_get_irq_handler_data(data);
245 struct irq_chip *chip = irq_data_get_irq_chip(data);
Thomas Gleixner84bead62011-03-17 19:32:58 +0000246 u32 base, gpio, mask;
Thomas Gleixner732063b2011-03-17 19:32:55 +0000247 unsigned long pending;
Alek Du8bf02612009-09-22 16:46:36 -0700248 void __iomem *gedr;
Alek Du8bf02612009-09-22 16:46:36 -0700249
250 /* check GPIO controller to check which pin triggered the interrupt */
Alek Du8081c842010-05-26 14:42:25 -0700251 for (base = 0; base < lnw->chip.ngpio; base += 32) {
252 gedr = gpio_reg(&lnw->chip, base, GEDR);
Mika Westerbergc8f925b2012-05-10 13:01:22 +0300253 while ((pending = readl(gedr))) {
Mathias Nyman2345b202011-07-08 10:02:18 +0100254 gpio = __ffs(pending);
Thomas Gleixner84bead62011-03-17 19:32:58 +0000255 mask = BIT(gpio);
Thomas Gleixner84bead62011-03-17 19:32:58 +0000256 /* Clear before handling so we can't lose an edge */
257 writel(mask, gedr);
Mika Westerberg465f2bd2012-05-02 11:15:50 +0300258 generic_handle_irq(irq_find_mapping(lnw->domain,
259 base + gpio));
Thomas Gleixner732063b2011-03-17 19:32:55 +0000260 }
Alek Du8bf02612009-09-22 16:46:36 -0700261 }
Feng Tang0766d202011-01-25 15:07:15 -0800262
Thomas Gleixner20e2aa92011-03-17 19:32:49 +0000263 chip->irq_eoi(data);
Alek Du8bf02612009-09-22 16:46:36 -0700264}
265
Mika Westerbergf5f93112012-04-05 12:15:17 +0300266static void lnw_irq_init_hw(struct lnw_gpio *lnw)
267{
268 void __iomem *reg;
269 unsigned base;
270
271 for (base = 0; base < lnw->chip.ngpio; base += 32) {
272 /* Clear the rising-edge detect register */
273 reg = gpio_reg(&lnw->chip, base, GRER);
274 writel(0, reg);
275 /* Clear the falling-edge detect register */
276 reg = gpio_reg(&lnw->chip, base, GFER);
277 writel(0, reg);
278 /* Clear the edge detect status register */
279 reg = gpio_reg(&lnw->chip, base, GEDR);
280 writel(~0, reg);
281 }
282}
283
Mika Westerberg465f2bd2012-05-02 11:15:50 +0300284static int lnw_gpio_irq_map(struct irq_domain *d, unsigned int virq,
285 irq_hw_number_t hw)
286{
287 struct lnw_gpio *lnw = d->host_data;
288
289 irq_set_chip_and_handler_name(virq, &lnw_irqchip, handle_simple_irq,
290 "demux");
291 irq_set_chip_data(virq, lnw);
292 irq_set_irq_type(virq, IRQ_TYPE_NONE);
293
294 return 0;
295}
296
297static const struct irq_domain_ops lnw_gpio_irq_ops = {
298 .map = lnw_gpio_irq_map,
299 .xlate = irq_domain_xlate_twocell,
300};
301
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100302#ifdef CONFIG_PM
303static int lnw_gpio_runtime_resume(struct device *dev)
304{
305 return 0;
306}
307
308static int lnw_gpio_runtime_suspend(struct device *dev)
309{
310 return 0;
311}
312
313static int lnw_gpio_runtime_idle(struct device *dev)
314{
315 int err = pm_schedule_suspend(dev, 500);
316
317 if (!err)
318 return 0;
319
320 return -EBUSY;
321}
322
323#else
324#define lnw_gpio_runtime_suspend NULL
325#define lnw_gpio_runtime_resume NULL
326#define lnw_gpio_runtime_idle NULL
327#endif
328
329static const struct dev_pm_ops lnw_gpio_pm_ops = {
330 .runtime_suspend = lnw_gpio_runtime_suspend,
331 .runtime_resume = lnw_gpio_runtime_resume,
332 .runtime_idle = lnw_gpio_runtime_idle,
333};
334
Alek Du8bf02612009-09-22 16:46:36 -0700335static int __devinit lnw_gpio_probe(struct pci_dev *pdev,
336 const struct pci_device_id *id)
337{
338 void *base;
Alek Du8bf02612009-09-22 16:46:36 -0700339 resource_size_t start, len;
340 struct lnw_gpio *lnw;
Alek Du8bf02612009-09-22 16:46:36 -0700341 u32 gpio_base;
342 int retval = 0;
Mika Westerbergb3e35af2012-04-05 12:15:16 +0300343 int ngpio = id->driver_data;
Alek Du8bf02612009-09-22 16:46:36 -0700344
345 retval = pci_enable_device(pdev);
346 if (retval)
Mika Westerberg8302c742012-04-05 12:15:15 +0300347 return retval;
Alek Du8bf02612009-09-22 16:46:36 -0700348
349 retval = pci_request_regions(pdev, "langwell_gpio");
350 if (retval) {
351 dev_err(&pdev->dev, "error requesting resources\n");
352 goto err2;
353 }
Mika Westerberg465f2bd2012-05-02 11:15:50 +0300354 /* get the gpio_base from bar1 */
Alek Du8bf02612009-09-22 16:46:36 -0700355 start = pci_resource_start(pdev, 1);
356 len = pci_resource_len(pdev, 1);
357 base = ioremap_nocache(start, len);
358 if (!base) {
359 dev_err(&pdev->dev, "error mapping bar1\n");
360 goto err3;
361 }
Alek Du8bf02612009-09-22 16:46:36 -0700362 gpio_base = *((u32 *)base + 1);
363 /* release the IO mapping, since we already get the info from bar1 */
364 iounmap(base);
365 /* get the register base from bar0 */
366 start = pci_resource_start(pdev, 0);
367 len = pci_resource_len(pdev, 0);
Mika Westerberg8302c742012-04-05 12:15:15 +0300368 base = devm_ioremap_nocache(&pdev->dev, start, len);
Alek Du8bf02612009-09-22 16:46:36 -0700369 if (!base) {
370 dev_err(&pdev->dev, "error mapping bar0\n");
371 retval = -EFAULT;
372 goto err3;
373 }
374
Mika Westerberg8302c742012-04-05 12:15:15 +0300375 lnw = devm_kzalloc(&pdev->dev, sizeof(struct lnw_gpio), GFP_KERNEL);
Alek Du8bf02612009-09-22 16:46:36 -0700376 if (!lnw) {
377 dev_err(&pdev->dev, "can't allocate langwell_gpio chip data\n");
378 retval = -ENOMEM;
Mika Westerberg8302c742012-04-05 12:15:15 +0300379 goto err3;
Alek Du8bf02612009-09-22 16:46:36 -0700380 }
Mika Westerbergb3e35af2012-04-05 12:15:16 +0300381
Mika Westerberg465f2bd2012-05-02 11:15:50 +0300382 lnw->domain = irq_domain_add_linear(pdev->dev.of_node, ngpio,
383 &lnw_gpio_irq_ops, lnw);
384 if (!lnw->domain)
Mika Westerbergb3e35af2012-04-05 12:15:16 +0300385 goto err3;
Mika Westerbergb3e35af2012-04-05 12:15:16 +0300386
Alek Du8bf02612009-09-22 16:46:36 -0700387 lnw->reg_base = base;
Alek Du8bf02612009-09-22 16:46:36 -0700388 lnw->chip.label = dev_name(&pdev->dev);
Adrian Hunter8c0f7b12011-10-03 14:36:07 +0300389 lnw->chip.request = lnw_gpio_request;
Alek Du8bf02612009-09-22 16:46:36 -0700390 lnw->chip.direction_input = lnw_gpio_direction_input;
391 lnw->chip.direction_output = lnw_gpio_direction_output;
392 lnw->chip.get = lnw_gpio_get;
393 lnw->chip.set = lnw_gpio_set;
394 lnw->chip.to_irq = lnw_gpio_to_irq;
395 lnw->chip.base = gpio_base;
Mika Westerbergb3e35af2012-04-05 12:15:16 +0300396 lnw->chip.ngpio = ngpio;
Alek Du8bf02612009-09-22 16:46:36 -0700397 lnw->chip.can_sleep = 0;
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100398 lnw->pdev = pdev;
Alek Du8bf02612009-09-22 16:46:36 -0700399 pci_set_drvdata(pdev, lnw);
400 retval = gpiochip_add(&lnw->chip);
401 if (retval) {
402 dev_err(&pdev->dev, "langwell gpiochip_add error %d\n", retval);
Mika Westerberg465f2bd2012-05-02 11:15:50 +0300403 goto err3;
Alek Du8bf02612009-09-22 16:46:36 -0700404 }
Mika Westerbergf5f93112012-04-05 12:15:17 +0300405
406 lnw_irq_init_hw(lnw);
407
Thomas Gleixner674db902011-03-17 19:32:52 +0000408 irq_set_handler_data(pdev->irq, lnw);
409 irq_set_chained_handler(pdev->irq, lnw_irq_handler);
Alek Du8bf02612009-09-22 16:46:36 -0700410
411 spin_lock_init(&lnw->lock);
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100412
413 pm_runtime_put_noidle(&pdev->dev);
414 pm_runtime_allow(&pdev->dev);
415
Mika Westerberg8302c742012-04-05 12:15:15 +0300416 return 0;
417
Alek Du8bf02612009-09-22 16:46:36 -0700418err3:
419 pci_release_regions(pdev);
420err2:
421 pci_disable_device(pdev);
Alek Du8bf02612009-09-22 16:46:36 -0700422 return retval;
423}
424
425static struct pci_driver lnw_gpio_driver = {
426 .name = "langwell_gpio",
427 .id_table = lnw_gpio_ids,
428 .probe = lnw_gpio_probe,
Kristen Carlson Accardi78128032011-05-10 14:23:45 +0100429 .driver = {
430 .pm = &lnw_gpio_pm_ops,
431 },
Alek Du8bf02612009-09-22 16:46:36 -0700432};
433
Alan Cox72b43792010-10-27 15:33:23 -0700434
435static int __devinit wp_gpio_probe(struct platform_device *pdev)
436{
437 struct lnw_gpio *lnw;
438 struct gpio_chip *gc;
439 struct resource *rc;
440 int retval = 0;
441
442 rc = platform_get_resource(pdev, IORESOURCE_MEM, 0);
443 if (!rc)
444 return -EINVAL;
445
446 lnw = kzalloc(sizeof(struct lnw_gpio), GFP_KERNEL);
447 if (!lnw) {
448 dev_err(&pdev->dev,
449 "can't allocate whitneypoint_gpio chip data\n");
450 return -ENOMEM;
451 }
452 lnw->reg_base = ioremap_nocache(rc->start, resource_size(rc));
453 if (lnw->reg_base == NULL) {
454 retval = -EINVAL;
455 goto err_kmalloc;
456 }
457 spin_lock_init(&lnw->lock);
458 gc = &lnw->chip;
459 gc->label = dev_name(&pdev->dev);
460 gc->owner = THIS_MODULE;
461 gc->direction_input = lnw_gpio_direction_input;
462 gc->direction_output = lnw_gpio_direction_output;
463 gc->get = lnw_gpio_get;
464 gc->set = lnw_gpio_set;
465 gc->to_irq = NULL;
466 gc->base = 0;
467 gc->ngpio = 64;
468 gc->can_sleep = 0;
469 retval = gpiochip_add(gc);
470 if (retval) {
471 dev_err(&pdev->dev, "whitneypoint gpiochip_add error %d\n",
472 retval);
473 goto err_ioremap;
474 }
475 platform_set_drvdata(pdev, lnw);
476 return 0;
477err_ioremap:
478 iounmap(lnw->reg_base);
479err_kmalloc:
480 kfree(lnw);
481 return retval;
482}
483
484static int __devexit wp_gpio_remove(struct platform_device *pdev)
485{
486 struct lnw_gpio *lnw = platform_get_drvdata(pdev);
487 int err;
488 err = gpiochip_remove(&lnw->chip);
489 if (err)
490 dev_err(&pdev->dev, "failed to remove gpio_chip.\n");
491 iounmap(lnw->reg_base);
492 kfree(lnw);
493 platform_set_drvdata(pdev, NULL);
494 return 0;
495}
496
497static struct platform_driver wp_gpio_driver = {
498 .probe = wp_gpio_probe,
499 .remove = __devexit_p(wp_gpio_remove),
500 .driver = {
501 .name = "wp_gpio",
502 .owner = THIS_MODULE,
503 },
504};
505
Alek Du8bf02612009-09-22 16:46:36 -0700506static int __init lnw_gpio_init(void)
507{
Alan Cox72b43792010-10-27 15:33:23 -0700508 int ret;
509 ret = pci_register_driver(&lnw_gpio_driver);
510 if (ret < 0)
511 return ret;
512 ret = platform_driver_register(&wp_gpio_driver);
513 if (ret < 0)
514 pci_unregister_driver(&lnw_gpio_driver);
515 return ret;
Alek Du8bf02612009-09-22 16:46:36 -0700516}
517
518device_initcall(lnw_gpio_init);