blob: 4286e67f9634dc1f2126fe63130bfda026773c15 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Driver for the Macintosh 68K onboard MACE controller with PSC
3 * driven DMA. The MACE driver code is derived from mace.c. The
4 * Mac68k theory of operation is courtesy of the MacBSD wizards.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 *
11 * Copyright (C) 1996 Paul Mackerras.
Alan Cox113aa832008-10-13 19:01:08 -070012 * Copyright (C) 1998 Alan Cox <alan@lxorguk.ukuu.org.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
14 * Modified heavily by Joshua M. Thompson based on Dave Huang's NetBSD driver
Finn Thain8b6aaab2007-05-01 22:33:01 +020015 *
16 * Copyright (C) 2007 Finn Thain
17 *
18 * Converted to DMA API, converted to unified driver model,
19 * sync'd some routines with mace.c and fixed various bugs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 */
21
22
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/delay.h>
28#include <linux/string.h>
29#include <linux/crc32.h>
Akinobu Mitabc63eb92006-12-19 13:09:08 -080030#include <linux/bitrev.h>
Finn Thain8b6aaab2007-05-01 22:33:01 +020031#include <linux/dma-mapping.h>
32#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/irq.h>
36#include <asm/macintosh.h>
37#include <asm/macints.h>
38#include <asm/mac_psc.h>
39#include <asm/page.h>
40#include "mace.h"
41
Finn Thain8b6aaab2007-05-01 22:33:01 +020042static char mac_mace_string[] = "macmace";
Finn Thain8b6aaab2007-05-01 22:33:01 +020043
44#define N_TX_BUFF_ORDER 0
45#define N_TX_RING (1 << N_TX_BUFF_ORDER)
46#define N_RX_BUFF_ORDER 3
47#define N_RX_RING (1 << N_RX_BUFF_ORDER)
48
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#define TX_TIMEOUT HZ
50
Finn Thain8b6aaab2007-05-01 22:33:01 +020051#define MACE_BUFF_SIZE 0x800
52
53/* Chip rev needs workaround on HW & multicast addr change */
54#define BROKEN_ADDRCHG_REV 0x0941
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
56/* The MACE is simply wired down on a Mac68K box */
57
58#define MACE_BASE (void *)(0x50F1C000)
59#define MACE_PROM (void *)(0x50F08001)
60
61struct mace_data {
62 volatile struct mace *mace;
Finn Thain8b6aaab2007-05-01 22:33:01 +020063 unsigned char *tx_ring;
64 dma_addr_t tx_ring_phys;
65 unsigned char *rx_ring;
66 dma_addr_t rx_ring_phys;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 int dma_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 int rx_slot, rx_tail;
69 int tx_slot, tx_sloti, tx_count;
Finn Thain8b6aaab2007-05-01 22:33:01 +020070 int chipid;
71 struct device *device;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072};
73
74struct mace_frame {
Finn Thain8b6aaab2007-05-01 22:33:01 +020075 u8 rcvcnt;
76 u8 pad1;
77 u8 rcvsts;
78 u8 pad2;
79 u8 rntpc;
80 u8 pad3;
81 u8 rcvcc;
82 u8 pad4;
83 u32 pad5;
84 u32 pad6;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040085 u8 data[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 /* And frame continues.. */
87};
88
89#define PRIV_BYTES sizeof(struct mace_data)
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091static int mace_open(struct net_device *dev);
92static int mace_close(struct net_device *dev);
93static int mace_xmit_start(struct sk_buff *skb, struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094static void mace_set_multicast(struct net_device *dev);
95static int mace_set_address(struct net_device *dev, void *addr);
Finn Thain8b6aaab2007-05-01 22:33:01 +020096static void mace_reset(struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +010097static irqreturn_t mace_interrupt(int irq, void *dev_id);
98static irqreturn_t mace_dma_intr(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099static void mace_tx_timeout(struct net_device *dev);
Finn Thain8b6aaab2007-05-01 22:33:01 +0200100static void __mace_set_address(struct net_device *dev, void *addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/*
103 * Load a receive DMA channel with a base address and ring length
104 */
105
106static void mace_load_rxdma_base(struct net_device *dev, int set)
107{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200108 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110 psc_write_word(PSC_ENETRD_CMD + set, 0x0100);
111 psc_write_long(PSC_ENETRD_ADDR + set, (u32) mp->rx_ring_phys);
112 psc_write_long(PSC_ENETRD_LEN + set, N_RX_RING);
113 psc_write_word(PSC_ENETRD_CMD + set, 0x9800);
114 mp->rx_tail = 0;
115}
116
117/*
118 * Reset the receive DMA subsystem
119 */
120
121static void mace_rxdma_reset(struct net_device *dev)
122{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200123 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 volatile struct mace *mace = mp->mace;
125 u8 maccc = mace->maccc;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 mace->maccc = maccc & ~ENRCV;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 psc_write_word(PSC_ENETRD_CTL, 0x8800);
130 mace_load_rxdma_base(dev, 0x00);
131 psc_write_word(PSC_ENETRD_CTL, 0x0400);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 psc_write_word(PSC_ENETRD_CTL, 0x8800);
134 mace_load_rxdma_base(dev, 0x10);
135 psc_write_word(PSC_ENETRD_CTL, 0x0400);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 mace->maccc = maccc;
138 mp->rx_slot = 0;
139
140 psc_write_word(PSC_ENETRD_CMD + PSC_SET0, 0x9800);
141 psc_write_word(PSC_ENETRD_CMD + PSC_SET1, 0x9800);
142}
143
144/*
145 * Reset the transmit DMA subsystem
146 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148static void mace_txdma_reset(struct net_device *dev)
149{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200150 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 volatile struct mace *mace = mp->mace;
152 u8 maccc;
153
154 psc_write_word(PSC_ENETWR_CTL, 0x8800);
155
156 maccc = mace->maccc;
157 mace->maccc = maccc & ~ENXMT;
158
159 mp->tx_slot = mp->tx_sloti = 0;
160 mp->tx_count = N_TX_RING;
161
162 psc_write_word(PSC_ENETWR_CTL, 0x0400);
163 mace->maccc = maccc;
164}
165
166/*
167 * Disable DMA
168 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170static void mace_dma_off(struct net_device *dev)
171{
172 psc_write_word(PSC_ENETRD_CTL, 0x8800);
173 psc_write_word(PSC_ENETRD_CTL, 0x1000);
174 psc_write_word(PSC_ENETRD_CMD + PSC_SET0, 0x1100);
175 psc_write_word(PSC_ENETRD_CMD + PSC_SET1, 0x1100);
176
177 psc_write_word(PSC_ENETWR_CTL, 0x8800);
178 psc_write_word(PSC_ENETWR_CTL, 0x1000);
179 psc_write_word(PSC_ENETWR_CMD + PSC_SET0, 0x1100);
180 psc_write_word(PSC_ENETWR_CMD + PSC_SET1, 0x1100);
181}
182
Alexander Beregalov0d3936a2009-04-15 12:52:49 +0000183static const struct net_device_ops mace_netdev_ops = {
184 .ndo_open = mace_open,
185 .ndo_stop = mace_close,
186 .ndo_start_xmit = mace_xmit_start,
187 .ndo_tx_timeout = mace_tx_timeout,
188 .ndo_set_multicast_list = mace_set_multicast,
189 .ndo_set_mac_address = mace_set_address,
190 .ndo_change_mtu = eth_change_mtu,
191 .ndo_validate_addr = eth_validate_addr,
192};
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194/*
195 * Not really much of a probe. The hardware table tells us if this
196 * model of Macintrash has a MACE (AV macintoshes)
197 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400198
Finn Thain8b6aaab2007-05-01 22:33:01 +0200199static int __devinit mace_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200{
201 int j;
202 struct mace_data *mp;
203 unsigned char *addr;
204 struct net_device *dev;
205 unsigned char checksum = 0;
206 static int found = 0;
207 int err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 if (found || macintosh_config->ether_type != MAC_ETHER_MACE)
Finn Thain8b6aaab2007-05-01 22:33:01 +0200210 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212 found = 1; /* prevent 'finding' one on every device probe */
213
214 dev = alloc_etherdev(PRIV_BYTES);
215 if (!dev)
Finn Thain8b6aaab2007-05-01 22:33:01 +0200216 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Finn Thain8b6aaab2007-05-01 22:33:01 +0200218 mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Finn Thain8b6aaab2007-05-01 22:33:01 +0200220 mp->device = &pdev->dev;
221 SET_NETDEV_DEV(dev, &pdev->dev);
Finn Thain8b6aaab2007-05-01 22:33:01 +0200222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 dev->base_addr = (u32)MACE_BASE;
Joe Perches43d620c2011-06-16 19:08:06 +0000224 mp->mace = MACE_BASE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 dev->irq = IRQ_MAC_MACE;
227 mp->dma_intr = IRQ_MAC_MACE_DMA;
228
Finn Thain8b6aaab2007-05-01 22:33:01 +0200229 mp->chipid = mp->mace->chipid_hi << 8 | mp->mace->chipid_lo;
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 /*
232 * The PROM contains 8 bytes which total 0xFF when XOR'd
233 * together. Due to the usual peculiar apple brain damage
234 * the bytes are spaced out in a strange boundary and the
235 * bits are reversed.
236 */
237
238 addr = (void *)MACE_PROM;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 for (j = 0; j < 6; ++j) {
Akinobu Mitabc63eb92006-12-19 13:09:08 -0800241 u8 v = bitrev8(addr[j<<4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 checksum ^= v;
243 dev->dev_addr[j] = v;
244 }
245 for (; j < 8; ++j) {
Akinobu Mitabc63eb92006-12-19 13:09:08 -0800246 checksum ^= bitrev8(addr[j<<4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 if (checksum != 0xFF) {
250 free_netdev(dev);
Finn Thain8b6aaab2007-05-01 22:33:01 +0200251 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 }
253
Alexander Beregalov0d3936a2009-04-15 12:52:49 +0000254 dev->netdev_ops = &mace_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
Johannes Berge1749612008-10-27 15:59:26 -0700257 printk(KERN_INFO "%s: 68K MACE, hardware address %pM\n",
258 dev->name, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 err = register_netdev(dev);
261 if (!err)
Finn Thain8b6aaab2007-05-01 22:33:01 +0200262 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264 free_netdev(dev);
Finn Thain8b6aaab2007-05-01 22:33:01 +0200265 return err;
266}
267
268/*
269 * Reset the chip.
270 */
271
272static void mace_reset(struct net_device *dev)
273{
274 struct mace_data *mp = netdev_priv(dev);
275 volatile struct mace *mb = mp->mace;
276 int i;
277
278 /* soft-reset the chip */
279 i = 200;
280 while (--i) {
281 mb->biucc = SWRST;
282 if (mb->biucc & SWRST) {
283 udelay(10);
284 continue;
285 }
286 break;
287 }
288 if (!i) {
289 printk(KERN_ERR "macmace: cannot reset chip!\n");
290 return;
291 }
292
293 mb->maccc = 0; /* turn off tx, rx */
294 mb->imr = 0xFF; /* disable all intrs for now */
295 i = mb->ir;
296
297 mb->biucc = XMTSP_64;
298 mb->utr = RTRD;
299 mb->fifocc = XMTFW_8 | RCVFW_64 | XMTFWU | RCVFWU;
300
301 mb->xmtfc = AUTO_PAD_XMIT; /* auto-pad short frames */
302 mb->rcvfc = 0;
303
304 /* load up the hardware address */
305 __mace_set_address(dev, dev->dev_addr);
306
307 /* clear the multicast filter */
308 if (mp->chipid == BROKEN_ADDRCHG_REV)
309 mb->iac = LOGADDR;
310 else {
311 mb->iac = ADDRCHG | LOGADDR;
312 while ((mb->iac & ADDRCHG) != 0)
313 ;
314 }
315 for (i = 0; i < 8; ++i)
316 mb->ladrf = 0;
317
318 /* done changing address */
319 if (mp->chipid != BROKEN_ADDRCHG_REV)
320 mb->iac = 0;
321
322 mb->plscc = PORTSEL_AUI;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323}
324
325/*
326 * Load the address on a mace controller.
327 */
328
Finn Thain8b6aaab2007-05-01 22:33:01 +0200329static void __mace_set_address(struct net_device *dev, void *addr)
330{
331 struct mace_data *mp = netdev_priv(dev);
332 volatile struct mace *mb = mp->mace;
333 unsigned char *p = addr;
334 int i;
335
336 /* load up the hardware address */
337 if (mp->chipid == BROKEN_ADDRCHG_REV)
338 mb->iac = PHYADDR;
339 else {
340 mb->iac = ADDRCHG | PHYADDR;
341 while ((mb->iac & ADDRCHG) != 0)
342 ;
343 }
344 for (i = 0; i < 6; ++i)
345 mb->padr = dev->dev_addr[i] = p[i];
346 if (mp->chipid != BROKEN_ADDRCHG_REV)
347 mb->iac = 0;
348}
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350static int mace_set_address(struct net_device *dev, void *addr)
351{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200352 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 volatile struct mace *mb = mp->mace;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 unsigned long flags;
355 u8 maccc;
356
357 local_irq_save(flags);
358
359 maccc = mb->maccc;
360
Finn Thain8b6aaab2007-05-01 22:33:01 +0200361 __mace_set_address(dev, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
363 mb->maccc = maccc;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 local_irq_restore(flags);
366
367 return 0;
368}
369
370/*
371 * Open the Macintosh MACE. Most of this is playing with the DMA
372 * engine. The ethernet chip is quite friendly.
373 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375static int mace_open(struct net_device *dev)
376{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200377 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 volatile struct mace *mb = mp->mace;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Finn Thain8b6aaab2007-05-01 22:33:01 +0200380 /* reset the chip */
381 mace_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 if (request_irq(dev->irq, mace_interrupt, 0, dev->name, dev)) {
384 printk(KERN_ERR "%s: can't get irq %d\n", dev->name, dev->irq);
385 return -EAGAIN;
386 }
387 if (request_irq(mp->dma_intr, mace_dma_intr, 0, dev->name, dev)) {
388 printk(KERN_ERR "%s: can't get irq %d\n", dev->name, mp->dma_intr);
389 free_irq(dev->irq, dev);
390 return -EAGAIN;
391 }
392
393 /* Allocate the DMA ring buffers */
394
Finn Thain8b6aaab2007-05-01 22:33:01 +0200395 mp->tx_ring = dma_alloc_coherent(mp->device,
396 N_TX_RING * MACE_BUFF_SIZE,
397 &mp->tx_ring_phys, GFP_KERNEL);
398 if (mp->tx_ring == NULL) {
399 printk(KERN_ERR "%s: unable to allocate DMA tx buffers\n", dev->name);
400 goto out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 }
402
Finn Thain8b6aaab2007-05-01 22:33:01 +0200403 mp->rx_ring = dma_alloc_coherent(mp->device,
404 N_RX_RING * MACE_BUFF_SIZE,
405 &mp->rx_ring_phys, GFP_KERNEL);
406 if (mp->rx_ring == NULL) {
407 printk(KERN_ERR "%s: unable to allocate DMA rx buffers\n", dev->name);
408 goto out2;
409 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 mace_dma_off(dev);
412
413 /* Not sure what these do */
414
415 psc_write_word(PSC_ENETWR_CTL, 0x9000);
416 psc_write_word(PSC_ENETRD_CTL, 0x9000);
417 psc_write_word(PSC_ENETWR_CTL, 0x0400);
418 psc_write_word(PSC_ENETRD_CTL, 0x0400);
419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 mace_rxdma_reset(dev);
421 mace_txdma_reset(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400422
Finn Thain8b6aaab2007-05-01 22:33:01 +0200423 /* turn it on! */
424 mb->maccc = ENXMT | ENRCV;
425 /* enable all interrupts except receive interrupts */
426 mb->imr = RCVINT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return 0;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200428
429out2:
430 dma_free_coherent(mp->device, N_TX_RING * MACE_BUFF_SIZE,
431 mp->tx_ring, mp->tx_ring_phys);
432out1:
433 free_irq(dev->irq, dev);
434 free_irq(mp->dma_intr, dev);
435 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436}
437
438/*
439 * Shut down the mace and its interrupt channel
440 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442static int mace_close(struct net_device *dev)
443{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200444 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 volatile struct mace *mb = mp->mace;
446
447 mb->maccc = 0; /* disable rx and tx */
448 mb->imr = 0xFF; /* disable all irqs */
449 mace_dma_off(dev); /* disable rx and tx dma */
450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 return 0;
452}
453
454/*
455 * Transmit a frame
456 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400457
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458static int mace_xmit_start(struct sk_buff *skb, struct net_device *dev)
459{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200460 struct mace_data *mp = netdev_priv(dev);
461 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Finn Thain8b6aaab2007-05-01 22:33:01 +0200463 /* Stop the queue since there's only the one buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Finn Thain8b6aaab2007-05-01 22:33:01 +0200465 local_irq_save(flags);
466 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 if (!mp->tx_count) {
Finn Thain8b6aaab2007-05-01 22:33:01 +0200468 printk(KERN_ERR "macmace: tx queue running but no free buffers.\n");
469 local_irq_restore(flags);
470 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 }
472 mp->tx_count--;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200473 local_irq_restore(flags);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400474
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700475 dev->stats.tx_packets++;
476 dev->stats.tx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* We need to copy into our xmit buffer to take care of alignment and caching issues */
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -0300479 skb_copy_from_linear_data(skb, mp->tx_ring, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* load the Tx DMA and fire it off */
482
483 psc_write_long(PSC_ENETWR_ADDR + mp->tx_slot, (u32) mp->tx_ring_phys);
484 psc_write_long(PSC_ENETWR_LEN + mp->tx_slot, skb->len);
485 psc_write_word(PSC_ENETWR_CMD + mp->tx_slot, 0x9800);
486
487 mp->tx_slot ^= 0x10;
488
489 dev_kfree_skb(skb);
490
Finn Thain8b6aaab2007-05-01 22:33:01 +0200491 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492}
493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494static void mace_set_multicast(struct net_device *dev)
495{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200496 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 volatile struct mace *mb = mp->mace;
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000498 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 u32 crc;
500 u8 maccc;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200501 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Finn Thain8b6aaab2007-05-01 22:33:01 +0200503 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 maccc = mb->maccc;
505 mb->maccc &= ~PROM;
506
507 if (dev->flags & IFF_PROMISC) {
508 mb->maccc |= PROM;
509 } else {
510 unsigned char multicast_filter[8];
Jiri Pirko22bedad32010-04-01 21:22:57 +0000511 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
513 if (dev->flags & IFF_ALLMULTI) {
514 for (i = 0; i < 8; i++) {
515 multicast_filter[i] = 0xFF;
516 }
517 } else {
518 for (i = 0; i < 8; i++)
519 multicast_filter[i] = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000520 netdev_for_each_mc_addr(ha, dev) {
521 crc = ether_crc_le(6, ha->addr);
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000522 /* bit number in multicast_filter */
523 i = crc >> 26;
524 multicast_filter[i >> 3] |= 1 << (i & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 }
526 }
527
Finn Thain8b6aaab2007-05-01 22:33:01 +0200528 if (mp->chipid == BROKEN_ADDRCHG_REV)
529 mb->iac = LOGADDR;
530 else {
531 mb->iac = ADDRCHG | LOGADDR;
532 while ((mb->iac & ADDRCHG) != 0)
533 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 }
Finn Thain8b6aaab2007-05-01 22:33:01 +0200535 for (i = 0; i < 8; ++i)
536 mb->ladrf = multicast_filter[i];
537 if (mp->chipid != BROKEN_ADDRCHG_REV)
538 mb->iac = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 }
540
541 mb->maccc = maccc;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200542 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543}
544
Geert Uytterhoeven3649ba02007-10-13 14:31:29 +0200545static void mace_handle_misc_intrs(struct net_device *dev, int intr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
Geert Uytterhoeven3649ba02007-10-13 14:31:29 +0200547 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 volatile struct mace *mb = mp->mace;
549 static int mace_babbles, mace_jabbers;
550
Finn Thain8b6aaab2007-05-01 22:33:01 +0200551 if (intr & MPCO)
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700552 dev->stats.rx_missed_errors += 256;
553 dev->stats.rx_missed_errors += mb->mpc; /* reading clears it */
Finn Thain8b6aaab2007-05-01 22:33:01 +0200554 if (intr & RNTPCO)
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700555 dev->stats.rx_length_errors += 256;
556 dev->stats.rx_length_errors += mb->rntpc; /* reading clears it */
Finn Thain8b6aaab2007-05-01 22:33:01 +0200557 if (intr & CERR)
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700558 ++dev->stats.tx_heartbeat_errors;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200559 if (intr & BABBLE)
560 if (mace_babbles++ < 4)
561 printk(KERN_DEBUG "macmace: babbling transmitter\n");
562 if (intr & JABBER)
563 if (mace_jabbers++ < 4)
564 printk(KERN_DEBUG "macmace: jabbering transceiver\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565}
566
David Howells7d12e782006-10-05 14:55:46 +0100567static irqreturn_t mace_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568{
569 struct net_device *dev = (struct net_device *) dev_id;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200570 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 volatile struct mace *mb = mp->mace;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200572 int intr, fs;
Alexey Dobriyan099575b2007-07-06 18:57:13 +0400573 unsigned long flags;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400574
Finn Thain8b6aaab2007-05-01 22:33:01 +0200575 /* don't want the dma interrupt handler to fire */
576 local_irq_save(flags);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400577
Finn Thain8b6aaab2007-05-01 22:33:01 +0200578 intr = mb->ir; /* read interrupt register */
Geert Uytterhoeven3649ba02007-10-13 14:31:29 +0200579 mace_handle_misc_intrs(dev, intr);
Finn Thain8b6aaab2007-05-01 22:33:01 +0200580
581 if (intr & XMTINT) {
582 fs = mb->xmtfs;
583 if ((fs & XMTSV) == 0) {
584 printk(KERN_ERR "macmace: xmtfs not valid! (fs=%x)\n", fs);
585 mace_reset(dev);
586 /*
587 * XXX mace likes to hang the machine after a xmtfs error.
588 * This is hard to reproduce, reseting *may* help
589 */
590 }
591 /* dma should have finished */
592 if (!mp->tx_count) {
593 printk(KERN_DEBUG "macmace: tx ring ran out? (fs=%x)\n", fs);
594 }
595 /* Update stats */
596 if (fs & (UFLO|LCOL|LCAR|RTRY)) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700597 ++dev->stats.tx_errors;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200598 if (fs & LCAR)
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700599 ++dev->stats.tx_carrier_errors;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200600 else if (fs & (UFLO|LCOL|RTRY)) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700601 ++dev->stats.tx_aborted_errors;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200602 if (mb->xmtfs & UFLO) {
603 printk(KERN_ERR "%s: DMA underrun.\n", dev->name);
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700604 dev->stats.tx_fifo_errors++;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200605 mace_txdma_reset(dev);
606 }
607 }
608 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 }
Finn Thain8b6aaab2007-05-01 22:33:01 +0200610
611 if (mp->tx_count)
612 netif_wake_queue(dev);
613
614 local_irq_restore(flags);
615
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 return IRQ_HANDLED;
617}
618
619static void mace_tx_timeout(struct net_device *dev)
620{
Finn Thain8b6aaab2007-05-01 22:33:01 +0200621 struct mace_data *mp = netdev_priv(dev);
622 volatile struct mace *mb = mp->mace;
623 unsigned long flags;
624
625 local_irq_save(flags);
626
627 /* turn off both tx and rx and reset the chip */
628 mb->maccc = 0;
629 printk(KERN_ERR "macmace: transmit timeout - resetting\n");
630 mace_txdma_reset(dev);
631 mace_reset(dev);
632
633 /* restart rx dma */
634 mace_rxdma_reset(dev);
635
636 mp->tx_count = N_TX_RING;
637 netif_wake_queue(dev);
638
639 /* turn it on! */
640 mb->maccc = ENXMT | ENRCV;
641 /* enable all interrupts except receive interrupts */
642 mb->imr = RCVINT;
643
644 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645}
646
647/*
648 * Handle a newly arrived frame
649 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651static void mace_dma_rx_frame(struct net_device *dev, struct mace_frame *mf)
652{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 struct sk_buff *skb;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200654 unsigned int frame_status = mf->rcvsts;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
Finn Thain8b6aaab2007-05-01 22:33:01 +0200656 if (frame_status & (RS_OFLO | RS_CLSN | RS_FRAMERR | RS_FCSERR)) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700657 dev->stats.rx_errors++;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200658 if (frame_status & RS_OFLO) {
659 printk(KERN_DEBUG "%s: fifo overflow.\n", dev->name);
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700660 dev->stats.rx_fifo_errors++;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200661 }
662 if (frame_status & RS_CLSN)
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700663 dev->stats.collisions++;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200664 if (frame_status & RS_FRAMERR)
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700665 dev->stats.rx_frame_errors++;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200666 if (frame_status & RS_FCSERR)
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700667 dev->stats.rx_crc_errors++;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200668 } else {
669 unsigned int frame_length = mf->rcvcnt + ((frame_status & 0x0F) << 8 );
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400670
Finn Thain8b6aaab2007-05-01 22:33:01 +0200671 skb = dev_alloc_skb(frame_length + 2);
672 if (!skb) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700673 dev->stats.rx_dropped++;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200674 return;
675 }
676 skb_reserve(skb, 2);
677 memcpy(skb_put(skb, frame_length), mf->data, frame_length);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400678
Finn Thain8b6aaab2007-05-01 22:33:01 +0200679 skb->protocol = eth_type_trans(skb, dev);
680 netif_rx(skb);
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700681 dev->stats.rx_packets++;
682 dev->stats.rx_bytes += frame_length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684}
685
686/*
687 * The PSC has passed us a DMA interrupt event.
688 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400689
David Howells7d12e782006-10-05 14:55:46 +0100690static irqreturn_t mace_dma_intr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691{
692 struct net_device *dev = (struct net_device *) dev_id;
Finn Thain8b6aaab2007-05-01 22:33:01 +0200693 struct mace_data *mp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 int left, head;
695 u16 status;
696 u32 baka;
697
698 /* Not sure what this does */
699
700 while ((baka = psc_read_long(PSC_MYSTERY)) != psc_read_long(PSC_MYSTERY));
701 if (!(baka & 0x60000000)) return IRQ_NONE;
702
703 /*
704 * Process the read queue
705 */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 status = psc_read_word(PSC_ENETRD_CTL);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (status & 0x2000) {
710 mace_rxdma_reset(dev);
711 } else if (status & 0x0100) {
712 psc_write_word(PSC_ENETRD_CMD + mp->rx_slot, 0x1100);
713
714 left = psc_read_long(PSC_ENETRD_LEN + mp->rx_slot);
715 head = N_RX_RING - left;
716
717 /* Loop through the ring buffer and process new packages */
718
719 while (mp->rx_tail < head) {
Finn Thain8b6aaab2007-05-01 22:33:01 +0200720 mace_dma_rx_frame(dev, (struct mace_frame*) (mp->rx_ring
721 + (mp->rx_tail * MACE_BUFF_SIZE)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 mp->rx_tail++;
723 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* If we're out of buffers in this ring then switch to */
726 /* the other set, otherwise just reactivate this one. */
727
728 if (!left) {
729 mace_load_rxdma_base(dev, mp->rx_slot);
730 mp->rx_slot ^= 0x10;
731 } else {
732 psc_write_word(PSC_ENETRD_CMD + mp->rx_slot, 0x9800);
733 }
734 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 /*
737 * Process the write queue
738 */
739
740 status = psc_read_word(PSC_ENETWR_CTL);
741
742 if (status & 0x2000) {
743 mace_txdma_reset(dev);
744 } else if (status & 0x0100) {
745 psc_write_word(PSC_ENETWR_CMD + mp->tx_sloti, 0x0100);
746 mp->tx_sloti ^= 0x10;
747 mp->tx_count++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 }
749 return IRQ_HANDLED;
750}
751
752MODULE_LICENSE("GPL");
Finn Thain8b6aaab2007-05-01 22:33:01 +0200753MODULE_DESCRIPTION("Macintosh MACE ethernet driver");
Finn Thaineeb9c182009-11-04 00:42:02 +1100754MODULE_ALIAS("platform:macmace");
Finn Thain8b6aaab2007-05-01 22:33:01 +0200755
756static int __devexit mac_mace_device_remove (struct platform_device *pdev)
757{
758 struct net_device *dev = platform_get_drvdata(pdev);
759 struct mace_data *mp = netdev_priv(dev);
760
761 unregister_netdev(dev);
762
763 free_irq(dev->irq, dev);
764 free_irq(IRQ_MAC_MACE_DMA, dev);
765
766 dma_free_coherent(mp->device, N_RX_RING * MACE_BUFF_SIZE,
767 mp->rx_ring, mp->rx_ring_phys);
768 dma_free_coherent(mp->device, N_TX_RING * MACE_BUFF_SIZE,
769 mp->tx_ring, mp->tx_ring_phys);
770
771 free_netdev(dev);
772
773 return 0;
774}
775
776static struct platform_driver mac_mace_driver = {
777 .probe = mace_probe,
778 .remove = __devexit_p(mac_mace_device_remove),
779 .driver = {
Finn Thaineeb9c182009-11-04 00:42:02 +1100780 .name = mac_mace_string,
781 .owner = THIS_MODULE,
Finn Thain8b6aaab2007-05-01 22:33:01 +0200782 },
783};
784
785static int __init mac_mace_init_module(void)
786{
Geert Uytterhoeven0f734482008-05-18 20:47:16 +0200787 if (!MACH_IS_MAC)
788 return -ENODEV;
789
Finn Thaineeb9c182009-11-04 00:42:02 +1100790 return platform_driver_register(&mac_mace_driver);
Finn Thain8b6aaab2007-05-01 22:33:01 +0200791}
792
793static void __exit mac_mace_cleanup_module(void)
794{
795 platform_driver_unregister(&mac_mace_driver);
Finn Thain8b6aaab2007-05-01 22:33:01 +0200796}
797
798module_init(mac_mace_init_module);
799module_exit(mac_mace_cleanup_module);