blob: a5a5d33c15d011a8672400490d9743342982cc09 [file] [log] [blame]
Chris Zankel9a8fd552005-06-23 22:01:26 -07001/*
Chris Zankel26465f22007-08-06 23:12:24 -07002 * include/asm-xtensa/page.h
Chris Zankel9a8fd552005-06-23 22:01:26 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version2 as
6 * published by the Free Software Foundation.
7 *
Chris Zankel26465f22007-08-06 23:12:24 -07008 * Copyright (C) 2001 - 2007 Tensilica Inc.
Chris Zankel9a8fd552005-06-23 22:01:26 -07009 */
10
11#ifndef _XTENSA_PAGE_H
12#define _XTENSA_PAGE_H
13
Chris Zankel9a8fd552005-06-23 22:01:26 -070014#include <asm/processor.h>
Chris Zankel26465f22007-08-06 23:12:24 -070015#include <asm/types.h>
Chris Zankel66569202007-08-22 10:14:51 -070016#include <asm/cache.h>
Johannes Weinerc947a582009-03-04 16:21:30 +010017#include <platform/hardware.h>
Chris Zankel26465f22007-08-06 23:12:24 -070018
19/*
20 * Fixed TLB translations in the processor.
21 */
Chris Zankel9a8fd552005-06-23 22:01:26 -070022
Chris Zankel173d66812006-12-10 02:18:48 -080023#define XCHAL_KSEG_CACHED_VADDR 0xd0000000
24#define XCHAL_KSEG_BYPASS_VADDR 0xd8000000
25#define XCHAL_KSEG_PADDR 0x00000000
26#define XCHAL_KSEG_SIZE 0x08000000
27
Chris Zankel9a8fd552005-06-23 22:01:26 -070028/*
29 * PAGE_SHIFT determines the page size
Chris Zankel9a8fd552005-06-23 22:01:26 -070030 */
31
Chris Zankel173d66812006-12-10 02:18:48 -080032#define PAGE_SHIFT 12
Chris Zankel26465f22007-08-06 23:12:24 -070033#define PAGE_SIZE (__XTENSA_UL_CONST(1) << PAGE_SHIFT)
Chris Zankel9a8fd552005-06-23 22:01:26 -070034#define PAGE_MASK (~(PAGE_SIZE-1))
Chris Zankel9a8fd552005-06-23 22:01:26 -070035
Chris Zankel9a8fd552005-06-23 22:01:26 -070036#define PAGE_OFFSET XCHAL_KSEG_CACHED_VADDR
Chris Zankel26465f22007-08-06 23:12:24 -070037#define MAX_MEM_PFN XCHAL_KSEG_SIZE
38#define PGTABLE_START 0x80000000
Chris Zankel9a8fd552005-06-23 22:01:26 -070039
Chris Zankel66569202007-08-22 10:14:51 -070040/*
41 * Cache aliasing:
42 *
43 * If the cache size for one way is greater than the page size, we have to
44 * deal with cache aliasing. The cache index is wider than the page size:
45 *
46 * | |cache| cache index
47 * | pfn |off| virtual address
48 * |xxxx:X|zzz|
49 * | : | |
50 * | \ / | |
51 * |trans.| |
52 * | / \ | |
53 * |yyyy:Y|zzz| physical address
54 *
55 * When the page number is translated to the physical page address, the lowest
56 * bit(s) (X) that are part of the cache index are also translated (Y).
57 * If this translation changes bit(s) (X), the cache index is also afected,
58 * thus resulting in a different cache line than before.
59 * The kernel does not provide a mechanism to ensure that the page color
60 * (represented by this bit) remains the same when allocated or when pages
61 * are remapped. When user pages are mapped into kernel space, the color of
62 * the page might also change.
63 *
64 * We use the address space VMALLOC_END ... VMALLOC_END + DCACHE_WAY_SIZE * 2
65 * to temporarily map a patch so we can match the color.
66 */
67
68#if DCACHE_WAY_SIZE > PAGE_SIZE
69# define DCACHE_ALIAS_ORDER (DCACHE_WAY_SHIFT - PAGE_SHIFT)
70# define DCACHE_ALIAS_MASK (PAGE_MASK & (DCACHE_WAY_SIZE - 1))
71# define DCACHE_ALIAS(a) (((a) & DCACHE_ALIAS_MASK) >> PAGE_SHIFT)
72# define DCACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & DCACHE_ALIAS_MASK) == 0)
73#else
74# define DCACHE_ALIAS_ORDER 0
75#endif
76
77#if ICACHE_WAY_SIZE > PAGE_SIZE
78# define ICACHE_ALIAS_ORDER (ICACHE_WAY_SHIFT - PAGE_SHIFT)
79# define ICACHE_ALIAS_MASK (PAGE_MASK & (ICACHE_WAY_SIZE - 1))
80# define ICACHE_ALIAS(a) (((a) & ICACHE_ALIAS_MASK) >> PAGE_SHIFT)
81# define ICACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & ICACHE_ALIAS_MASK) == 0)
82#else
83# define ICACHE_ALIAS_ORDER 0
84#endif
85
86
Chris Zankel9a8fd552005-06-23 22:01:26 -070087#ifdef __ASSEMBLY__
88
89#define __pgprot(x) (x)
90
91#else
92
93/*
94 * These are used to make use of C type-checking..
95 */
96
97typedef struct { unsigned long pte; } pte_t; /* page table entry */
98typedef struct { unsigned long pgd; } pgd_t; /* PGD table entry */
99typedef struct { unsigned long pgprot; } pgprot_t;
Martin Schwidefsky2f569af2008-02-08 04:22:04 -0800100typedef struct page *pgtable_t;
Chris Zankel9a8fd552005-06-23 22:01:26 -0700101
102#define pte_val(x) ((x).pte)
103#define pgd_val(x) ((x).pgd)
104#define pgprot_val(x) ((x).pgprot)
105
106#define __pte(x) ((pte_t) { (x) } )
107#define __pgd(x) ((pgd_t) { (x) } )
108#define __pgprot(x) ((pgprot_t) { (x) } )
109
110/*
111 * Pure 2^n version of get_order
Chris Zankel26465f22007-08-06 23:12:24 -0700112 * Use 'nsau' instructions if supported by the processor or the generic version.
Chris Zankel9a8fd552005-06-23 22:01:26 -0700113 */
114
Chris Zankel26465f22007-08-06 23:12:24 -0700115#if XCHAL_HAVE_NSA
116
117static inline __attribute_const__ int get_order(unsigned long size)
Chris Zankel9a8fd552005-06-23 22:01:26 -0700118{
Chris Zankel26465f22007-08-06 23:12:24 -0700119 int lz;
120 asm ("nsau %0, %1" : "=r" (lz) : "r" ((size - 1) >> PAGE_SHIFT));
121 return 32 - lz;
Chris Zankel9a8fd552005-06-23 22:01:26 -0700122}
123
Chris Zankel26465f22007-08-06 23:12:24 -0700124#else
125
126# include <asm-generic/page.h>
127
128#endif
Chris Zankel9a8fd552005-06-23 22:01:26 -0700129
130struct page;
131extern void clear_page(void *page);
132extern void copy_page(void *to, void *from);
133
134/*
135 * If we have cache aliasing and writeback caches, we might have to do
136 * some extra work
137 */
138
Chris Zankel66569202007-08-22 10:14:51 -0700139#if DCACHE_WAY_SIZE > PAGE_SIZE
140extern void clear_user_page(void*, unsigned long, struct page*);
141extern void copy_user_page(void*, void*, unsigned long, struct page*);
Chris Zankel9a8fd552005-06-23 22:01:26 -0700142#else
Chris Zankel66569202007-08-22 10:14:51 -0700143# define clear_user_page(page, vaddr, pg) clear_page(page)
Chris Zankel9a8fd552005-06-23 22:01:26 -0700144# define copy_user_page(to, from, vaddr, pg) copy_page(to, from)
145#endif
146
147/*
148 * This handles the memory map. We handle pages at
149 * XCHAL_KSEG_CACHED_VADDR for kernels with 32 bit address space.
150 * These macros are for conversion of kernel address, not user
151 * addresses.
152 */
153
Johannes Weinerc947a582009-03-04 16:21:30 +0100154#define ARCH_PFN_OFFSET (PLATFORM_DEFAULT_MEM_START >> PAGE_SHIFT)
155
Chris Zankel9a8fd552005-06-23 22:01:26 -0700156#define __pa(x) ((unsigned long) (x) - PAGE_OFFSET)
157#define __va(x) ((void *)((unsigned long) (x) + PAGE_OFFSET))
Johannes Weinerc947a582009-03-04 16:21:30 +0100158#define pfn_valid(pfn) ((pfn) >= ARCH_PFN_OFFSET && ((pfn) - ARCH_PFN_OFFSET) < max_mapnr)
KAMEZAWA Hiroyuki655a0442006-03-27 01:15:52 -0800159#ifdef CONFIG_DISCONTIGMEM
Chris Zankel9a8fd552005-06-23 22:01:26 -0700160# error CONFIG_DISCONTIGMEM not supported
161#endif
162
163#define virt_to_page(kaddr) pfn_to_page(__pa(kaddr) >> PAGE_SHIFT)
164#define page_to_virt(page) __va(page_to_pfn(page) << PAGE_SHIFT)
165#define virt_addr_valid(kaddr) pfn_valid(__pa(kaddr) >> PAGE_SHIFT)
166#define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
167
168#define WANT_PAGE_VIRTUAL
169
170
171#endif /* __ASSEMBLY__ */
172
173#define VM_DATA_DEFAULT_FLAGS (VM_READ | VM_WRITE | VM_EXEC | \
174 VM_MAYREAD | VM_MAYWRITE | VM_MAYEXEC)
175
KAMEZAWA Hiroyuki655a0442006-03-27 01:15:52 -0800176#include <asm-generic/memory_model.h>
Chris Zankel9a8fd552005-06-23 22:01:26 -0700177#endif /* _XTENSA_PAGE_H */