blob: b62e19d4c9afeb97d00339d36279217a607e4914 [file] [log] [blame]
Magnus Dammf40aaf62012-01-10 17:44:39 +09001/*
2 * SMP support for R-Mobile / SH-Mobile - r8a7779 portion
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Copyright (C) 2011 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/smp.h>
23#include <linux/spinlock.h>
24#include <linux/io.h>
25#include <linux/delay.h>
26#include <mach/common.h>
27#include <mach/r8a7779.h>
Will Deaconeb504392012-01-20 12:01:12 +010028#include <asm/smp_plat.h>
Magnus Dammf40aaf62012-01-10 17:44:39 +090029#include <asm/smp_scu.h>
30#include <asm/smp_twd.h>
31#include <asm/hardware/gic.h>
32
Rob Herringa2a47ca2012-03-09 17:16:40 -060033#define AVECR IOMEM(0xfe700040)
Magnus Dammf40aaf62012-01-10 17:44:39 +090034
35static struct r8a7779_pm_ch r8a7779_ch_cpu1 = {
36 .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
37 .chan_bit = 1, /* ARM1 */
38 .isr_bit = 1, /* ARM1 */
39};
40
41static struct r8a7779_pm_ch r8a7779_ch_cpu2 = {
42 .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
43 .chan_bit = 2, /* ARM2 */
44 .isr_bit = 2, /* ARM2 */
45};
46
47static struct r8a7779_pm_ch r8a7779_ch_cpu3 = {
48 .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
49 .chan_bit = 3, /* ARM3 */
50 .isr_bit = 3, /* ARM3 */
51};
52
53static struct r8a7779_pm_ch *r8a7779_ch_cpu[4] = {
54 [1] = &r8a7779_ch_cpu1,
55 [2] = &r8a7779_ch_cpu2,
56 [3] = &r8a7779_ch_cpu3,
57};
58
59static void __iomem *scu_base_addr(void)
60{
61 return (void __iomem *)0xf0000000;
62}
63
64static DEFINE_SPINLOCK(scu_lock);
65static unsigned long tmp;
66
Marc Zyngier4200b162012-01-10 19:44:19 +000067static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, 0xf0000600, 29);
68
Magnus Dammf40aaf62012-01-10 17:44:39 +090069static void modify_scu_cpu_psr(unsigned long set, unsigned long clr)
70{
71 void __iomem *scu_base = scu_base_addr();
72
73 spin_lock(&scu_lock);
74 tmp = __raw_readl(scu_base + 8);
75 tmp &= ~clr;
76 tmp |= set;
77 spin_unlock(&scu_lock);
78
79 /* disable cache coherency after releasing the lock */
80 __raw_writel(tmp, scu_base + 8);
81}
82
83unsigned int __init r8a7779_get_core_count(void)
84{
85 void __iomem *scu_base = scu_base_addr();
86
Marc Zyngier4200b162012-01-10 19:44:19 +000087 shmobile_twd_init(&twd_local_timer);
Magnus Dammf40aaf62012-01-10 17:44:39 +090088 return scu_get_core_count(scu_base);
89}
90
91int r8a7779_platform_cpu_kill(unsigned int cpu)
92{
93 struct r8a7779_pm_ch *ch = NULL;
94 int ret = -EIO;
95
96 cpu = cpu_logical_map(cpu);
97
98 /* disable cache coherency */
99 modify_scu_cpu_psr(3 << (cpu * 8), 0);
100
101 if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
102 ch = r8a7779_ch_cpu[cpu];
103
104 if (ch)
105 ret = r8a7779_sysc_power_down(ch);
106
107 return ret ? ret : 1;
108}
109
110void __cpuinit r8a7779_secondary_init(unsigned int cpu)
111{
112 gic_secondary_init(0);
113}
114
115int __cpuinit r8a7779_boot_secondary(unsigned int cpu)
116{
117 struct r8a7779_pm_ch *ch = NULL;
118 int ret = -EIO;
119
120 cpu = cpu_logical_map(cpu);
121
122 /* enable cache coherency */
123 modify_scu_cpu_psr(0, 3 << (cpu * 8));
124
125 if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
126 ch = r8a7779_ch_cpu[cpu];
127
128 if (ch)
129 ret = r8a7779_sysc_power_up(ch);
130
131 return ret;
132}
133
134void __init r8a7779_smp_prepare_cpus(void)
135{
136 int cpu = cpu_logical_map(0);
137
138 scu_enable(scu_base_addr());
139
140 /* Map the reset vector (in headsmp.S) */
Rob Herringa2a47ca2012-03-09 17:16:40 -0600141 __raw_writel(__pa(shmobile_secondary_vector), AVECR);
Magnus Dammf40aaf62012-01-10 17:44:39 +0900142
143 /* enable cache coherency on CPU0 */
144 modify_scu_cpu_psr(0, 3 << (cpu * 8));
145
146 r8a7779_pm_init();
147
148 /* power off secondary CPUs */
149 r8a7779_platform_cpu_kill(1);
150 r8a7779_platform_cpu_kill(2);
151 r8a7779_platform_cpu_kill(3);
152}