blob: e1c8c9e919ac74401b566ccc08f9eeee67ca0a45 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12#ifndef DW_DMAC_H
13#define DW_DMAC_H
14
15#include <linux/dmaengine.h>
16
17/**
18 * struct dw_dma_platform_data - Controller configuration parameters
19 * @nr_channels: Number of channels supported by hardware (max 8)
Jamie Iles95ea7592011-01-21 14:11:54 +000020 * @is_private: The device channels should be marked as private and not for
21 * by the general purpose DMA channel allocator.
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +030022 * @block_size: Maximum block size supported by the controller
Andy Shevchenkoa0982002012-09-21 15:05:48 +030023 * @nr_masters: Number of AHB masters supported by the controller
24 * @data_width: Maximum data width supported by hardware per AHB master
25 * (0 - 8bits, 1 - 16bits, ..., 5 - 256bits)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070026 */
27struct dw_dma_platform_data {
28 unsigned int nr_channels;
Jamie Iles95ea7592011-01-21 14:11:54 +000029 bool is_private;
Viresh Kumarb0c31302011-03-03 15:47:21 +053030#define CHAN_ALLOCATION_ASCENDING 0 /* zero to seven */
31#define CHAN_ALLOCATION_DESCENDING 1 /* seven to zero */
32 unsigned char chan_allocation_order;
Viresh Kumar93317e82011-03-03 15:47:22 +053033#define CHAN_PRIORITY_ASCENDING 0 /* chan0 highest */
34#define CHAN_PRIORITY_DESCENDING 1 /* chan7 highest */
35 unsigned char chan_priority;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +030036 unsigned short block_size;
Andy Shevchenkoa0982002012-09-21 15:05:48 +030037 unsigned char nr_masters;
38 unsigned char data_width[4];
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070039};
40
Viresh KUMARee665092011-03-04 15:42:51 +053041/* bursts size */
42enum dw_dma_msize {
43 DW_DMA_MSIZE_1,
44 DW_DMA_MSIZE_4,
45 DW_DMA_MSIZE_8,
46 DW_DMA_MSIZE_16,
47 DW_DMA_MSIZE_32,
48 DW_DMA_MSIZE_64,
49 DW_DMA_MSIZE_128,
50 DW_DMA_MSIZE_256,
51};
52
Dan Williams74465b42009-01-06 11:38:16 -070053/**
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070054 * struct dw_dma_slave - Controller-specific information about a slave
Dan Williams74465b42009-01-06 11:38:16 -070055 *
56 * @dma_dev: required DMA master device
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070057 * @cfg_hi: Platform-specific initializer for the CFG_HI register
58 * @cfg_lo: Platform-specific initializer for the CFG_LO register
Viresh Kumar59c22fc2011-03-03 15:47:23 +053059 * @src_master: src master for transfers on allocated channel.
60 * @dst_master: dest master for transfers on allocated channel.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070061 */
62struct dw_dma_slave {
Dan Williams74465b42009-01-06 11:38:16 -070063 struct device *dma_dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070064 u32 cfg_hi;
65 u32 cfg_lo;
Viresh Kumar59c22fc2011-03-03 15:47:23 +053066 u8 src_master;
67 u8 dst_master;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070068};
69
70/* Platform-configurable bits in CFG_HI */
71#define DWC_CFGH_FCMODE (1 << 0)
72#define DWC_CFGH_FIFO_MODE (1 << 1)
73#define DWC_CFGH_PROTCTL(x) ((x) << 2)
74#define DWC_CFGH_SRC_PER(x) ((x) << 7)
75#define DWC_CFGH_DST_PER(x) ((x) << 11)
76
77/* Platform-configurable bits in CFG_LO */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070078#define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
79#define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
80#define DWC_CFGL_LOCK_CH_XACT (2 << 12)
81#define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
82#define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
83#define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
84#define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
85#define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
86#define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
87#define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
88
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +020089/* DMA API extensions */
90struct dw_cyclic_desc {
91 struct dw_desc **desc;
92 unsigned long periods;
93 void (*period_callback)(void *param);
94 void *period_callback_param;
95};
96
97struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
98 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +053099 enum dma_transfer_direction direction);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200100void dw_dma_cyclic_free(struct dma_chan *chan);
101int dw_dma_cyclic_start(struct dma_chan *chan);
102void dw_dma_cyclic_stop(struct dma_chan *chan);
103
104dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
105
106dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
107
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700108#endif /* DW_DMAC_H */