blob: d4dd41fb951b343918dda3db91399702d0e86423 [file] [log] [blame]
Linas Vepstas172ca922005-11-03 18:50:04 -06001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
Gavin Shancb3bc9d2012-02-27 20:03:51 +00003 * Copyright 2001-2012 IBM Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
Linas Vepstas172ca922005-11-03 18:50:04 -06009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Linas Vepstas172ca922005-11-03 18:50:04 -060014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000020#ifndef _POWERPC_EEH_H
21#define _POWERPC_EEH_H
Arnd Bergmann88ced032005-12-16 22:43:46 +010022#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/init.h>
25#include <linux/list.h>
26#include <linux/string.h>
Gavin Shan5a719782013-06-20 13:21:01 +080027#include <linux/time.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29struct pci_dev;
John Rose827c1a62006-02-24 11:34:23 -060030struct pci_bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -070031struct device_node;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#ifdef CONFIG_EEH
34
Gavin Shanaa1e6372012-02-27 20:03:53 +000035/*
Gavin Shan968f9682012-09-07 22:44:05 +000036 * The struct is used to trace PE related EEH functionality.
37 * In theory, there will have one instance of the struct to
38 * be created against particular PE. In nature, PEs corelate
39 * to each other. the struct has to reflect that hierarchy in
40 * order to easily pick up those affected PEs when one particular
41 * PE has EEH errors.
42 *
43 * Also, one particular PE might be composed of PCI device, PCI
44 * bus and its subordinate components. The struct also need ship
45 * the information. Further more, one particular PE is only meaingful
46 * in the corresponding PHB. Therefore, the root PEs should be created
47 * against existing PHBs in on-to-one fashion.
48 */
Gavin Shan5efc3ad2012-09-11 19:16:16 +000049#define EEH_PE_INVALID (1 << 0) /* Invalid */
50#define EEH_PE_PHB (1 << 1) /* PHB PE */
51#define EEH_PE_DEVICE (1 << 2) /* Device PE */
52#define EEH_PE_BUS (1 << 3) /* Bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000053
54#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
55#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
Gavin Shan8a6b1bc2013-06-20 13:21:04 +080056#define EEH_PE_PHB_DEAD (1 << 2) /* Dead PHB */
Gavin Shan968f9682012-09-07 22:44:05 +000057
Gavin Shan807a8272013-07-24 10:24:55 +080058#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
59
Gavin Shan968f9682012-09-07 22:44:05 +000060struct eeh_pe {
61 int type; /* PE type: PHB/Bus/Device */
62 int state; /* PE EEH dependent mode */
63 int config_addr; /* Traditional PCI address */
64 int addr; /* PE configuration address */
65 struct pci_controller *phb; /* Associated PHB */
Gavin Shan8cdb2832013-06-20 13:20:55 +080066 struct pci_bus *bus; /* Top PCI bus for bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000067 int check_count; /* Times of ignored error */
68 int freeze_count; /* Times of froze up */
Gavin Shan5a719782013-06-20 13:21:01 +080069 struct timeval tstamp; /* Time on first-time freeze */
Gavin Shan968f9682012-09-07 22:44:05 +000070 int false_positives; /* Times of reported #ff's */
71 struct eeh_pe *parent; /* Parent PE */
72 struct list_head child_list; /* Link PE to the child list */
73 struct list_head edevs; /* Link list of EEH devices */
74 struct list_head child; /* Child PEs */
75};
76
Gavin Shan9feed422013-07-24 10:24:56 +080077#define eeh_pe_for_each_dev(pe, edev, tmp) \
78 list_for_each_entry_safe(edev, tmp, &pe->edevs, list)
Gavin Shan5b663522012-09-07 22:44:12 +000079
Gavin Shan968f9682012-09-07 22:44:05 +000080/*
Gavin Shaneb740b52012-02-27 20:04:04 +000081 * The struct is used to trace EEH state for the associated
82 * PCI device node or PCI device. In future, it might
83 * represent PE as well so that the EEH device to form
84 * another tree except the currently existing tree of PCI
85 * buses and PCI devices
86 */
Gavin Shan4b83bd42013-07-24 10:24:59 +080087#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
88#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
89#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
90#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
91#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
Gavin Shaneb740b52012-02-27 20:04:04 +000092
Gavin Shanf26c7a02014-01-12 14:13:45 +080093#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
94#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
Gavin Shanab55d212013-07-24 10:25:01 +080095
Gavin Shaneb740b52012-02-27 20:04:04 +000096struct eeh_dev {
97 int mode; /* EEH mode */
98 int class_code; /* Class code of the device */
99 int config_addr; /* Config address */
100 int pe_config_addr; /* PE config address */
Gavin Shaneb740b52012-02-27 20:04:04 +0000101 u32 config_space[16]; /* Saved PCI config space */
Gavin Shan4b83bd42013-07-24 10:24:59 +0800102 u8 pcie_cap; /* Saved PCIe capability */
Gavin Shan968f9682012-09-07 22:44:05 +0000103 struct eeh_pe *pe; /* Associated PE */
104 struct list_head list; /* Form link list in the PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000105 struct pci_controller *phb; /* Associated PHB */
106 struct device_node *dn; /* Associated device node */
107 struct pci_dev *pdev; /* Associated PCI device */
Gavin Shanf5c57712013-07-24 10:24:58 +0800108 struct pci_bus *bus; /* PCI bus for partial hotplug */
Gavin Shaneb740b52012-02-27 20:04:04 +0000109};
110
111static inline struct device_node *eeh_dev_to_of_node(struct eeh_dev *edev)
112{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800113 return edev ? edev->dn : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000114}
115
116static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
117{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800118 return edev ? edev->pdev : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000119}
120
Gavin Shan7e4e7862014-01-15 13:16:11 +0800121/* Return values from eeh_ops::next_error */
122enum {
123 EEH_NEXT_ERR_NONE = 0,
124 EEH_NEXT_ERR_INF,
125 EEH_NEXT_ERR_FROZEN_PE,
126 EEH_NEXT_ERR_FENCED_PHB,
127 EEH_NEXT_ERR_DEAD_PHB,
128 EEH_NEXT_ERR_DEAD_IOC
129};
130
Gavin Shaneb740b52012-02-27 20:04:04 +0000131/*
Gavin Shanaa1e6372012-02-27 20:03:53 +0000132 * The struct is used to trace the registered EEH operation
133 * callback functions. Actually, those operation callback
134 * functions are heavily platform dependent. That means the
135 * platform should register its own EEH operation callback
136 * functions before any EEH further operations.
137 */
Gavin Shan8fb8f702012-02-27 20:03:55 +0000138#define EEH_OPT_DISABLE 0 /* EEH disable */
139#define EEH_OPT_ENABLE 1 /* EEH enable */
140#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
141#define EEH_OPT_THAW_DMA 3 /* DMA enable */
Gavin Shaneb594a42012-02-27 20:03:57 +0000142#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
143#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
144#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
145#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
146#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
147#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
148#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
Gavin Shan26524812012-02-27 20:03:59 +0000149#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
150#define EEH_RESET_HOT 1 /* Hot reset */
151#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
Gavin Shan8d633292012-02-27 20:04:00 +0000152#define EEH_LOG_TEMP 1 /* EEH temporary error log */
153#define EEH_LOG_PERM 2 /* EEH permanent error log */
Gavin Shaneb594a42012-02-27 20:03:57 +0000154
Gavin Shanaa1e6372012-02-27 20:03:53 +0000155struct eeh_ops {
156 char *name;
157 int (*init)(void);
Gavin Shan21fd21f2013-06-20 13:20:57 +0800158 int (*post_init)(void);
Gavin Shand7bb8862012-09-07 22:44:21 +0000159 void* (*of_probe)(struct device_node *dn, void *flag);
Gavin Shan51fb5f52013-06-20 13:20:56 +0800160 int (*dev_probe)(struct pci_dev *dev, void *flag);
Gavin Shan371a3952012-09-07 22:44:14 +0000161 int (*set_option)(struct eeh_pe *pe, int option);
162 int (*get_pe_addr)(struct eeh_pe *pe);
163 int (*get_state)(struct eeh_pe *pe, int *state);
164 int (*reset)(struct eeh_pe *pe, int option);
165 int (*wait_state)(struct eeh_pe *pe, int max_wait);
166 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
167 int (*configure_bridge)(struct eeh_pe *pe);
Gavin Shan37804442012-02-27 20:04:11 +0000168 int (*read_config)(struct device_node *dn, int where, int size, u32 *val);
169 int (*write_config)(struct device_node *dn, int where, int size, u32 val);
Gavin Shan8a6b1bc2013-06-20 13:21:04 +0800170 int (*next_error)(struct eeh_pe **pe);
Gavin Shan1d350542014-01-03 17:47:12 +0800171 int (*restore_config)(struct device_node *dn);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000172};
173
174extern struct eeh_ops *eeh_ops;
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800175extern bool eeh_subsystem_enabled;
Gavin Shan49075812013-06-20 13:21:03 +0800176extern raw_spinlock_t confirm_error_lock;
Gavin Shand7bb8862012-09-07 22:44:21 +0000177extern int eeh_probe_mode;
178
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800179static inline bool eeh_enabled(void)
180{
181 return eeh_subsystem_enabled;
182}
183
184static inline void eeh_set_enable(bool mode)
185{
186 eeh_subsystem_enabled = mode;
187}
188
Gavin Shand7bb8862012-09-07 22:44:21 +0000189#define EEH_PROBE_MODE_DEV (1<<0) /* From PCI device */
190#define EEH_PROBE_MODE_DEVTREE (1<<1) /* From device tree */
191
192static inline void eeh_probe_mode_set(int flag)
193{
194 eeh_probe_mode = flag;
195}
196
197static inline int eeh_probe_mode_devtree(void)
198{
199 return (eeh_probe_mode == EEH_PROBE_MODE_DEVTREE);
200}
201
202static inline int eeh_probe_mode_dev(void)
203{
204 return (eeh_probe_mode == EEH_PROBE_MODE_DEV);
205}
Gavin Shan646a8492012-09-07 22:44:06 +0000206
Gavin Shan49075812013-06-20 13:21:03 +0800207static inline void eeh_serialize_lock(unsigned long *flags)
208{
209 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
210}
211
212static inline void eeh_serialize_unlock(unsigned long flags)
213{
214 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
215}
216
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000217/*
218 * Max number of EEH freezes allowed before we consider the device
219 * to be permanently disabled.
220 */
Linas Vepstas172ca922005-11-03 18:50:04 -0600221#define EEH_MAX_ALLOWED_FREEZES 5
222
Gavin Shan22f4ab12012-09-07 22:44:08 +0000223typedef void *(*eeh_traverse_func)(void *data, void *flag);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800224int eeh_phb_pe_create(struct pci_controller *phb);
Gavin Shan9ff67432013-06-20 13:20:53 +0800225struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
Gavin Shan01566802013-06-20 13:20:54 +0800226struct eeh_pe *eeh_pe_get(struct eeh_dev *edev);
Gavin Shan9b843482012-09-07 22:44:09 +0000227int eeh_add_to_parent_pe(struct eeh_dev *edev);
Gavin Shan807a8272013-07-24 10:24:55 +0800228int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
Gavin Shan5a719782013-06-20 13:21:01 +0800229void eeh_pe_update_time_stamp(struct eeh_pe *pe);
Gavin Shanf5c57712013-07-24 10:24:58 +0800230void *eeh_pe_traverse(struct eeh_pe *root,
231 eeh_traverse_func fn, void *flag);
Gavin Shan9e6d2cf2012-09-07 22:44:15 +0000232void *eeh_pe_dev_traverse(struct eeh_pe *root,
233 eeh_traverse_func fn, void *flag);
234void eeh_pe_restore_bars(struct eeh_pe *pe);
Gavin Shan9b3c76f2012-09-07 22:44:19 +0000235struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
Gavin Shan55037d12012-09-07 22:44:07 +0000236
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800237void *eeh_dev_init(struct device_node *dn, void *data);
238void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
Gavin Shaneeb63612013-06-27 13:46:47 +0800239int eeh_init(void);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000240int __init eeh_ops_register(struct eeh_ops *ops);
241int __exit eeh_ops_unregister(const char *name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242unsigned long eeh_check_failure(const volatile void __iomem *token,
243 unsigned long val);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000244int eeh_dev_check_failure(struct eeh_dev *edev);
Gavin Shaneeb63612013-06-27 13:46:47 +0800245void eeh_addr_cache_build(void);
Gavin Shanf2856492013-07-24 10:24:52 +0800246void eeh_add_device_early(struct device_node *);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600247void eeh_add_device_tree_early(struct device_node *);
Gavin Shanf2856492013-07-24 10:24:52 +0800248void eeh_add_device_late(struct pci_dev *);
John Rose827c1a62006-02-24 11:34:23 -0600249void eeh_add_device_tree_late(struct pci_bus *);
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000250void eeh_add_sysfs_files(struct pci_bus *);
Gavin Shan807a8272013-07-24 10:24:55 +0800251void eeh_remove_device(struct pci_dev *);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600252
253/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
255 *
256 * If this macro yields TRUE, the caller relays to eeh_check_failure()
257 * which does further tests out of line.
258 */
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800259#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261/*
262 * Reads from a device which has been isolated by EEH will return
263 * all 1s. This macro gives an all-1s value of the given size (in
264 * bytes: 1, 2, or 4) for comparing with the result of a read.
265 */
266#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
267
268#else /* !CONFIG_EEH */
Gavin Shaneb740b52012-02-27 20:04:04 +0000269
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800270static inline bool eeh_enabled(void)
271{
272 return false;
273}
274
275static inline void eeh_set_enable(bool mode) { }
276
Gavin Shan51fb5f52013-06-20 13:20:56 +0800277static inline int eeh_init(void)
278{
279 return 0;
280}
281
Gavin Shaneb740b52012-02-27 20:04:04 +0000282static inline void *eeh_dev_init(struct device_node *dn, void *data)
283{
284 return NULL;
285}
286
287static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289static inline unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
290{
291 return val;
292}
293
Gavin Shanf8f7d632012-09-07 22:44:22 +0000294#define eeh_dev_check_failure(x) (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Gavin Shan3ab96a02012-09-07 22:44:23 +0000296static inline void eeh_addr_cache_build(void) { }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Gavin Shanf2856492013-07-24 10:24:52 +0800298static inline void eeh_add_device_early(struct device_node *dn) { }
299
Haren Myneni022930e2005-12-27 18:58:29 -0800300static inline void eeh_add_device_tree_early(struct device_node *dn) { }
301
Gavin Shanf2856492013-07-24 10:24:52 +0800302static inline void eeh_add_device_late(struct pci_dev *dev) { }
303
John Rose827c1a62006-02-24 11:34:23 -0600304static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
305
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000306static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
307
Gavin Shan807a8272013-07-24 10:24:55 +0800308static inline void eeh_remove_device(struct pci_dev *dev) { }
Gavin Shan646a8492012-09-07 22:44:06 +0000309
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310#define EEH_POSSIBLE_ERROR(val, type) (0)
311#define EEH_IO_ERROR_VALUE(size) (-1UL)
312#endif /* CONFIG_EEH */
313
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000314#ifdef CONFIG_PPC64
Linas Vepstas172ca922005-11-03 18:50:04 -0600315/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 * MMIO read/write operations with EEH support.
317 */
318static inline u8 eeh_readb(const volatile void __iomem *addr)
319{
320 u8 val = in_8(addr);
321 if (EEH_POSSIBLE_ERROR(val, u8))
322 return eeh_check_failure(addr, val);
323 return val;
324}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326static inline u16 eeh_readw(const volatile void __iomem *addr)
327{
328 u16 val = in_le16(addr);
329 if (EEH_POSSIBLE_ERROR(val, u16))
330 return eeh_check_failure(addr, val);
331 return val;
332}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334static inline u32 eeh_readl(const volatile void __iomem *addr)
335{
336 u32 val = in_le32(addr);
337 if (EEH_POSSIBLE_ERROR(val, u32))
338 return eeh_check_failure(addr, val);
339 return val;
340}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342static inline u64 eeh_readq(const volatile void __iomem *addr)
343{
344 u64 val = in_le64(addr);
345 if (EEH_POSSIBLE_ERROR(val, u64))
346 return eeh_check_failure(addr, val);
347 return val;
348}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100349
350static inline u16 eeh_readw_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100352 u16 val = in_be16(addr);
353 if (EEH_POSSIBLE_ERROR(val, u16))
354 return eeh_check_failure(addr, val);
355 return val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100357
358static inline u32 eeh_readl_be(const volatile void __iomem *addr)
359{
360 u32 val = in_be32(addr);
361 if (EEH_POSSIBLE_ERROR(val, u32))
362 return eeh_check_failure(addr, val);
363 return val;
364}
365
366static inline u64 eeh_readq_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367{
368 u64 val = in_be64(addr);
369 if (EEH_POSSIBLE_ERROR(val, u64))
370 return eeh_check_failure(addr, val);
371 return val;
372}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100374static inline void eeh_memcpy_fromio(void *dest, const
375 volatile void __iomem *src,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 unsigned long n)
377{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100378 _memcpy_fromio(dest, src, n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
381 * were copied. Check all four bytes.
382 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100383 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
384 eeh_check_failure(src, *((u32 *)(dest + n - 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385}
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387/* in-string eeh macros */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100388static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
389 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100391 _insb(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100393 eeh_check_failure(addr, *(u8*)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
395
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100396static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
397 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100399 _insw(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100401 eeh_check_failure(addr, *(u16*)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402}
403
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100404static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
405 int nl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100407 _insl(addr, buf, nl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100409 eeh_check_failure(addr, *(u32*)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410}
411
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000412#endif /* CONFIG_PPC64 */
Arnd Bergmann88ced032005-12-16 22:43:46 +0100413#endif /* __KERNEL__ */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000414#endif /* _POWERPC_EEH_H */