blob: da2fc86cc52433bd8f1c6b32a898baa87c2a1064 [file] [log] [blame]
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001/*
Sylwester Nawrocki97d97422012-05-08 15:51:24 -03002 * Samsung S5P/EXYNOS4 SoC series FIMC (CAMIF) driver
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03003 *
Sylwester Nawrocki0c9204d2012-04-25 06:55:42 -03004 * Copyright (C) 2010-2012 Samsung Electronics Co., Ltd.
5 * Sylwester Nawrocki <s.nawrocki@samsung.com>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published
9 * by the Free Software Foundation, either version 2 of the License,
10 * or (at your option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/kernel.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030015#include <linux/types.h>
16#include <linux/errno.h>
17#include <linux/bug.h>
18#include <linux/interrupt.h>
19#include <linux/device.h>
20#include <linux/platform_device.h>
Sylwester Nawrockie9e21082011-09-02 06:25:32 -030021#include <linux/pm_runtime.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030022#include <linux/list.h>
Sylwester Nawrocki88fa8312013-03-20 10:44:39 -030023#include <linux/mfd/syscon.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030024#include <linux/io.h>
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -030025#include <linux/of.h>
26#include <linux/of_device.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030027#include <linux/slab.h>
28#include <linux/clk.h>
29#include <media/v4l2-ioctl.h>
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -030030#include <media/videobuf2-core.h>
31#include <media/videobuf2-dma-contig.h>
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030032
33#include "fimc-core.h"
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -030034#include "fimc-reg.h"
Sylwester Nawrocki56fa1a62013-03-24 16:54:25 +010035#include "media-dev.h"
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030036
Sylwester Nawrockia25be182010-12-27 15:34:43 -030037static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
Sylwester Nawrockiebdfea82011-06-10 15:36:45 -030038 "sclk_fimc", "fimc"
Sylwester Nawrockia25be182010-12-27 15:34:43 -030039};
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030040
41static struct fimc_fmt fimc_formats[] = {
42 {
Sylwester Nawrockief7af592010-12-08 14:05:08 -030043 .name = "RGB565",
Sylwester Nawrockif83f71f2011-11-04 10:07:06 -030044 .fourcc = V4L2_PIX_FMT_RGB565,
Sylwester Nawrockief7af592010-12-08 14:05:08 -030045 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030046 .color = FIMC_FMT_RGB565,
Sylwester Nawrockief7af592010-12-08 14:05:08 -030047 .memplanes = 1,
48 .colplanes = 1,
Sylwester Nawrockief7af592010-12-08 14:05:08 -030049 .flags = FMT_FLAGS_M2M,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030050 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -030051 .name = "BGR666",
52 .fourcc = V4L2_PIX_FMT_BGR666,
53 .depth = { 32 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030054 .color = FIMC_FMT_RGB666,
Sylwester Nawrockief7af592010-12-08 14:05:08 -030055 .memplanes = 1,
56 .colplanes = 1,
57 .flags = FMT_FLAGS_M2M,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030058 }, {
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -030059 .name = "ARGB8888, 32 bpp",
Sylwester Nawrockief7af592010-12-08 14:05:08 -030060 .fourcc = V4L2_PIX_FMT_RGB32,
61 .depth = { 32 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030062 .color = FIMC_FMT_RGB888,
Sylwester Nawrockief7af592010-12-08 14:05:08 -030063 .memplanes = 1,
64 .colplanes = 1,
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -030065 .flags = FMT_FLAGS_M2M | FMT_HAS_ALPHA,
66 }, {
67 .name = "ARGB1555",
68 .fourcc = V4L2_PIX_FMT_RGB555,
69 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030070 .color = FIMC_FMT_RGB555,
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -030071 .memplanes = 1,
72 .colplanes = 1,
73 .flags = FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
74 }, {
75 .name = "ARGB4444",
76 .fourcc = V4L2_PIX_FMT_RGB444,
77 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030078 .color = FIMC_FMT_RGB444,
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -030079 .memplanes = 1,
80 .colplanes = 1,
81 .flags = FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -030082 }, {
Sylwester Nawrocki88fa8312013-03-20 10:44:39 -030083 .name = "YUV 4:4:4",
84 .mbus_code = V4L2_MBUS_FMT_YUV10_1X30,
85 .flags = FMT_FLAGS_WRITEBACK,
86 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -030087 .name = "YUV 4:2:2 packed, YCbYCr",
88 .fourcc = V4L2_PIX_FMT_YUYV,
89 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030090 .color = FIMC_FMT_YCBYCR422,
Sylwester Nawrockief7af592010-12-08 14:05:08 -030091 .memplanes = 1,
92 .colplanes = 1,
93 .mbus_code = V4L2_MBUS_FMT_YUYV8_2X8,
94 .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -030095 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -030096 .name = "YUV 4:2:2 packed, CbYCrY",
97 .fourcc = V4L2_PIX_FMT_UYVY,
98 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -030099 .color = FIMC_FMT_CBYCRY422,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300100 .memplanes = 1,
101 .colplanes = 1,
102 .mbus_code = V4L2_MBUS_FMT_UYVY8_2X8,
103 .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300104 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300105 .name = "YUV 4:2:2 packed, CrYCbY",
106 .fourcc = V4L2_PIX_FMT_VYUY,
107 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300108 .color = FIMC_FMT_CRYCBY422,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300109 .memplanes = 1,
110 .colplanes = 1,
111 .mbus_code = V4L2_MBUS_FMT_VYUY8_2X8,
112 .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300113 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300114 .name = "YUV 4:2:2 packed, YCrYCb",
115 .fourcc = V4L2_PIX_FMT_YVYU,
116 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300117 .color = FIMC_FMT_YCRYCB422,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300118 .memplanes = 1,
119 .colplanes = 1,
120 .mbus_code = V4L2_MBUS_FMT_YVYU8_2X8,
121 .flags = FMT_FLAGS_M2M | FMT_FLAGS_CAM,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300122 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300123 .name = "YUV 4:2:2 planar, Y/Cb/Cr",
124 .fourcc = V4L2_PIX_FMT_YUV422P,
125 .depth = { 12 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300126 .color = FIMC_FMT_YCBYCR422,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300127 .memplanes = 1,
128 .colplanes = 3,
129 .flags = FMT_FLAGS_M2M,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300130 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300131 .name = "YUV 4:2:2 planar, Y/CbCr",
132 .fourcc = V4L2_PIX_FMT_NV16,
133 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300134 .color = FIMC_FMT_YCBYCR422,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300135 .memplanes = 1,
136 .colplanes = 2,
137 .flags = FMT_FLAGS_M2M,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300138 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300139 .name = "YUV 4:2:2 planar, Y/CrCb",
140 .fourcc = V4L2_PIX_FMT_NV61,
141 .depth = { 16 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300142 .color = FIMC_FMT_YCRYCB422,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300143 .memplanes = 1,
144 .colplanes = 2,
145 .flags = FMT_FLAGS_M2M,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300146 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300147 .name = "YUV 4:2:0 planar, YCbCr",
148 .fourcc = V4L2_PIX_FMT_YUV420,
149 .depth = { 12 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300150 .color = FIMC_FMT_YCBCR420,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300151 .memplanes = 1,
152 .colplanes = 3,
153 .flags = FMT_FLAGS_M2M,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300154 }, {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300155 .name = "YUV 4:2:0 planar, Y/CbCr",
156 .fourcc = V4L2_PIX_FMT_NV12,
157 .depth = { 12 },
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300158 .color = FIMC_FMT_YCBCR420,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300159 .memplanes = 1,
160 .colplanes = 2,
161 .flags = FMT_FLAGS_M2M,
162 }, {
Sylwester Nawrocki0a198bc2012-05-22 13:50:14 -0300163 .name = "YUV 4:2:0 non-contig. 2p, Y/CbCr",
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300164 .fourcc = V4L2_PIX_FMT_NV12M,
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300165 .color = FIMC_FMT_YCBCR420,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300166 .depth = { 8, 4 },
167 .memplanes = 2,
168 .colplanes = 2,
169 .flags = FMT_FLAGS_M2M,
170 }, {
Sylwester Nawrocki0a198bc2012-05-22 13:50:14 -0300171 .name = "YUV 4:2:0 non-contig. 3p, Y/Cb/Cr",
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300172 .fourcc = V4L2_PIX_FMT_YUV420M,
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300173 .color = FIMC_FMT_YCBCR420,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300174 .depth = { 8, 2, 2 },
175 .memplanes = 3,
176 .colplanes = 3,
177 .flags = FMT_FLAGS_M2M,
178 }, {
Sylwester Nawrocki0a198bc2012-05-22 13:50:14 -0300179 .name = "YUV 4:2:0 non-contig. 2p, tiled",
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300180 .fourcc = V4L2_PIX_FMT_NV12MT,
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300181 .color = FIMC_FMT_YCBCR420,
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300182 .depth = { 8, 4 },
183 .memplanes = 2,
184 .colplanes = 2,
185 .flags = FMT_FLAGS_M2M,
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300186 }, {
187 .name = "JPEG encoded data",
188 .fourcc = V4L2_PIX_FMT_JPEG,
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300189 .color = FIMC_FMT_JPEG,
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300190 .depth = { 8 },
191 .memplanes = 1,
192 .colplanes = 1,
193 .mbus_code = V4L2_MBUS_FMT_JPEG_1X8,
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300194 .flags = FMT_FLAGS_CAM | FMT_FLAGS_COMPRESSED,
195 }, {
196 .name = "S5C73MX interleaved UYVY/JPEG",
197 .fourcc = V4L2_PIX_FMT_S5C_UYVY_JPG,
198 .color = FIMC_FMT_YUYV_JPEG,
199 .depth = { 8 },
200 .memplanes = 2,
201 .colplanes = 1,
202 .mdataplanes = 0x2, /* plane 1 holds frame meta data */
203 .mbus_code = V4L2_MBUS_FMT_S5C_UYVY_JPEG_1X8,
204 .flags = FMT_FLAGS_CAM | FMT_FLAGS_COMPRESSED,
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300205 },
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300206};
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300207
Sylwester Nawrockibb7c2762012-04-27 09:33:23 -0300208struct fimc_fmt *fimc_get_format(unsigned int index)
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300209{
Sylwester Nawrocki97d97422012-05-08 15:51:24 -0300210 if (index >= ARRAY_SIZE(fimc_formats))
211 return NULL;
212
213 return &fimc_formats[index];
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300214}
215
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300216int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
217 int dw, int dh, int rotation)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300218{
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300219 if (rotation == 90 || rotation == 270)
220 swap(dw, dh);
Hyunwoong Kim1b09f292010-12-28 22:12:43 -0300221
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300222 if (!ctx->scaler.enabled)
223 return (sw == dw && sh == dh) ? 0 : -EINVAL;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300224
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300225 if ((sw >= SCALER_MAX_HRATIO * dw) || (sh >= SCALER_MAX_VRATIO * dh))
Hyunwoong Kim1b09f292010-12-28 22:12:43 -0300226 return -EINVAL;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300227
228 return 0;
229}
230
231static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
232{
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300233 u32 sh = 6;
234
235 if (src >= 64 * tar)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300236 return -EINVAL;
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300237
238 while (sh--) {
239 u32 tmp = 1 << sh;
240 if (src >= tar * tmp) {
241 *shift = sh, *ratio = tmp;
242 return 0;
243 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300244 }
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300245 *shift = 0, *ratio = 1;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300246 return 0;
247}
248
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300249int fimc_set_scaler_info(struct fimc_ctx *ctx)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300250{
Sylwester Nawrocki405f2302012-08-02 10:27:46 -0300251 const struct fimc_variant *variant = ctx->fimc_dev->variant;
Sylwester Nawrocki30c99392011-06-10 15:36:48 -0300252 struct device *dev = &ctx->fimc_dev->pdev->dev;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300253 struct fimc_scaler *sc = &ctx->scaler;
254 struct fimc_frame *s_frame = &ctx->s_frame;
255 struct fimc_frame *d_frame = &ctx->d_frame;
256 int tx, ty, sx, sy;
257 int ret;
258
Sylwester Nawrocki47654df2010-10-08 05:01:22 -0300259 if (ctx->rotation == 90 || ctx->rotation == 270) {
260 ty = d_frame->width;
261 tx = d_frame->height;
262 } else {
263 tx = d_frame->width;
264 ty = d_frame->height;
265 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300266 if (tx <= 0 || ty <= 0) {
Sylwester Nawrocki969e8772012-12-07 16:40:08 -0300267 dev_err(dev, "Invalid target size: %dx%d\n", tx, ty);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300268 return -EINVAL;
269 }
270
271 sx = s_frame->width;
272 sy = s_frame->height;
273 if (sx <= 0 || sy <= 0) {
Sylwester Nawrocki969e8772012-12-07 16:40:08 -0300274 dev_err(dev, "Invalid source size: %dx%d\n", sx, sy);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300275 return -EINVAL;
276 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300277 sc->real_width = sx;
278 sc->real_height = sy;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300279
280 ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
281 if (ret)
282 return ret;
283
284 ret = fimc_get_scaler_factor(sy, ty, &sc->pre_vratio, &sc->vfactor);
285 if (ret)
286 return ret;
287
288 sc->pre_dst_width = sx / sc->pre_hratio;
289 sc->pre_dst_height = sy / sc->pre_vratio;
290
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -0300291 if (variant->has_mainscaler_ext) {
292 sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
293 sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
294 } else {
295 sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
296 sc->main_vratio = (sy << 8) / (ty << sc->vfactor);
297
298 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300299
300 sc->scaleup_h = (tx >= sx) ? 1 : 0;
301 sc->scaleup_v = (ty >= sy) ? 1 : 0;
302
303 /* check to see if input and output size/format differ */
304 if (s_frame->fmt->color == d_frame->fmt->color
305 && s_frame->width == d_frame->width
306 && s_frame->height == d_frame->height)
307 sc->copy_mode = 1;
308 else
309 sc->copy_mode = 0;
310
311 return 0;
312}
313
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300314static irqreturn_t fimc_irq_handler(int irq, void *priv)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300315{
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300316 struct fimc_dev *fimc = priv;
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300317 struct fimc_ctx *ctx;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300318
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300319 fimc_hw_clear_irq(fimc);
320
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300321 spin_lock(&fimc->slock);
322
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300323 if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300324 if (test_and_clear_bit(ST_M2M_SUSPENDING, &fimc->state)) {
325 set_bit(ST_M2M_SUSPENDED, &fimc->state);
326 wake_up(&fimc->irq_queue);
327 goto out;
328 }
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300329 ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
330 if (ctx != NULL) {
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300331 spin_unlock(&fimc->slock);
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300332 fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300333
Sylwester Nawrocki4ecbf5d2011-02-23 08:24:33 -0300334 if (ctx->state & FIMC_CTX_SHUT) {
335 ctx->state &= ~FIMC_CTX_SHUT;
336 wake_up(&fimc->irq_queue);
337 }
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300338 return IRQ_HANDLED;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300339 }
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300340 } else if (test_bit(ST_CAPT_PEND, &fimc->state)) {
Sylwester Nawrocki97d97422012-05-08 15:51:24 -0300341 int last_buf = test_bit(ST_CAPT_JPEG, &fimc->state) &&
342 fimc->vid_cap.reqbufs_count == 1;
343 fimc_capture_irq_handler(fimc, !last_buf);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300344 }
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300345out:
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300346 spin_unlock(&fimc->slock);
347 return IRQ_HANDLED;
348}
349
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300350/* The color format (colplanes, memplanes) must be already configured. */
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300351int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300352 struct fimc_frame *frame, struct fimc_addr *paddr)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300353{
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300354 int ret = 0;
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300355 u32 pix_size;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300356
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -0300357 if (vb == NULL || frame == NULL)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300358 return -EINVAL;
359
360 pix_size = frame->width * frame->height;
361
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300362 dbg("memplanes= %d, colplanes= %d, pix_size= %d",
363 frame->fmt->memplanes, frame->fmt->colplanes, pix_size);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300364
Marek Szyprowskiba7fcb02011-08-29 03:20:56 -0300365 paddr->y = vb2_dma_contig_plane_dma_addr(vb, 0);
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300366
367 if (frame->fmt->memplanes == 1) {
368 switch (frame->fmt->colplanes) {
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300369 case 1:
370 paddr->cb = 0;
371 paddr->cr = 0;
372 break;
373 case 2:
374 /* decompose Y into Y/Cb */
375 paddr->cb = (u32)(paddr->y + pix_size);
376 paddr->cr = 0;
377 break;
378 case 3:
379 paddr->cb = (u32)(paddr->y + pix_size);
380 /* decompose Y into Y/Cb/Cr */
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300381 if (FIMC_FMT_YCBCR420 == frame->fmt->color)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300382 paddr->cr = (u32)(paddr->cb
383 + (pix_size >> 2));
384 else /* 422 */
385 paddr->cr = (u32)(paddr->cb
386 + (pix_size >> 1));
387 break;
388 default:
389 return -EINVAL;
390 }
Sylwester Nawrocki14783d22012-09-24 11:08:45 -0300391 } else if (!frame->fmt->mdataplanes) {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300392 if (frame->fmt->memplanes >= 2)
Marek Szyprowskiba7fcb02011-08-29 03:20:56 -0300393 paddr->cb = vb2_dma_contig_plane_dma_addr(vb, 1);
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300394
395 if (frame->fmt->memplanes == 3)
Marek Szyprowskiba7fcb02011-08-29 03:20:56 -0300396 paddr->cr = vb2_dma_contig_plane_dma_addr(vb, 2);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300397 }
398
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -0300399 dbg("PHYS_ADDR: y= 0x%X cb= 0x%X cr= 0x%X ret= %d",
400 paddr->y, paddr->cb, paddr->cr, ret);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300401
402 return ret;
403}
404
405/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
Sylwester Nawrocki9e803a02011-06-10 15:36:53 -0300406void fimc_set_yuv_order(struct fimc_ctx *ctx)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300407{
408 /* The one only mode supported in SoC. */
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300409 ctx->in_order_2p = FIMC_REG_CIOCTRL_ORDER422_2P_LSB_CRCB;
410 ctx->out_order_2p = FIMC_REG_CIOCTRL_ORDER422_2P_LSB_CRCB;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300411
412 /* Set order for 1 plane input formats. */
413 switch (ctx->s_frame.fmt->color) {
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300414 case FIMC_FMT_YCRYCB422:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300415 ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_YCRYCB;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300416 break;
Sylwester Nawrocki43979792013-03-21 14:22:34 -0300417 case FIMC_FMT_CBYCRY422:
418 ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_CBYCRY;
419 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300420 case FIMC_FMT_CRYCBY422:
Sylwester Nawrocki43979792013-03-21 14:22:34 -0300421 ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_CRYCBY;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300422 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300423 case FIMC_FMT_YCBYCR422:
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300424 default:
Sylwester Nawrocki43979792013-03-21 14:22:34 -0300425 ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_YCBYCR;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300426 break;
427 }
428 dbg("ctx->in_order_1p= %d", ctx->in_order_1p);
429
430 switch (ctx->d_frame.fmt->color) {
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300431 case FIMC_FMT_YCRYCB422:
Sylwester Nawrockic83a1ff2012-05-02 06:14:49 -0300432 ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_YCRYCB;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300433 break;
Sylwester Nawrocki43979792013-03-21 14:22:34 -0300434 case FIMC_FMT_CBYCRY422:
435 ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_CBYCRY;
436 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300437 case FIMC_FMT_CRYCBY422:
Sylwester Nawrocki43979792013-03-21 14:22:34 -0300438 ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_CRYCBY;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300439 break;
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300440 case FIMC_FMT_YCBYCR422:
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300441 default:
Sylwester Nawrocki43979792013-03-21 14:22:34 -0300442 ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_YCBYCR;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300443 break;
444 }
445 dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
446}
447
Sylwester Nawrocki9e803a02011-06-10 15:36:53 -0300448void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
Sylwester Nawrockiddc79e02010-09-06 03:53:44 -0300449{
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300450 bool pix_hoff = ctx->fimc_dev->drv_data->dma_pix_hoff;
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300451 u32 i, depth = 0;
452
453 for (i = 0; i < f->fmt->colplanes; i++)
454 depth += f->fmt->depth[i];
Sylwester Nawrockiddc79e02010-09-06 03:53:44 -0300455
456 f->dma_offset.y_h = f->offs_h;
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300457 if (!pix_hoff)
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300458 f->dma_offset.y_h *= (depth >> 3);
Sylwester Nawrockiddc79e02010-09-06 03:53:44 -0300459
460 f->dma_offset.y_v = f->offs_v;
461
462 f->dma_offset.cb_h = f->offs_h;
463 f->dma_offset.cb_v = f->offs_v;
464
465 f->dma_offset.cr_h = f->offs_h;
466 f->dma_offset.cr_v = f->offs_v;
467
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300468 if (!pix_hoff) {
Sylwester Nawrockief7af592010-12-08 14:05:08 -0300469 if (f->fmt->colplanes == 3) {
Sylwester Nawrockiddc79e02010-09-06 03:53:44 -0300470 f->dma_offset.cb_h >>= 1;
471 f->dma_offset.cr_h >>= 1;
472 }
Sylwester Nawrocki3d112d92012-04-26 06:26:29 -0300473 if (f->fmt->color == FIMC_FMT_YCBCR420) {
Sylwester Nawrockiddc79e02010-09-06 03:53:44 -0300474 f->dma_offset.cb_v >>= 1;
475 f->dma_offset.cr_v >>= 1;
476 }
477 }
478
479 dbg("in_offset: color= %d, y_h= %d, y_v= %d",
480 f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
481}
482
Sachin Kamat7e566be2012-05-26 11:11:54 -0300483static int fimc_set_color_effect(struct fimc_ctx *ctx, enum v4l2_colorfx colorfx)
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300484{
485 struct fimc_effect *effect = &ctx->effect;
486
487 switch (colorfx) {
488 case V4L2_COLORFX_NONE:
489 effect->type = FIMC_REG_CIIMGEFF_FIN_BYPASS;
490 break;
491 case V4L2_COLORFX_BW:
492 effect->type = FIMC_REG_CIIMGEFF_FIN_ARBITRARY;
493 effect->pat_cb = 128;
494 effect->pat_cr = 128;
495 break;
496 case V4L2_COLORFX_SEPIA:
497 effect->type = FIMC_REG_CIIMGEFF_FIN_ARBITRARY;
498 effect->pat_cb = 115;
499 effect->pat_cr = 145;
500 break;
501 case V4L2_COLORFX_NEGATIVE:
502 effect->type = FIMC_REG_CIIMGEFF_FIN_NEGATIVE;
503 break;
504 case V4L2_COLORFX_EMBOSS:
505 effect->type = FIMC_REG_CIIMGEFF_FIN_EMBOSSING;
506 break;
507 case V4L2_COLORFX_ART_FREEZE:
508 effect->type = FIMC_REG_CIIMGEFF_FIN_ARTFREEZE;
509 break;
510 case V4L2_COLORFX_SILHOUETTE:
511 effect->type = FIMC_REG_CIIMGEFF_FIN_SILHOUETTE;
512 break;
513 case V4L2_COLORFX_SET_CBCR:
514 effect->type = FIMC_REG_CIIMGEFF_FIN_ARBITRARY;
515 effect->pat_cb = ctx->ctrls.colorfx_cbcr->val >> 8;
516 effect->pat_cr = ctx->ctrls.colorfx_cbcr->val & 0xff;
517 break;
518 default:
519 return -EINVAL;
520 }
521
522 return 0;
523}
524
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300525/*
526 * V4L2 controls handling
527 */
528#define ctrl_to_ctx(__ctrl) \
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300529 container_of((__ctrl)->handler, struct fimc_ctx, ctrls.handler)
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300530
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300531static int __fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_ctrl *ctrl)
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300532{
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300533 struct fimc_dev *fimc = ctx->fimc_dev;
Sylwester Nawrocki405f2302012-08-02 10:27:46 -0300534 const struct fimc_variant *variant = fimc->variant;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300535 int ret = 0;
536
537 if (ctrl->flags & V4L2_CTRL_FLAG_INACTIVE)
538 return 0;
539
540 switch (ctrl->id) {
541 case V4L2_CID_HFLIP:
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300542 ctx->hflip = ctrl->val;
543 break;
544
545 case V4L2_CID_VFLIP:
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300546 ctx->vflip = ctrl->val;
547 break;
548
549 case V4L2_CID_ROTATE:
Sylwester Nawrocki81619ce2013-01-30 09:54:06 -0300550 if (fimc_capture_pending(fimc)) {
Sylwester Nawrockiee7160e2011-08-26 14:57:06 -0300551 ret = fimc_check_scaler_ratio(ctx, ctx->s_frame.width,
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300552 ctx->s_frame.height, ctx->d_frame.width,
553 ctx->d_frame.height, ctrl->val);
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300554 if (ret)
555 return -EINVAL;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300556 }
557 if ((ctrl->val == 90 || ctrl->val == 270) &&
558 !variant->has_out_rot)
559 return -EINVAL;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300560
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300561 ctx->rotation = ctrl->val;
562 break;
563
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300564 case V4L2_CID_ALPHA_COMPONENT:
565 ctx->d_frame.alpha = ctrl->val;
566 break;
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300567
568 case V4L2_CID_COLORFX:
569 ret = fimc_set_color_effect(ctx, ctrl->val);
570 if (ret)
571 return ret;
572 break;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300573 }
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300574
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300575 ctx->state |= FIMC_PARAMS;
576 set_bit(ST_CAPT_APPLY_CFG, &fimc->state);
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300577 return 0;
578}
579
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300580static int fimc_s_ctrl(struct v4l2_ctrl *ctrl)
581{
582 struct fimc_ctx *ctx = ctrl_to_ctx(ctrl);
583 unsigned long flags;
584 int ret;
585
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300586 spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300587 ret = __fimc_s_ctrl(ctx, ctrl);
Sylwester Nawrockiefb13c32012-03-19 13:11:40 -0300588 spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300589
590 return ret;
591}
592
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300593static const struct v4l2_ctrl_ops fimc_ctrl_ops = {
594 .s_ctrl = fimc_s_ctrl,
595};
596
597int fimc_ctrls_create(struct fimc_ctx *ctx)
598{
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300599 unsigned int max_alpha = fimc_get_alpha_mask(ctx->d_frame.fmt);
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300600 struct fimc_ctrls *ctrls = &ctx->ctrls;
601 struct v4l2_ctrl_handler *handler = &ctrls->handler;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300602
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300603 if (ctx->ctrls.ready)
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300604 return 0;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300605
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300606 v4l2_ctrl_handler_init(handler, 6);
607
608 ctrls->rotate = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
Sachin Kamat53e5ab92012-01-10 05:46:57 -0300609 V4L2_CID_ROTATE, 0, 270, 90, 0);
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300610 ctrls->hflip = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
Sachin Kamat53e5ab92012-01-10 05:46:57 -0300611 V4L2_CID_HFLIP, 0, 1, 1, 0);
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300612 ctrls->vflip = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
Sachin Kamat53e5ab92012-01-10 05:46:57 -0300613 V4L2_CID_VFLIP, 0, 1, 1, 0);
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300614
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300615 if (ctx->fimc_dev->drv_data->alpha_color)
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300616 ctrls->alpha = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
617 V4L2_CID_ALPHA_COMPONENT,
618 0, max_alpha, 1, 0);
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300619 else
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300620 ctrls->alpha = NULL;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300621
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300622 ctrls->colorfx = v4l2_ctrl_new_std_menu(handler, &fimc_ctrl_ops,
623 V4L2_CID_COLORFX, V4L2_COLORFX_SET_CBCR,
624 ~0x983f, V4L2_COLORFX_NONE);
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300625
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300626 ctrls->colorfx_cbcr = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
627 V4L2_CID_COLORFX_CBCR, 0, 0xffff, 1, 0);
628
629 ctx->effect.type = FIMC_REG_CIIMGEFF_FIN_BYPASS;
630
631 if (!handler->error) {
Kamil Debski4c4ed222012-06-15 13:40:32 -0300632 v4l2_ctrl_cluster(2, &ctrls->colorfx);
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300633 ctrls->ready = true;
634 }
635
636 return handler->error;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300637}
638
639void fimc_ctrls_delete(struct fimc_ctx *ctx)
640{
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300641 struct fimc_ctrls *ctrls = &ctx->ctrls;
642
643 if (ctrls->ready) {
644 v4l2_ctrl_handler_free(&ctrls->handler);
645 ctrls->ready = false;
646 ctrls->alpha = NULL;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300647 }
648}
649
650void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active)
651{
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300652 unsigned int has_alpha = ctx->d_frame.fmt->flags & FMT_HAS_ALPHA;
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300653 struct fimc_ctrls *ctrls = &ctx->ctrls;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300654
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300655 if (!ctrls->ready)
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300656 return;
657
Sylwester Nawrocki8183e7a2012-05-25 07:04:01 -0300658 mutex_lock(ctrls->handler.lock);
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300659 v4l2_ctrl_activate(ctrls->rotate, active);
660 v4l2_ctrl_activate(ctrls->hflip, active);
661 v4l2_ctrl_activate(ctrls->vflip, active);
662 v4l2_ctrl_activate(ctrls->colorfx, active);
663 if (ctrls->alpha)
664 v4l2_ctrl_activate(ctrls->alpha, active && has_alpha);
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300665
666 if (active) {
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300667 fimc_set_color_effect(ctx, ctrls->colorfx->cur.val);
668 ctx->rotation = ctrls->rotate->val;
669 ctx->hflip = ctrls->hflip->val;
670 ctx->vflip = ctrls->vflip->val;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300671 } else {
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300672 ctx->effect.type = FIMC_REG_CIIMGEFF_FIN_BYPASS;
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300673 ctx->rotation = 0;
674 ctx->hflip = 0;
675 ctx->vflip = 0;
676 }
Sylwester Nawrocki8183e7a2012-05-25 07:04:01 -0300677 mutex_unlock(ctrls->handler.lock);
Sylwester Nawrocki131b6c62011-08-24 19:25:10 -0300678}
679
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300680/* Update maximum value of the alpha color control */
681void fimc_alpha_ctrl_update(struct fimc_ctx *ctx)
682{
683 struct fimc_dev *fimc = ctx->fimc_dev;
Sylwester Nawrocki9448ab72012-04-02 06:41:22 -0300684 struct v4l2_ctrl *ctrl = ctx->ctrls.alpha;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300685
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300686 if (ctrl == NULL || !fimc->drv_data->alpha_color)
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300687 return;
688
689 v4l2_ctrl_lock(ctrl);
690 ctrl->maximum = fimc_get_alpha_mask(ctx->d_frame.fmt);
691
692 if (ctrl->cur.val > ctrl->maximum)
693 ctrl->cur.val = ctrl->maximum;
694
695 v4l2_ctrl_unlock(ctrl);
696}
697
Sylwester Nawrockifa8880b2013-01-11 06:36:19 -0300698void __fimc_get_format(struct fimc_frame *frame, struct v4l2_format *f)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300699{
Sylwester Nawrockie5785882011-06-10 15:36:50 -0300700 struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;
Sylwester Nawrocki91707b82011-01-15 01:17:42 -0300701 int i;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300702
Sylwester Nawrockie5785882011-06-10 15:36:50 -0300703 pixm->width = frame->o_width;
704 pixm->height = frame->o_height;
705 pixm->field = V4L2_FIELD_NONE;
706 pixm->pixelformat = frame->fmt->fourcc;
707 pixm->colorspace = V4L2_COLORSPACE_JPEG;
708 pixm->num_planes = frame->fmt->memplanes;
Sylwester Nawrocki91707b82011-01-15 01:17:42 -0300709
710 for (i = 0; i < pixm->num_planes; ++i) {
Sylwester Nawrockifa8880b2013-01-11 06:36:19 -0300711 pixm->plane_fmt[i].bytesperline = frame->bytesperline[i];
712 pixm->plane_fmt[i].sizeimage = frame->payload[i];
Sylwester Nawrocki91707b82011-01-15 01:17:42 -0300713 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300714}
715
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300716/**
717 * fimc_adjust_mplane_format - adjust bytesperline/sizeimage for each plane
718 * @fmt: fimc pixel format description (input)
719 * @width: requested pixel width
720 * @height: requested pixel height
721 * @pix: multi-plane format to adjust
722 */
723void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
724 struct v4l2_pix_format_mplane *pix)
725{
726 u32 bytesperline = 0;
727 int i;
728
729 pix->colorspace = V4L2_COLORSPACE_JPEG;
730 pix->field = V4L2_FIELD_NONE;
731 pix->num_planes = fmt->memplanes;
Sylwester Nawrockidafb9c72011-12-01 14:02:24 -0300732 pix->pixelformat = fmt->fourcc;
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300733 pix->height = height;
734 pix->width = width;
735
736 for (i = 0; i < pix->num_planes; ++i) {
Sylwester Nawrockid547ab62012-05-16 15:00:26 -0300737 struct v4l2_plane_pix_format *plane_fmt = &pix->plane_fmt[i];
738 u32 bpl = plane_fmt->bytesperline;
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300739
740 if (fmt->colplanes > 1 && (bpl == 0 || bpl < pix->width))
741 bpl = pix->width; /* Planar */
742
743 if (fmt->colplanes == 1 && /* Packed */
744 (bpl == 0 || ((bpl * 8) / fmt->depth[i]) < pix->width))
745 bpl = (pix->width * fmt->depth[0]) / 8;
Sylwester Nawrockifa8880b2013-01-11 06:36:19 -0300746 /*
747 * Currently bytesperline for each plane is same, except
748 * V4L2_PIX_FMT_YUV420M format. This calculation may need
749 * to be changed when other multi-planar formats are added
750 * to the fimc_formats[] array.
751 */
752 if (i == 0)
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300753 bytesperline = bpl;
Sylwester Nawrockifa8880b2013-01-11 06:36:19 -0300754 else if (i == 1 && fmt->memplanes == 3)
755 bytesperline /= 2;
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300756
Sylwester Nawrockid547ab62012-05-16 15:00:26 -0300757 plane_fmt->bytesperline = bytesperline;
758 plane_fmt->sizeimage = max((pix->width * pix->height *
759 fmt->depth[i]) / 8, plane_fmt->sizeimage);
Sylwester Nawrocki4db5e272011-08-26 14:51:00 -0300760 }
761}
762
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300763/**
764 * fimc_find_format - lookup fimc color format by fourcc or media bus format
765 * @pixelformat: fourcc to match, ignored if null
766 * @mbus_code: media bus code to match, ignored if null
767 * @mask: the color flags to match
768 * @index: offset in the fimc_formats array, ignored if negative
769 */
Sylwester Nawrocki63746be2012-04-22 17:07:09 -0300770struct fimc_fmt *fimc_find_format(const u32 *pixelformat, const u32 *mbus_code,
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300771 unsigned int mask, int index)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300772{
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300773 struct fimc_fmt *fmt, *def_fmt = NULL;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300774 unsigned int i;
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300775 int id = 0;
776
Sylwester Nawrocki63746be2012-04-22 17:07:09 -0300777 if (index >= (int)ARRAY_SIZE(fimc_formats))
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300778 return NULL;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300779
780 for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
781 fmt = &fimc_formats[i];
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300782 if (!(fmt->flags & mask))
783 continue;
784 if (pixelformat && fmt->fourcc == *pixelformat)
785 return fmt;
786 if (mbus_code && fmt->mbus_code == *mbus_code)
787 return fmt;
788 if (index == id)
789 def_fmt = fmt;
790 id++;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300791 }
Sylwester Nawrockicf52df82011-06-13 11:09:40 -0300792 return def_fmt;
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300793}
794
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300795static void fimc_clk_put(struct fimc_dev *fimc)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300796{
797 int i;
Sylwester Nawrocki6ec01632012-03-17 18:31:33 -0300798 for (i = 0; i < MAX_FIMC_CLOCKS; i++) {
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300799 if (IS_ERR(fimc->clock[i]))
Sylwester Nawrockibd7d8882012-01-30 11:39:30 -0300800 continue;
801 clk_unprepare(fimc->clock[i]);
802 clk_put(fimc->clock[i]);
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300803 fimc->clock[i] = ERR_PTR(-EINVAL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300804 }
805}
806
807static int fimc_clk_get(struct fimc_dev *fimc)
808{
Sylwester Nawrockibd7d8882012-01-30 11:39:30 -0300809 int i, ret;
810
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300811 for (i = 0; i < MAX_FIMC_CLOCKS; i++)
812 fimc->clock[i] = ERR_PTR(-EINVAL);
813
Sylwester Nawrocki6ec01632012-03-17 18:31:33 -0300814 for (i = 0; i < MAX_FIMC_CLOCKS; i++) {
Sylwester Nawrockia25be182010-12-27 15:34:43 -0300815 fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300816 if (IS_ERR(fimc->clock[i])) {
817 ret = PTR_ERR(fimc->clock[i]);
Sylwester Nawrockibd7d8882012-01-30 11:39:30 -0300818 goto err;
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300819 }
Sylwester Nawrockibd7d8882012-01-30 11:39:30 -0300820 ret = clk_prepare(fimc->clock[i]);
821 if (ret < 0) {
822 clk_put(fimc->clock[i]);
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300823 fimc->clock[i] = ERR_PTR(-EINVAL);
Sylwester Nawrockibd7d8882012-01-30 11:39:30 -0300824 goto err;
825 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300826 }
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300827 return 0;
Sylwester Nawrockibd7d8882012-01-30 11:39:30 -0300828err:
829 fimc_clk_put(fimc);
830 dev_err(&fimc->pdev->dev, "failed to get clock: %s\n",
831 fimc_clocks[i]);
832 return -ENXIO;
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300833}
834
835static int fimc_m2m_suspend(struct fimc_dev *fimc)
836{
837 unsigned long flags;
838 int timeout;
839
840 spin_lock_irqsave(&fimc->slock, flags);
841 if (!fimc_m2m_pending(fimc)) {
842 spin_unlock_irqrestore(&fimc->slock, flags);
843 return 0;
844 }
845 clear_bit(ST_M2M_SUSPENDED, &fimc->state);
846 set_bit(ST_M2M_SUSPENDING, &fimc->state);
847 spin_unlock_irqrestore(&fimc->slock, flags);
848
849 timeout = wait_event_timeout(fimc->irq_queue,
850 test_bit(ST_M2M_SUSPENDED, &fimc->state),
851 FIMC_SHUTDOWN_TIMEOUT);
852
853 clear_bit(ST_M2M_SUSPENDING, &fimc->state);
854 return timeout == 0 ? -EAGAIN : 0;
855}
856
857static int fimc_m2m_resume(struct fimc_dev *fimc)
858{
Shaik Ameer Bashae34a89b2013-02-06 01:47:10 -0300859 struct fimc_ctx *ctx;
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300860 unsigned long flags;
861
862 spin_lock_irqsave(&fimc->slock, flags);
863 /* Clear for full H/W setup in first run after resume */
Shaik Ameer Bashae34a89b2013-02-06 01:47:10 -0300864 ctx = fimc->m2m.ctx;
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300865 fimc->m2m.ctx = NULL;
866 spin_unlock_irqrestore(&fimc->slock, flags);
867
868 if (test_and_clear_bit(ST_M2M_SUSPENDED, &fimc->state))
Shaik Ameer Bashae34a89b2013-02-06 01:47:10 -0300869 fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
870
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300871 return 0;
872}
873
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300874static const struct of_device_id fimc_of_match[];
875
876static int fimc_parse_dt(struct fimc_dev *fimc, u32 *clk_freq)
877{
878 struct device *dev = &fimc->pdev->dev;
879 struct device_node *node = dev->of_node;
880 const struct of_device_id *of_id;
881 struct fimc_variant *v;
882 struct fimc_pix_limit *lim;
883 u32 args[FIMC_PIX_LIMITS_MAX];
884 int ret;
885
886 if (of_property_read_bool(node, "samsung,lcd-wb"))
887 return -ENODEV;
888
889 v = devm_kzalloc(dev, sizeof(*v) + sizeof(*lim), GFP_KERNEL);
890 if (!v)
891 return -ENOMEM;
892
893 of_id = of_match_node(fimc_of_match, node);
894 if (!of_id)
895 return -EINVAL;
896 fimc->drv_data = of_id->data;
897 ret = of_property_read_u32_array(node, "samsung,pix-limits",
898 args, FIMC_PIX_LIMITS_MAX);
899 if (ret < 0)
900 return ret;
901
902 lim = (struct fimc_pix_limit *)&v[1];
903
904 lim->scaler_en_w = args[0];
905 lim->scaler_dis_w = args[1];
906 lim->out_rot_en_w = args[2];
907 lim->out_rot_dis_w = args[3];
908 v->pix_limit = lim;
909
910 ret = of_property_read_u32_array(node, "samsung,min-pix-sizes",
911 args, 2);
912 v->min_inp_pixsize = ret ? FIMC_DEF_MIN_SIZE : args[0];
913 v->min_out_pixsize = ret ? FIMC_DEF_MIN_SIZE : args[1];
914 ret = of_property_read_u32_array(node, "samsung,min-pix-alignment",
915 args, 2);
916 v->min_vsize_align = ret ? FIMC_DEF_HEIGHT_ALIGN : args[0];
917 v->hor_offs_align = ret ? FIMC_DEF_HOR_OFFS_ALIGN : args[1];
918
919 ret = of_property_read_u32(node, "samsung,rotators", &args[1]);
920 v->has_inp_rot = ret ? 1 : args[1] & 0x01;
921 v->has_out_rot = ret ? 1 : args[1] & 0x10;
922 v->has_mainscaler_ext = of_property_read_bool(node,
923 "samsung,mainscaler-ext");
924
925 v->has_isp_wb = of_property_read_bool(node, "samsung,isp-wb");
926 v->has_cam_if = of_property_read_bool(node, "samsung,cam-if");
927 of_property_read_u32(node, "clock-frequency", clk_freq);
928 fimc->id = of_alias_get_id(node, "fimc");
929
930 fimc->variant = v;
931 return 0;
932}
933
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300934static int fimc_probe(struct platform_device *pdev)
935{
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300936 struct device *dev = &pdev->dev;
937 u32 lclk_freq = 0;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300938 struct fimc_dev *fimc;
939 struct resource *res;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300940 int ret = 0;
941
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300942 fimc = devm_kzalloc(dev, sizeof(*fimc), GFP_KERNEL);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300943 if (!fimc)
944 return -ENOMEM;
945
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300946 fimc->pdev = pdev;
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300947
948 if (dev->of_node) {
949 ret = fimc_parse_dt(fimc, &lclk_freq);
950 if (ret < 0)
951 return ret;
952 } else {
953 fimc->drv_data = fimc_get_drvdata(pdev);
954 fimc->id = pdev->id;
955 }
956 if (!fimc->drv_data || fimc->id >= fimc->drv_data->num_entities ||
957 fimc->id < 0) {
Sachin Kamat38c602b2013-04-16 03:02:19 -0300958 dev_err(dev, "Invalid driver data or device id (%d)\n",
959 fimc->id);
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300960 return -EINVAL;
961 }
962 if (!dev->of_node)
963 fimc->variant = fimc->drv_data->variant[fimc->id];
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300964
Sylwester Nawrocki5f3cc442010-10-07 10:06:16 -0300965 init_waitqueue_head(&fimc->irq_queue);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300966 spin_lock_init(&fimc->slock);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300967 mutex_init(&fimc->lock);
968
Sylwester Nawrockib3d8b552013-03-31 20:31:02 -0300969 fimc->sysreg = fimc_get_sysreg_regmap(dev->of_node);
Sylwester Nawrocki88fa8312013-03-20 10:44:39 -0300970 if (IS_ERR(fimc->sysreg))
971 return PTR_ERR(fimc->sysreg);
972
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300973 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300974 fimc->regs = devm_ioremap_resource(dev, res);
Thierry Redingf23999e2013-01-21 06:09:07 -0300975 if (IS_ERR(fimc->regs))
976 return PTR_ERR(fimc->regs);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300977
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300978 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
Sylwester Nawrocki6d91a512012-01-30 11:37:59 -0300979 if (res == NULL) {
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300980 dev_err(dev, "Failed to get IRQ resource\n");
Sylwester Nawrocki6d91a512012-01-30 11:37:59 -0300981 return -ENXIO;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300982 }
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300983
Sylwester Nawrockie9e21082011-09-02 06:25:32 -0300984 ret = fimc_clk_get(fimc);
985 if (ret)
Sylwester Nawrocki6d91a512012-01-30 11:37:59 -0300986 return ret;
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300987
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300988 if (lclk_freq == 0)
989 lclk_freq = fimc->drv_data->lclk_frequency;
990
991 ret = clk_set_rate(fimc->clock[CLK_BUS], lclk_freq);
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -0300992 if (ret < 0)
993 return ret;
994
995 ret = clk_enable(fimc->clock[CLK_BUS]);
996 if (ret < 0)
997 return ret;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -0300998
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -0300999 ret = devm_request_irq(dev, res->start, fimc_irq_handler,
1000 0, dev_name(dev), fimc);
Sylwester Nawrockiea3f1a32013-10-19 18:08:03 -03001001 if (ret < 0) {
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001002 dev_err(dev, "failed to install irq (%d)\n", ret);
Sylwester Nawrockiea3f1a32013-10-19 18:08:03 -03001003 goto err_sclk;
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001004 }
1005
Sylwester Nawrocki693f5c42012-04-20 18:57:25 -03001006 ret = fimc_initialize_capture_subdev(fimc);
Sylwester Nawrockiea3f1a32013-10-19 18:08:03 -03001007 if (ret < 0)
1008 goto err_sclk;
Sylwester Nawrocki693f5c42012-04-20 18:57:25 -03001009
1010 platform_set_drvdata(pdev, fimc);
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001011 pm_runtime_enable(dev);
Sylwester Nawrockiea3f1a32013-10-19 18:08:03 -03001012
1013 if (!pm_runtime_enabled(dev)) {
1014 ret = clk_enable(fimc->clock[CLK_GATE]);
1015 if (ret < 0)
1016 goto err_sd;
1017 }
1018
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -03001019 /* Initialize contiguous memory allocator */
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001020 fimc->alloc_ctx = vb2_dma_contig_init_ctx(dev);
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -03001021 if (IS_ERR(fimc->alloc_ctx)) {
1022 ret = PTR_ERR(fimc->alloc_ctx);
Sylwester Nawrockiea3f1a32013-10-19 18:08:03 -03001023 goto err_gclk;
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -03001024 }
1025
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001026 dev_dbg(dev, "FIMC.%d registered successfully\n", fimc->id);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001027 return 0;
Sylwester Nawrockiea3f1a32013-10-19 18:08:03 -03001028
1029err_gclk:
Sylwester Nawrockia27a19d2014-01-07 19:07:52 -03001030 if (!pm_runtime_enabled(dev))
1031 clk_disable(fimc->clock[CLK_GATE]);
Sylwester Nawrocki693f5c42012-04-20 18:57:25 -03001032err_sd:
1033 fimc_unregister_capture_subdev(fimc);
Sylwester Nawrockiea3f1a32013-10-19 18:08:03 -03001034err_sclk:
Sylwester Nawrockib71b56b2013-01-29 06:42:28 -03001035 clk_disable(fimc->clock[CLK_BUS]);
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001036 fimc_clk_put(fimc);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001037 return ret;
1038}
1039
Sylwester Nawrockid003a302014-01-07 19:08:48 -03001040#ifdef CONFIG_PM_RUNTIME
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001041static int fimc_runtime_resume(struct device *dev)
1042{
1043 struct fimc_dev *fimc = dev_get_drvdata(dev);
1044
1045 dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1046
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001047 /* Enable clocks and perform basic initialization */
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001048 clk_enable(fimc->clock[CLK_GATE]);
1049 fimc_hw_reset(fimc);
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001050
1051 /* Resume the capture or mem-to-mem device */
1052 if (fimc_capture_busy(fimc))
1053 return fimc_capture_resume(fimc);
Sylwester Nawrockif6646842011-11-17 06:23:21 -03001054
1055 return fimc_m2m_resume(fimc);
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001056}
1057
1058static int fimc_runtime_suspend(struct device *dev)
1059{
1060 struct fimc_dev *fimc = dev_get_drvdata(dev);
1061 int ret = 0;
1062
1063 if (fimc_capture_busy(fimc))
1064 ret = fimc_capture_suspend(fimc);
1065 else
1066 ret = fimc_m2m_suspend(fimc);
1067 if (!ret)
1068 clk_disable(fimc->clock[CLK_GATE]);
1069
1070 dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1071 return ret;
1072}
Sylwester Nawrockid003a302014-01-07 19:08:48 -03001073#endif
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001074
1075#ifdef CONFIG_PM_SLEEP
1076static int fimc_resume(struct device *dev)
1077{
1078 struct fimc_dev *fimc = dev_get_drvdata(dev);
1079 unsigned long flags;
1080
1081 dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1082
1083 /* Do not resume if the device was idle before system suspend */
1084 spin_lock_irqsave(&fimc->slock, flags);
1085 if (!test_and_clear_bit(ST_LPM, &fimc->state) ||
1086 (!fimc_m2m_active(fimc) && !fimc_capture_busy(fimc))) {
1087 spin_unlock_irqrestore(&fimc->slock, flags);
1088 return 0;
1089 }
1090 fimc_hw_reset(fimc);
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001091 spin_unlock_irqrestore(&fimc->slock, flags);
1092
1093 if (fimc_capture_busy(fimc))
1094 return fimc_capture_resume(fimc);
1095
1096 return fimc_m2m_resume(fimc);
1097}
1098
1099static int fimc_suspend(struct device *dev)
1100{
1101 struct fimc_dev *fimc = dev_get_drvdata(dev);
1102
1103 dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1104
1105 if (test_and_set_bit(ST_LPM, &fimc->state))
1106 return 0;
1107 if (fimc_capture_busy(fimc))
1108 return fimc_capture_suspend(fimc);
1109
1110 return fimc_m2m_suspend(fimc);
1111}
1112#endif /* CONFIG_PM_SLEEP */
1113
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08001114static int fimc_remove(struct platform_device *pdev)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001115{
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001116 struct fimc_dev *fimc = platform_get_drvdata(pdev);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001117
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001118 pm_runtime_disable(&pdev->dev);
Andrzej Hajdaa5b5f3b2013-07-19 07:39:53 -03001119 if (!pm_runtime_status_suspended(&pdev->dev))
1120 clk_disable(fimc->clock[CLK_GATE]);
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001121 pm_runtime_set_suspended(&pdev->dev);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001122
Sylwester Nawrocki693f5c42012-04-20 18:57:25 -03001123 fimc_unregister_capture_subdev(fimc);
Sylwester Nawrocki2dab38e2010-12-01 10:14:59 -03001124 vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);
1125
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001126 clk_disable(fimc->clock[CLK_BUS]);
1127 fimc_clk_put(fimc);
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -03001128
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001129 dev_info(&pdev->dev, "driver unloaded\n");
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001130 return 0;
1131}
1132
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001133/* Image pixel limits, similar across several FIMC HW revisions. */
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001134static const struct fimc_pix_limit s5p_pix_limit[4] = {
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001135 [0] = {
1136 .scaler_en_w = 3264,
1137 .scaler_dis_w = 8192,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001138 .out_rot_en_w = 1920,
1139 .out_rot_dis_w = 4224,
1140 },
1141 [1] = {
1142 .scaler_en_w = 4224,
1143 .scaler_dis_w = 8192,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001144 .out_rot_en_w = 1920,
1145 .out_rot_dis_w = 4224,
1146 },
1147 [2] = {
1148 .scaler_en_w = 1920,
1149 .scaler_dis_w = 8192,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001150 .out_rot_en_w = 1280,
1151 .out_rot_dis_w = 1920,
1152 },
1153};
1154
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001155static const struct fimc_variant fimc0_variant_s5p = {
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001156 .has_inp_rot = 1,
1157 .has_out_rot = 1,
Sylwester Nawrockid3953222011-09-01 06:01:08 -03001158 .has_cam_if = 1,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001159 .min_inp_pixsize = 16,
1160 .min_out_pixsize = 16,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001161 .hor_offs_align = 8,
Sylwester Nawrocki9c63afc2011-05-27 13:12:23 -03001162 .min_vsize_align = 16,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001163 .pix_limit = &s5p_pix_limit[0],
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001164};
1165
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001166static const struct fimc_variant fimc2_variant_s5p = {
Sylwester Nawrockid3953222011-09-01 06:01:08 -03001167 .has_cam_if = 1,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001168 .min_inp_pixsize = 16,
1169 .min_out_pixsize = 16,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001170 .hor_offs_align = 8,
Sylwester Nawrocki9c63afc2011-05-27 13:12:23 -03001171 .min_vsize_align = 16,
Sylwester Nawrockibb7c2762012-04-27 09:33:23 -03001172 .pix_limit = &s5p_pix_limit[1],
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001173};
1174
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001175static const struct fimc_variant fimc0_variant_s5pv210 = {
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001176 .has_inp_rot = 1,
1177 .has_out_rot = 1,
Sylwester Nawrockid3953222011-09-01 06:01:08 -03001178 .has_cam_if = 1,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001179 .min_inp_pixsize = 16,
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -03001180 .min_out_pixsize = 16,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001181 .hor_offs_align = 8,
Sylwester Nawrocki9c63afc2011-05-27 13:12:23 -03001182 .min_vsize_align = 16,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001183 .pix_limit = &s5p_pix_limit[1],
1184};
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001185
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001186static const struct fimc_variant fimc1_variant_s5pv210 = {
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001187 .has_inp_rot = 1,
1188 .has_out_rot = 1,
Sylwester Nawrockid3953222011-09-01 06:01:08 -03001189 .has_cam_if = 1,
Hyunwoong Kimb241c6d2010-12-28 11:27:13 -03001190 .has_mainscaler_ext = 1,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001191 .min_inp_pixsize = 16,
1192 .min_out_pixsize = 16,
1193 .hor_offs_align = 1,
Sylwester Nawrocki9c63afc2011-05-27 13:12:23 -03001194 .min_vsize_align = 1,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001195 .pix_limit = &s5p_pix_limit[2],
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001196};
1197
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001198static const struct fimc_variant fimc2_variant_s5pv210 = {
Sylwester Nawrockid3953222011-09-01 06:01:08 -03001199 .has_cam_if = 1,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001200 .min_inp_pixsize = 16,
Sylwester Nawrocki548aafc2010-10-08 05:01:14 -03001201 .min_out_pixsize = 16,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001202 .hor_offs_align = 8,
Sylwester Nawrocki9c63afc2011-05-27 13:12:23 -03001203 .min_vsize_align = 16,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001204 .pix_limit = &s5p_pix_limit[2],
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001205};
1206
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001207/* S5PC100 */
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001208static const struct fimc_drvdata fimc_drvdata_s5p = {
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001209 .variant = {
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001210 [0] = &fimc0_variant_s5p,
1211 [1] = &fimc0_variant_s5p,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001212 [2] = &fimc2_variant_s5p,
1213 },
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001214 .num_entities = 3,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001215 .lclk_frequency = 133000000UL,
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001216 .out_buf_count = 4,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001217};
1218
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001219/* S5PV210, S5PC110 */
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001220static const struct fimc_drvdata fimc_drvdata_s5pv210 = {
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001221 .variant = {
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001222 [0] = &fimc0_variant_s5pv210,
1223 [1] = &fimc1_variant_s5pv210,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001224 [2] = &fimc2_variant_s5pv210,
1225 },
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001226 .num_entities = 3,
1227 .lclk_frequency = 166000000UL,
1228 .out_buf_count = 4,
1229 .dma_pix_hoff = 1,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001230};
1231
Sylwester Nawrockibb7c2762012-04-27 09:33:23 -03001232/* EXYNOS4210, S5PV310, S5PC210 */
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001233static const struct fimc_drvdata fimc_drvdata_exynos4210 = {
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001234 .num_entities = 4,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001235 .lclk_frequency = 166000000UL,
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001236 .dma_pix_hoff = 1,
1237 .cistatus2 = 1,
1238 .alpha_color = 1,
1239 .out_buf_count = 32,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001240};
1241
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001242/* EXYNOS4212, EXYNOS4412 */
1243static const struct fimc_drvdata fimc_drvdata_exynos4x12 = {
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001244 .num_entities = 4,
1245 .lclk_frequency = 166000000UL,
1246 .dma_pix_hoff = 1,
1247 .cistatus2 = 1,
1248 .alpha_color = 1,
1249 .out_buf_count = 32,
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001250};
1251
1252static const struct platform_device_id fimc_driver_ids[] = {
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001253 {
1254 .name = "s5p-fimc",
1255 .driver_data = (unsigned long)&fimc_drvdata_s5p,
1256 }, {
1257 .name = "s5pv210-fimc",
1258 .driver_data = (unsigned long)&fimc_drvdata_s5pv210,
Sylwester Nawrockia7d5bbc2010-10-11 13:19:27 -03001259 }, {
Sylwester Nawrocki25b98752011-04-08 09:08:52 -03001260 .name = "exynos4-fimc",
Sylwester Nawrocki405f2302012-08-02 10:27:46 -03001261 .driver_data = (unsigned long)&fimc_drvdata_exynos4210,
1262 }, {
1263 .name = "exynos4x12-fimc",
1264 .driver_data = (unsigned long)&fimc_drvdata_exynos4x12,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001265 },
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001266 { },
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001267};
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001268
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001269static const struct of_device_id fimc_of_match[] = {
1270 {
1271 .compatible = "samsung,s5pv210-fimc",
1272 .data = &fimc_drvdata_s5pv210,
1273 }, {
1274 .compatible = "samsung,exynos4210-fimc",
1275 .data = &fimc_drvdata_exynos4210,
1276 }, {
1277 .compatible = "samsung,exynos4212-fimc",
1278 .data = &fimc_drvdata_exynos4x12,
1279 },
1280 { /* sentinel */ },
1281};
1282
Sylwester Nawrockie9e21082011-09-02 06:25:32 -03001283static const struct dev_pm_ops fimc_pm_ops = {
1284 SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
1285 SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
1286};
1287
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001288static struct platform_driver fimc_driver = {
1289 .probe = fimc_probe,
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08001290 .remove = fimc_remove,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001291 .id_table = fimc_driver_ids,
1292 .driver = {
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001293 .of_match_table = fimc_of_match,
Sylwester Nawrockiaceb59e2013-04-23 11:36:04 -03001294 .name = FIMC_DRIVER_NAME,
Sylwester Nawrockie80cb1f2013-03-26 08:22:21 -03001295 .owner = THIS_MODULE,
1296 .pm = &fimc_pm_ops,
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001297 }
1298};
1299
Sylwester Nawrockid3953222011-09-01 06:01:08 -03001300int __init fimc_register_driver(void)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001301{
Sylwester Nawrockiecd9acb2012-03-21 09:58:09 -03001302 return platform_driver_register(&fimc_driver);
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001303}
1304
Sylwester Nawrockid3953222011-09-01 06:01:08 -03001305void __exit fimc_unregister_driver(void)
Sylwester Nawrocki5fd8f732010-08-03 09:50:29 -03001306{
1307 platform_driver_unregister(&fimc_driver);
1308}