blob: 61376abdab395cd941f9a118c46e9912e17f4452 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027#include <linux/clk.h>
28#include <linux/delay.h>
29#include <linux/if_arp.h>
30#include <linux/if_ether.h>
31#include <linux/interrupt.h>
32#include <linux/io.h>
33#include <linux/kernel.h>
34#include <linux/list.h>
35#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000036#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080037#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030039#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020040
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020041#define DRV_NAME "flexcan"
42
43/* 8 for RX fifo and 2 error handling */
44#define FLEXCAN_NAPI_WEIGHT (8 + 2)
45
46/* FLEXCAN module configuration register (CANMCR) bits */
47#define FLEXCAN_MCR_MDIS BIT(31)
48#define FLEXCAN_MCR_FRZ BIT(30)
49#define FLEXCAN_MCR_FEN BIT(29)
50#define FLEXCAN_MCR_HALT BIT(28)
51#define FLEXCAN_MCR_NOT_RDY BIT(27)
52#define FLEXCAN_MCR_WAK_MSK BIT(26)
53#define FLEXCAN_MCR_SOFTRST BIT(25)
54#define FLEXCAN_MCR_FRZ_ACK BIT(24)
55#define FLEXCAN_MCR_SUPV BIT(23)
56#define FLEXCAN_MCR_SLF_WAK BIT(22)
57#define FLEXCAN_MCR_WRN_EN BIT(21)
58#define FLEXCAN_MCR_LPM_ACK BIT(20)
59#define FLEXCAN_MCR_WAK_SRC BIT(19)
60#define FLEXCAN_MCR_DOZE BIT(18)
61#define FLEXCAN_MCR_SRX_DIS BIT(17)
62#define FLEXCAN_MCR_BCC BIT(16)
63#define FLEXCAN_MCR_LPRIO_EN BIT(13)
64#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +020065#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020066#define FLEXCAN_MCR_IDAM_A (0 << 8)
67#define FLEXCAN_MCR_IDAM_B (1 << 8)
68#define FLEXCAN_MCR_IDAM_C (2 << 8)
69#define FLEXCAN_MCR_IDAM_D (3 << 8)
70
71/* FLEXCAN control register (CANCTRL) bits */
72#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
73#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
74#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
75#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
76#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
77#define FLEXCAN_CTRL_ERR_MSK BIT(14)
78#define FLEXCAN_CTRL_CLK_SRC BIT(13)
79#define FLEXCAN_CTRL_LPB BIT(12)
80#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
81#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
82#define FLEXCAN_CTRL_SMP BIT(7)
83#define FLEXCAN_CTRL_BOFF_REC BIT(6)
84#define FLEXCAN_CTRL_TSYN BIT(5)
85#define FLEXCAN_CTRL_LBUF BIT(4)
86#define FLEXCAN_CTRL_LOM BIT(3)
87#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
88#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
89#define FLEXCAN_CTRL_ERR_STATE \
90 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
91 FLEXCAN_CTRL_BOFF_MSK)
92#define FLEXCAN_CTRL_ERR_ALL \
93 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
94
95/* FLEXCAN error and status register (ESR) bits */
96#define FLEXCAN_ESR_TWRN_INT BIT(17)
97#define FLEXCAN_ESR_RWRN_INT BIT(16)
98#define FLEXCAN_ESR_BIT1_ERR BIT(15)
99#define FLEXCAN_ESR_BIT0_ERR BIT(14)
100#define FLEXCAN_ESR_ACK_ERR BIT(13)
101#define FLEXCAN_ESR_CRC_ERR BIT(12)
102#define FLEXCAN_ESR_FRM_ERR BIT(11)
103#define FLEXCAN_ESR_STF_ERR BIT(10)
104#define FLEXCAN_ESR_TX_WRN BIT(9)
105#define FLEXCAN_ESR_RX_WRN BIT(8)
106#define FLEXCAN_ESR_IDLE BIT(7)
107#define FLEXCAN_ESR_TXRX BIT(6)
108#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
109#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
110#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
111#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
112#define FLEXCAN_ESR_BOFF_INT BIT(2)
113#define FLEXCAN_ESR_ERR_INT BIT(1)
114#define FLEXCAN_ESR_WAK_INT BIT(0)
115#define FLEXCAN_ESR_ERR_BUS \
116 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
117 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
118 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
119#define FLEXCAN_ESR_ERR_STATE \
120 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
121#define FLEXCAN_ESR_ERR_ALL \
122 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100123#define FLEXCAN_ESR_ALL_INT \
124 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
125 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200126
127/* FLEXCAN interrupt flag register (IFLAG) bits */
128#define FLEXCAN_TX_BUF_ID 8
129#define FLEXCAN_IFLAG_BUF(x) BIT(x)
130#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
131#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
132#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
133#define FLEXCAN_IFLAG_DEFAULT \
134 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
135 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
136
137/* FLEXCAN message buffers */
138#define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
139#define FLEXCAN_MB_CNT_SRR BIT(22)
140#define FLEXCAN_MB_CNT_IDE BIT(21)
141#define FLEXCAN_MB_CNT_RTR BIT(20)
142#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
143#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
144
145#define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
146
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100147#define FLEXCAN_TIMEOUT_US (50)
148
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200149/*
150 * FLEXCAN hardware feature flags
151 *
152 * Below is some version info we got:
153 * SOC Version IP-Version Glitch- [TR]WRN_INT
154 * Filter? connected?
155 * MX25 FlexCAN2 03.00.00.00 no no
156 * MX28 FlexCAN2 03.00.04.00 yes yes
157 * MX35 FlexCAN2 03.00.00.00 no no
158 * MX53 FlexCAN2 03.00.00.00 yes no
159 * MX6s FlexCAN3 10.00.12.00 yes yes
160 *
161 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
162 */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000163#define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200164#define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000165
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200166/* Structure of the message buffer */
167struct flexcan_mb {
168 u32 can_ctrl;
169 u32 can_id;
170 u32 data[2];
171};
172
173/* Structure of the hardware registers */
174struct flexcan_regs {
175 u32 mcr; /* 0x00 */
176 u32 ctrl; /* 0x04 */
177 u32 timer; /* 0x08 */
178 u32 _reserved1; /* 0x0c */
179 u32 rxgmask; /* 0x10 */
180 u32 rx14mask; /* 0x14 */
181 u32 rx15mask; /* 0x18 */
182 u32 ecr; /* 0x1c */
183 u32 esr; /* 0x20 */
184 u32 imask2; /* 0x24 */
185 u32 imask1; /* 0x28 */
186 u32 iflag2; /* 0x2c */
187 u32 iflag1; /* 0x30 */
Hui Wang30c1e672012-06-28 16:21:35 +0800188 u32 crl2; /* 0x34 */
189 u32 esr2; /* 0x38 */
190 u32 imeur; /* 0x3c */
191 u32 lrfr; /* 0x40 */
192 u32 crcr; /* 0x44 */
193 u32 rxfgmask; /* 0x48 */
194 u32 rxfir; /* 0x4c */
195 u32 _reserved3[12];
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200196 struct flexcan_mb cantxfg[64];
197};
198
Hui Wang30c1e672012-06-28 16:21:35 +0800199struct flexcan_devtype_data {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000200 u32 features; /* hardware controller features */
Hui Wang30c1e672012-06-28 16:21:35 +0800201};
202
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200203struct flexcan_priv {
204 struct can_priv can;
205 struct net_device *dev;
206 struct napi_struct napi;
207
208 void __iomem *base;
209 u32 reg_esr;
210 u32 reg_ctrl_default;
211
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200212 struct clk *clk_ipg;
213 struct clk *clk_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200214 struct flexcan_platform_data *pdata;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200215 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300216 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800217};
218
219static struct flexcan_devtype_data fsl_p1010_devtype_data = {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000220 .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800221};
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000222static struct flexcan_devtype_data fsl_imx28_devtype_data;
Hui Wang30c1e672012-06-28 16:21:35 +0800223static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200224 .features = FLEXCAN_HAS_V10_FEATURES,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200225};
226
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200227static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200228 .name = DRV_NAME,
229 .tseg1_min = 4,
230 .tseg1_max = 16,
231 .tseg2_min = 2,
232 .tseg2_max = 8,
233 .sjw_max = 4,
234 .brp_min = 1,
235 .brp_max = 256,
236 .brp_inc = 1,
237};
238
239/*
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100240 * Abstract off the read/write for arm versus ppc. This
241 * assumes that PPC uses big-endian registers and everything
242 * else uses little-endian registers, independent of CPU
243 * endianess.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000244 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100245#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000246static inline u32 flexcan_read(void __iomem *addr)
247{
248 return in_be32(addr);
249}
250
251static inline void flexcan_write(u32 val, void __iomem *addr)
252{
253 out_be32(addr, val);
254}
255#else
256static inline u32 flexcan_read(void __iomem *addr)
257{
258 return readl(addr);
259}
260
261static inline void flexcan_write(u32 val, void __iomem *addr)
262{
263 writel(val, addr);
264}
265#endif
266
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100267static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
268{
269 if (!priv->reg_xceiver)
270 return 0;
271
272 return regulator_enable(priv->reg_xceiver);
273}
274
275static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
276{
277 if (!priv->reg_xceiver)
278 return 0;
279
280 return regulator_disable(priv->reg_xceiver);
281}
282
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200283static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
284 u32 reg_esr)
285{
286 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
287 (reg_esr & FLEXCAN_ESR_ERR_BUS);
288}
289
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100290static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200291{
292 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100293 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200294 u32 reg;
295
holt@sgi.com61e271e2011-08-16 17:32:20 +0000296 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200297 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000298 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200299
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100300 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
301 usleep_range(10, 20);
302
303 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
304 return -ETIMEDOUT;
305
306 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200307}
308
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100309static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200310{
311 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100312 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200313 u32 reg;
314
holt@sgi.com61e271e2011-08-16 17:32:20 +0000315 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200316 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000317 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100318
319 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
320 usleep_range(10, 20);
321
322 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
323 return -ETIMEDOUT;
324
325 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200326}
327
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100328static int flexcan_chip_freeze(struct flexcan_priv *priv)
329{
330 struct flexcan_regs __iomem *regs = priv->base;
331 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
332 u32 reg;
333
334 reg = flexcan_read(&regs->mcr);
335 reg |= FLEXCAN_MCR_HALT;
336 flexcan_write(reg, &regs->mcr);
337
338 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
339 usleep_range(100, 200);
340
341 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
342 return -ETIMEDOUT;
343
344 return 0;
345}
346
347static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
348{
349 struct flexcan_regs __iomem *regs = priv->base;
350 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
351 u32 reg;
352
353 reg = flexcan_read(&regs->mcr);
354 reg &= ~FLEXCAN_MCR_HALT;
355 flexcan_write(reg, &regs->mcr);
356
357 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
358 usleep_range(10, 20);
359
360 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
361 return -ETIMEDOUT;
362
363 return 0;
364}
365
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100366static int flexcan_chip_softreset(struct flexcan_priv *priv)
367{
368 struct flexcan_regs __iomem *regs = priv->base;
369 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
370
371 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
372 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
373 usleep_range(10, 20);
374
375 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
376 return -ETIMEDOUT;
377
378 return 0;
379}
380
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200381static int flexcan_get_berr_counter(const struct net_device *dev,
382 struct can_berr_counter *bec)
383{
384 const struct flexcan_priv *priv = netdev_priv(dev);
385 struct flexcan_regs __iomem *regs = priv->base;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000386 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200387
388 bec->txerr = (reg >> 0) & 0xff;
389 bec->rxerr = (reg >> 8) & 0xff;
390
391 return 0;
392}
393
394static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
395{
396 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200397 struct flexcan_regs __iomem *regs = priv->base;
398 struct can_frame *cf = (struct can_frame *)skb->data;
399 u32 can_id;
400 u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
401
402 if (can_dropped_invalid_skb(dev, skb))
403 return NETDEV_TX_OK;
404
405 netif_stop_queue(dev);
406
407 if (cf->can_id & CAN_EFF_FLAG) {
408 can_id = cf->can_id & CAN_EFF_MASK;
409 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
410 } else {
411 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
412 }
413
414 if (cf->can_id & CAN_RTR_FLAG)
415 ctrl |= FLEXCAN_MB_CNT_RTR;
416
417 if (cf->can_dlc > 0) {
418 u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000419 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200420 }
421 if (cf->can_dlc > 3) {
422 u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000423 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200424 }
425
Reuben Dowle9a123492011-11-01 11:18:03 +1300426 can_put_echo_skb(skb, dev, 0);
427
holt@sgi.com61e271e2011-08-16 17:32:20 +0000428 flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
429 flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200430
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200431 return NETDEV_TX_OK;
432}
433
434static void do_bus_err(struct net_device *dev,
435 struct can_frame *cf, u32 reg_esr)
436{
437 struct flexcan_priv *priv = netdev_priv(dev);
438 int rx_errors = 0, tx_errors = 0;
439
440 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
441
442 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100443 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200444 cf->data[2] |= CAN_ERR_PROT_BIT1;
445 tx_errors = 1;
446 }
447 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100448 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200449 cf->data[2] |= CAN_ERR_PROT_BIT0;
450 tx_errors = 1;
451 }
452 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100453 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200454 cf->can_id |= CAN_ERR_ACK;
455 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
456 tx_errors = 1;
457 }
458 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100459 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200460 cf->data[2] |= CAN_ERR_PROT_BIT;
461 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
462 rx_errors = 1;
463 }
464 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100465 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200466 cf->data[2] |= CAN_ERR_PROT_FORM;
467 rx_errors = 1;
468 }
469 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100470 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200471 cf->data[2] |= CAN_ERR_PROT_STUFF;
472 rx_errors = 1;
473 }
474
475 priv->can.can_stats.bus_error++;
476 if (rx_errors)
477 dev->stats.rx_errors++;
478 if (tx_errors)
479 dev->stats.tx_errors++;
480}
481
482static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
483{
484 struct sk_buff *skb;
485 struct can_frame *cf;
486
487 skb = alloc_can_err_skb(dev, &cf);
488 if (unlikely(!skb))
489 return 0;
490
491 do_bus_err(dev, cf, reg_esr);
492 netif_receive_skb(skb);
493
494 dev->stats.rx_packets++;
495 dev->stats.rx_bytes += cf->can_dlc;
496
497 return 1;
498}
499
500static void do_state(struct net_device *dev,
501 struct can_frame *cf, enum can_state new_state)
502{
503 struct flexcan_priv *priv = netdev_priv(dev);
504 struct can_berr_counter bec;
505
506 flexcan_get_berr_counter(dev, &bec);
507
508 switch (priv->can.state) {
509 case CAN_STATE_ERROR_ACTIVE:
510 /*
511 * from: ERROR_ACTIVE
512 * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
513 * => : there was a warning int
514 */
515 if (new_state >= CAN_STATE_ERROR_WARNING &&
516 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100517 netdev_dbg(dev, "Error Warning IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200518 priv->can.can_stats.error_warning++;
519
520 cf->can_id |= CAN_ERR_CRTL;
521 cf->data[1] = (bec.txerr > bec.rxerr) ?
522 CAN_ERR_CRTL_TX_WARNING :
523 CAN_ERR_CRTL_RX_WARNING;
524 }
525 case CAN_STATE_ERROR_WARNING: /* fallthrough */
526 /*
527 * from: ERROR_ACTIVE, ERROR_WARNING
528 * to : ERROR_PASSIVE, BUS_OFF
529 * => : error passive int
530 */
531 if (new_state >= CAN_STATE_ERROR_PASSIVE &&
532 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100533 netdev_dbg(dev, "Error Passive IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200534 priv->can.can_stats.error_passive++;
535
536 cf->can_id |= CAN_ERR_CRTL;
537 cf->data[1] = (bec.txerr > bec.rxerr) ?
538 CAN_ERR_CRTL_TX_PASSIVE :
539 CAN_ERR_CRTL_RX_PASSIVE;
540 }
541 break;
542 case CAN_STATE_BUS_OFF:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100543 netdev_err(dev, "BUG! "
544 "hardware recovered automatically from BUS_OFF\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200545 break;
546 default:
547 break;
548 }
549
550 /* process state changes depending on the new state */
551 switch (new_state) {
552 case CAN_STATE_ERROR_ACTIVE:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100553 netdev_dbg(dev, "Error Active\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200554 cf->can_id |= CAN_ERR_PROT;
555 cf->data[2] = CAN_ERR_PROT_ACTIVE;
556 break;
557 case CAN_STATE_BUS_OFF:
558 cf->can_id |= CAN_ERR_BUSOFF;
559 can_bus_off(dev);
560 break;
561 default:
562 break;
563 }
564}
565
566static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
567{
568 struct flexcan_priv *priv = netdev_priv(dev);
569 struct sk_buff *skb;
570 struct can_frame *cf;
571 enum can_state new_state;
572 int flt;
573
574 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
575 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
576 if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
577 FLEXCAN_ESR_RX_WRN))))
578 new_state = CAN_STATE_ERROR_ACTIVE;
579 else
580 new_state = CAN_STATE_ERROR_WARNING;
581 } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
582 new_state = CAN_STATE_ERROR_PASSIVE;
583 else
584 new_state = CAN_STATE_BUS_OFF;
585
586 /* state hasn't changed */
587 if (likely(new_state == priv->can.state))
588 return 0;
589
590 skb = alloc_can_err_skb(dev, &cf);
591 if (unlikely(!skb))
592 return 0;
593
594 do_state(dev, cf, new_state);
595 priv->can.state = new_state;
596 netif_receive_skb(skb);
597
598 dev->stats.rx_packets++;
599 dev->stats.rx_bytes += cf->can_dlc;
600
601 return 1;
602}
603
604static void flexcan_read_fifo(const struct net_device *dev,
605 struct can_frame *cf)
606{
607 const struct flexcan_priv *priv = netdev_priv(dev);
608 struct flexcan_regs __iomem *regs = priv->base;
609 struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
610 u32 reg_ctrl, reg_id;
611
holt@sgi.com61e271e2011-08-16 17:32:20 +0000612 reg_ctrl = flexcan_read(&mb->can_ctrl);
613 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200614 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
615 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
616 else
617 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
618
619 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
620 cf->can_id |= CAN_RTR_FLAG;
621 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
622
holt@sgi.com61e271e2011-08-16 17:32:20 +0000623 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
624 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200625
626 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000627 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
628 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200629}
630
631static int flexcan_read_frame(struct net_device *dev)
632{
633 struct net_device_stats *stats = &dev->stats;
634 struct can_frame *cf;
635 struct sk_buff *skb;
636
637 skb = alloc_can_skb(dev, &cf);
638 if (unlikely(!skb)) {
639 stats->rx_dropped++;
640 return 0;
641 }
642
643 flexcan_read_fifo(dev, cf);
644 netif_receive_skb(skb);
645
646 stats->rx_packets++;
647 stats->rx_bytes += cf->can_dlc;
648
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100649 can_led_event(dev, CAN_LED_EVENT_RX);
650
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200651 return 1;
652}
653
654static int flexcan_poll(struct napi_struct *napi, int quota)
655{
656 struct net_device *dev = napi->dev;
657 const struct flexcan_priv *priv = netdev_priv(dev);
658 struct flexcan_regs __iomem *regs = priv->base;
659 u32 reg_iflag1, reg_esr;
660 int work_done = 0;
661
662 /*
663 * The error bits are cleared on read,
664 * use saved value from irq handler.
665 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000666 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200667
668 /* handle state changes */
669 work_done += flexcan_poll_state(dev, reg_esr);
670
671 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000672 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200673 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
674 work_done < quota) {
675 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000676 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200677 }
678
679 /* report bus errors */
680 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
681 work_done += flexcan_poll_bus_err(dev, reg_esr);
682
683 if (work_done < quota) {
684 napi_complete(napi);
685 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000686 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
687 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200688 }
689
690 return work_done;
691}
692
693static irqreturn_t flexcan_irq(int irq, void *dev_id)
694{
695 struct net_device *dev = dev_id;
696 struct net_device_stats *stats = &dev->stats;
697 struct flexcan_priv *priv = netdev_priv(dev);
698 struct flexcan_regs __iomem *regs = priv->base;
699 u32 reg_iflag1, reg_esr;
700
holt@sgi.com61e271e2011-08-16 17:32:20 +0000701 reg_iflag1 = flexcan_read(&regs->iflag1);
702 reg_esr = flexcan_read(&regs->esr);
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100703 /* ACK all bus error and state change IRQ sources */
704 if (reg_esr & FLEXCAN_ESR_ALL_INT)
705 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200706
707 /*
708 * schedule NAPI in case of:
709 * - rx IRQ
710 * - state change IRQ
711 * - bus error IRQ and bus error reporting is activated
712 */
713 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
714 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
715 flexcan_has_and_handle_berr(priv, reg_esr)) {
716 /*
717 * The error bits are cleared on read,
718 * save them for later use.
719 */
720 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000721 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
722 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
723 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200724 &regs->ctrl);
725 napi_schedule(&priv->napi);
726 }
727
728 /* FIFO overflow */
729 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
holt@sgi.com61e271e2011-08-16 17:32:20 +0000730 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200731 dev->stats.rx_over_errors++;
732 dev->stats.rx_errors++;
733 }
734
735 /* transmission complete interrupt */
736 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Reuben Dowle9a123492011-11-01 11:18:03 +1300737 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200738 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100739 can_led_event(dev, CAN_LED_EVENT_TX);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000740 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200741 netif_wake_queue(dev);
742 }
743
744 return IRQ_HANDLED;
745}
746
747static void flexcan_set_bittiming(struct net_device *dev)
748{
749 const struct flexcan_priv *priv = netdev_priv(dev);
750 const struct can_bittiming *bt = &priv->can.bittiming;
751 struct flexcan_regs __iomem *regs = priv->base;
752 u32 reg;
753
holt@sgi.com61e271e2011-08-16 17:32:20 +0000754 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200755 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
756 FLEXCAN_CTRL_RJW(0x3) |
757 FLEXCAN_CTRL_PSEG1(0x7) |
758 FLEXCAN_CTRL_PSEG2(0x7) |
759 FLEXCAN_CTRL_PROPSEG(0x7) |
760 FLEXCAN_CTRL_LPB |
761 FLEXCAN_CTRL_SMP |
762 FLEXCAN_CTRL_LOM);
763
764 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
765 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
766 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
767 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
768 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
769
770 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
771 reg |= FLEXCAN_CTRL_LPB;
772 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
773 reg |= FLEXCAN_CTRL_LOM;
774 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
775 reg |= FLEXCAN_CTRL_SMP;
776
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100777 netdev_info(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000778 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200779
780 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100781 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
782 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200783}
784
785/*
786 * flexcan_chip_start
787 *
788 * this functions is entered with clocks enabled
789 *
790 */
791static int flexcan_chip_start(struct net_device *dev)
792{
793 struct flexcan_priv *priv = netdev_priv(dev);
794 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200795 int err;
796 u32 reg_mcr, reg_ctrl;
797
798 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100799 err = flexcan_chip_enable(priv);
800 if (err)
801 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200802
803 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100804 err = flexcan_chip_softreset(priv);
805 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100806 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200807
808 flexcan_set_bittiming(dev);
809
810 /*
811 * MCR
812 *
813 * enable freeze
814 * enable fifo
815 * halt now
816 * only supervisor access
817 * enable warning int
818 * choose format C
Reuben Dowle9a123492011-11-01 11:18:03 +1300819 * disable local echo
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200820 *
821 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000822 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200823 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200824 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
825 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200826 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
827 FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100828 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000829 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200830
831 /*
832 * CTRL
833 *
834 * disable timer sync feature
835 *
836 * disable auto busoff recovery
837 * transmit lowest buffer first
838 *
839 * enable tx and rx warning interrupt
840 * enable bus off interrupt
841 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200842 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000843 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200844 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
845 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000846 FLEXCAN_CTRL_ERR_STATE;
847 /*
848 * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
849 * on most Flexcan cores, too. Otherwise we don't get
850 * any error warning or passive interrupts.
851 */
852 if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
853 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
854 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200855
856 /* save for later use */
857 priv->reg_ctrl_default = reg_ctrl;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100858 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000859 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200860
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200861 /* Abort any pending TX, mark Mailbox as INACTIVE */
862 flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
863 &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
864
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200865 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000866 flexcan_write(0x0, &regs->rxgmask);
867 flexcan_write(0x0, &regs->rx14mask);
868 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200869
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000870 if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
Hui Wang30c1e672012-06-28 16:21:35 +0800871 flexcan_write(0x0, &regs->rxfgmask);
872
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100873 err = flexcan_transceiver_enable(priv);
874 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100875 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200876
877 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100878 err = flexcan_chip_unfreeze(priv);
879 if (err)
880 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200881
882 priv->can.state = CAN_STATE_ERROR_ACTIVE;
883
884 /* enable FIFO interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000885 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200886
887 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100888 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
889 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200890
891 return 0;
892
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100893 out_transceiver_disable:
894 flexcan_transceiver_disable(priv);
895 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200896 flexcan_chip_disable(priv);
897 return err;
898}
899
900/*
901 * flexcan_chip_stop
902 *
903 * this functions is entered with clocks enabled
904 *
905 */
906static void flexcan_chip_stop(struct net_device *dev)
907{
908 struct flexcan_priv *priv = netdev_priv(dev);
909 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200910
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100911 /* freeze + disable module */
912 flexcan_chip_freeze(priv);
913 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200914
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +0100915 /* Disable all interrupts */
916 flexcan_write(0, &regs->imask1);
917 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
918 &regs->ctrl);
919
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100920 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200921 priv->can.state = CAN_STATE_STOPPED;
922
923 return;
924}
925
926static int flexcan_open(struct net_device *dev)
927{
928 struct flexcan_priv *priv = netdev_priv(dev);
929 int err;
930
Fabio Estevamaa101812013-07-22 12:41:40 -0300931 err = clk_prepare_enable(priv->clk_ipg);
932 if (err)
933 return err;
934
935 err = clk_prepare_enable(priv->clk_per);
936 if (err)
937 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200938
939 err = open_candev(dev);
940 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -0300941 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200942
943 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
944 if (err)
945 goto out_close;
946
947 /* start chip and queuing */
948 err = flexcan_chip_start(dev);
949 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +0100950 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100951
952 can_led_event(dev, CAN_LED_EVENT_OPEN);
953
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200954 napi_enable(&priv->napi);
955 netif_start_queue(dev);
956
957 return 0;
958
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +0100959 out_free_irq:
960 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200961 out_close:
962 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -0300963 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200964 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -0300965 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200966 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200967
968 return err;
969}
970
971static int flexcan_close(struct net_device *dev)
972{
973 struct flexcan_priv *priv = netdev_priv(dev);
974
975 netif_stop_queue(dev);
976 napi_disable(&priv->napi);
977 flexcan_chip_stop(dev);
978
979 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200980 clk_disable_unprepare(priv->clk_per);
981 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200982
983 close_candev(dev);
984
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100985 can_led_event(dev, CAN_LED_EVENT_STOP);
986
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200987 return 0;
988}
989
990static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
991{
992 int err;
993
994 switch (mode) {
995 case CAN_MODE_START:
996 err = flexcan_chip_start(dev);
997 if (err)
998 return err;
999
1000 netif_wake_queue(dev);
1001 break;
1002
1003 default:
1004 return -EOPNOTSUPP;
1005 }
1006
1007 return 0;
1008}
1009
1010static const struct net_device_ops flexcan_netdev_ops = {
1011 .ndo_open = flexcan_open,
1012 .ndo_stop = flexcan_close,
1013 .ndo_start_xmit = flexcan_start_xmit,
1014};
1015
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001016static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001017{
1018 struct flexcan_priv *priv = netdev_priv(dev);
1019 struct flexcan_regs __iomem *regs = priv->base;
1020 u32 reg, err;
1021
Fabio Estevamaa101812013-07-22 12:41:40 -03001022 err = clk_prepare_enable(priv->clk_ipg);
1023 if (err)
1024 return err;
1025
1026 err = clk_prepare_enable(priv->clk_per);
1027 if (err)
1028 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001029
1030 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001031 err = flexcan_chip_disable(priv);
1032 if (err)
1033 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001034 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001035 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001036 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001037
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001038 err = flexcan_chip_enable(priv);
1039 if (err)
1040 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001041
1042 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001043 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001044 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1045 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001046 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001047
1048 /*
1049 * Currently we only support newer versions of this core
1050 * featuring a RX FIFO. Older cores found on some Coldfire
1051 * derivates are not yet supported.
1052 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001053 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001054 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001055 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001056 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001057 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001058 }
1059
1060 err = register_candev(dev);
1061
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001062 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001063 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001064 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001065 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001066 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001067 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001068 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001069
1070 return err;
1071}
1072
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001073static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001074{
1075 unregister_candev(dev);
1076}
1077
Hui Wang30c1e672012-06-28 16:21:35 +08001078static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001079 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001080 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1081 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001082 { /* sentinel */ },
1083};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001084MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001085
1086static const struct platform_device_id flexcan_id_table[] = {
1087 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1088 { /* sentinel */ },
1089};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001090MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001091
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001092static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001093{
Hui Wang30c1e672012-06-28 16:21:35 +08001094 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001095 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001096 struct net_device *dev;
1097 struct flexcan_priv *priv;
1098 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001099 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001100 void __iomem *base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001101 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001102 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001103
Hui Wangafc016d2012-06-28 16:21:34 +08001104 if (pdev->dev.of_node)
1105 of_property_read_u32(pdev->dev.of_node,
1106 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001107
1108 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001109 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1110 if (IS_ERR(clk_ipg)) {
1111 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001112 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001113 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001114
1115 clk_per = devm_clk_get(&pdev->dev, "per");
1116 if (IS_ERR(clk_per)) {
1117 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001118 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001119 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001120 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001121 }
1122
1123 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1124 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001125 if (irq <= 0)
1126 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001127
Fabio Estevam933e4af2013-07-22 12:41:39 -03001128 base = devm_ioremap_resource(&pdev->dev, mem);
1129 if (IS_ERR(base))
1130 return PTR_ERR(base);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001131
Hui Wang30c1e672012-06-28 16:21:35 +08001132 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1133 if (of_id) {
1134 devtype_data = of_id->data;
1135 } else if (pdev->id_entry->driver_data) {
1136 devtype_data = (struct flexcan_devtype_data *)
1137 pdev->id_entry->driver_data;
1138 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001139 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001140 }
1141
Fabio Estevam933e4af2013-07-22 12:41:39 -03001142 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1143 if (!dev)
1144 return -ENOMEM;
1145
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001146 dev->netdev_ops = &flexcan_netdev_ops;
1147 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001148 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001149
1150 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001151 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001152 priv->can.bittiming_const = &flexcan_bittiming_const;
1153 priv->can.do_set_mode = flexcan_set_mode;
1154 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1155 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1156 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1157 CAN_CTRLMODE_BERR_REPORTING;
1158 priv->base = base;
1159 priv->dev = dev;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001160 priv->clk_ipg = clk_ipg;
1161 priv->clk_per = clk_per;
Jingoo Han84ae6642013-09-10 17:41:30 +09001162 priv->pdata = dev_get_platdata(&pdev->dev);
Hui Wang30c1e672012-06-28 16:21:35 +08001163 priv->devtype_data = devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001164
Fabio Estevamb7c41142013-06-10 23:12:57 -03001165 priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1166 if (IS_ERR(priv->reg_xceiver))
1167 priv->reg_xceiver = NULL;
1168
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001169 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1170
Libo Chend75ea942013-08-21 18:15:08 +08001171 platform_set_drvdata(pdev, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001172 SET_NETDEV_DEV(dev, &pdev->dev);
1173
1174 err = register_flexcandev(dev);
1175 if (err) {
1176 dev_err(&pdev->dev, "registering netdev failed\n");
1177 goto failed_register;
1178 }
1179
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001180 devm_can_led_init(dev);
1181
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001182 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1183 priv->base, dev->irq);
1184
1185 return 0;
1186
1187 failed_register:
1188 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001189 return err;
1190}
1191
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001192static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001193{
1194 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001195 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001196
1197 unregister_flexcandev(dev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001198 netif_napi_del(&priv->napi);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001199 free_candev(dev);
1200
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001201 return 0;
1202}
1203
Fabio Estevam588e7a82013-05-20 15:43:43 -03001204#ifdef CONFIG_PM_SLEEP
1205static int flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001206{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001207 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001208 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001209 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001210
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001211 err = flexcan_chip_disable(priv);
1212 if (err)
1213 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001214
1215 if (netif_running(dev)) {
1216 netif_stop_queue(dev);
1217 netif_device_detach(dev);
1218 }
1219 priv->can.state = CAN_STATE_SLEEPING;
1220
1221 return 0;
1222}
1223
Fabio Estevam588e7a82013-05-20 15:43:43 -03001224static int flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001225{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001226 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001227 struct flexcan_priv *priv = netdev_priv(dev);
1228
1229 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1230 if (netif_running(dev)) {
1231 netif_device_attach(dev);
1232 netif_start_queue(dev);
1233 }
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001234 return flexcan_chip_enable(priv);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001235}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001236#endif /* CONFIG_PM_SLEEP */
1237
1238static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001239
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001240static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001241 .driver = {
1242 .name = DRV_NAME,
1243 .owner = THIS_MODULE,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001244 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001245 .of_match_table = flexcan_of_match,
1246 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001247 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001248 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001249 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001250};
1251
Axel Lin871d3372011-11-27 15:42:31 +00001252module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001253
1254MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1255 "Marc Kleine-Budde <kernel@pengutronix.de>");
1256MODULE_LICENSE("GPL v2");
1257MODULE_DESCRIPTION("CAN port driver for flexcan based chip");