blob: 3898b0b9ee77cf2f0115c815a26dba9106cccf4a [file] [log] [blame]
Gabor Juhos8efaef42011-01-04 21:28:22 +01001/*
2 * SPI controller driver for the Atheros AR71XX/AR724X/AR913X SoCs
3 *
4 * Copyright (C) 2009-2011 Gabor Juhos <juhosg@openwrt.org>
5 *
6 * This driver has been based on the spi-gpio.c:
7 * Copyright (C) 2006,2008 David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 */
14
15#include <linux/kernel.h>
Gabor Juhos807cc4b2011-11-16 20:01:43 +010016#include <linux/module.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010017#include <linux/delay.h>
18#include <linux/spinlock.h>
19#include <linux/workqueue.h>
20#include <linux/platform_device.h>
21#include <linux/io.h>
22#include <linux/spi/spi.h>
23#include <linux/spi/spi_bitbang.h>
24#include <linux/bitops.h>
25#include <linux/gpio.h>
Gabor Juhos440114f2012-12-27 10:42:24 +010026#include <linux/clk.h>
27#include <linux/err.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010028
29#include <asm/mach-ath79/ar71xx_regs.h>
30#include <asm/mach-ath79/ath79_spi_platform.h>
31
32#define DRV_NAME "ath79-spi"
33
Gabor Juhos440114f2012-12-27 10:42:24 +010034#define ATH79_SPI_RRW_DELAY_FACTOR 12000
35#define MHZ (1000 * 1000)
36
Gabor Juhos8efaef42011-01-04 21:28:22 +010037struct ath79_spi {
38 struct spi_bitbang bitbang;
39 u32 ioc_base;
40 u32 reg_ctrl;
41 void __iomem *base;
Gabor Juhos440114f2012-12-27 10:42:24 +010042 struct clk *clk;
43 unsigned rrw_delay;
Gabor Juhos8efaef42011-01-04 21:28:22 +010044};
45
46static inline u32 ath79_spi_rr(struct ath79_spi *sp, unsigned reg)
47{
48 return ioread32(sp->base + reg);
49}
50
51static inline void ath79_spi_wr(struct ath79_spi *sp, unsigned reg, u32 val)
52{
53 iowrite32(val, sp->base + reg);
54}
55
56static inline struct ath79_spi *ath79_spidev_to_sp(struct spi_device *spi)
57{
58 return spi_master_get_devdata(spi->master);
59}
60
Gabor Juhos440114f2012-12-27 10:42:24 +010061static inline void ath79_spi_delay(struct ath79_spi *sp, unsigned nsecs)
62{
63 if (nsecs > sp->rrw_delay)
64 ndelay(nsecs - sp->rrw_delay);
65}
66
Gabor Juhos8efaef42011-01-04 21:28:22 +010067static void ath79_spi_chipselect(struct spi_device *spi, int is_active)
68{
69 struct ath79_spi *sp = ath79_spidev_to_sp(spi);
70 int cs_high = (spi->mode & SPI_CS_HIGH) ? is_active : !is_active;
71
72 if (is_active) {
73 /* set initial clock polarity */
74 if (spi->mode & SPI_CPOL)
75 sp->ioc_base |= AR71XX_SPI_IOC_CLK;
76 else
77 sp->ioc_base &= ~AR71XX_SPI_IOC_CLK;
78
79 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
80 }
81
82 if (spi->chip_select) {
83 struct ath79_spi_controller_data *cdata = spi->controller_data;
84
85 /* SPI is normally active-low */
86 gpio_set_value(cdata->gpio, cs_high);
87 } else {
88 if (cs_high)
89 sp->ioc_base |= AR71XX_SPI_IOC_CS0;
90 else
91 sp->ioc_base &= ~AR71XX_SPI_IOC_CS0;
92
93 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
94 }
95
96}
97
Gabor Juhosc4a31f42012-12-27 10:42:28 +010098static void ath79_spi_enable(struct ath79_spi *sp)
Gabor Juhos8efaef42011-01-04 21:28:22 +010099{
Gabor Juhos8efaef42011-01-04 21:28:22 +0100100 /* enable GPIO mode */
101 ath79_spi_wr(sp, AR71XX_SPI_REG_FS, AR71XX_SPI_FS_GPIO);
102
103 /* save CTRL register */
104 sp->reg_ctrl = ath79_spi_rr(sp, AR71XX_SPI_REG_CTRL);
105 sp->ioc_base = ath79_spi_rr(sp, AR71XX_SPI_REG_IOC);
106
107 /* TODO: setup speed? */
108 ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, 0x43);
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100109}
110
111static void ath79_spi_disable(struct ath79_spi *sp)
112{
113 /* restore CTRL register */
114 ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, sp->reg_ctrl);
115 /* disable GPIO mode */
116 ath79_spi_wr(sp, AR71XX_SPI_REG_FS, 0);
117}
118
119static int ath79_spi_setup_cs(struct spi_device *spi)
120{
121 struct ath79_spi_controller_data *cdata;
122 int status;
123
124 cdata = spi->controller_data;
125 if (spi->chip_select && !cdata)
126 return -EINVAL;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100127
Gabor Juhos95d79412012-12-27 10:42:27 +0100128 status = 0;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100129 if (spi->chip_select) {
Gabor Juhos95d79412012-12-27 10:42:27 +0100130 unsigned long flags;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100131
Gabor Juhos95d79412012-12-27 10:42:27 +0100132 flags = GPIOF_DIR_OUT;
133 if (spi->mode & SPI_CS_HIGH)
Gabor Juhos95d79412012-12-27 10:42:27 +0100134 flags |= GPIOF_INIT_LOW;
Gabor Juhos61d1cf12014-03-02 20:54:42 +0100135 else
136 flags |= GPIOF_INIT_HIGH;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100137
Gabor Juhos95d79412012-12-27 10:42:27 +0100138 status = gpio_request_one(cdata->gpio, flags,
139 dev_name(&spi->dev));
Gabor Juhos8efaef42011-01-04 21:28:22 +0100140 }
141
Gabor Juhos95d79412012-12-27 10:42:27 +0100142 return status;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100143}
144
145static void ath79_spi_cleanup_cs(struct spi_device *spi)
146{
Gabor Juhos8efaef42011-01-04 21:28:22 +0100147 if (spi->chip_select) {
148 struct ath79_spi_controller_data *cdata = spi->controller_data;
149 gpio_free(cdata->gpio);
150 }
Gabor Juhos8efaef42011-01-04 21:28:22 +0100151}
152
153static int ath79_spi_setup(struct spi_device *spi)
154{
155 int status = 0;
156
Gabor Juhos8efaef42011-01-04 21:28:22 +0100157 if (!spi->controller_state) {
158 status = ath79_spi_setup_cs(spi);
159 if (status)
160 return status;
161 }
162
163 status = spi_bitbang_setup(spi);
164 if (status && !spi->controller_state)
165 ath79_spi_cleanup_cs(spi);
166
167 return status;
168}
169
170static void ath79_spi_cleanup(struct spi_device *spi)
171{
172 ath79_spi_cleanup_cs(spi);
173 spi_bitbang_cleanup(spi);
174}
175
176static u32 ath79_spi_txrx_mode0(struct spi_device *spi, unsigned nsecs,
177 u32 word, u8 bits)
178{
179 struct ath79_spi *sp = ath79_spidev_to_sp(spi);
180 u32 ioc = sp->ioc_base;
181
182 /* clock starts at inactive polarity */
183 for (word <<= (32 - bits); likely(bits); bits--) {
184 u32 out;
185
186 if (word & (1 << 31))
187 out = ioc | AR71XX_SPI_IOC_DO;
188 else
189 out = ioc & ~AR71XX_SPI_IOC_DO;
190
191 /* setup MSB (to slave) on trailing edge */
192 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
Gabor Juhos440114f2012-12-27 10:42:24 +0100193 ath79_spi_delay(sp, nsecs);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100194 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out | AR71XX_SPI_IOC_CLK);
Gabor Juhos440114f2012-12-27 10:42:24 +0100195 ath79_spi_delay(sp, nsecs);
Gabor Juhos72611db2012-12-27 10:42:25 +0100196 if (bits == 1)
197 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100198
199 word <<= 1;
200 }
201
202 return ath79_spi_rr(sp, AR71XX_SPI_REG_RDS);
203}
204
Grant Likelyfd4a3192012-12-07 16:57:14 +0000205static int ath79_spi_probe(struct platform_device *pdev)
Gabor Juhos8efaef42011-01-04 21:28:22 +0100206{
207 struct spi_master *master;
208 struct ath79_spi *sp;
209 struct ath79_spi_platform_data *pdata;
210 struct resource *r;
Gabor Juhos440114f2012-12-27 10:42:24 +0100211 unsigned long rate;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100212 int ret;
213
214 master = spi_alloc_master(&pdev->dev, sizeof(*sp));
215 if (master == NULL) {
216 dev_err(&pdev->dev, "failed to allocate spi master\n");
217 return -ENOMEM;
218 }
219
220 sp = spi_master_get_devdata(master);
221 platform_set_drvdata(pdev, sp);
222
Jingoo Han8074cf02013-07-30 16:58:59 +0900223 pdata = dev_get_platdata(&pdev->dev);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100224
Stephen Warren24778be2013-05-21 20:36:35 -0600225 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100226 master->setup = ath79_spi_setup;
227 master->cleanup = ath79_spi_cleanup;
228 if (pdata) {
229 master->bus_num = pdata->bus_num;
230 master->num_chipselect = pdata->num_chipselect;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100231 }
232
Axel Lin94c69f72013-09-10 15:43:41 +0800233 sp->bitbang.master = master;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100234 sp->bitbang.chipselect = ath79_spi_chipselect;
235 sp->bitbang.txrx_word[SPI_MODE_0] = ath79_spi_txrx_mode0;
236 sp->bitbang.setup_transfer = spi_bitbang_setup_transfer;
237 sp->bitbang.flags = SPI_CS_HIGH;
238
239 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
240 if (r == NULL) {
241 ret = -ENOENT;
242 goto err_put_master;
243 }
244
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900245 sp->base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
Gabor Juhos8efaef42011-01-04 21:28:22 +0100246 if (!sp->base) {
247 ret = -ENXIO;
248 goto err_put_master;
249 }
250
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900251 sp->clk = devm_clk_get(&pdev->dev, "ahb");
Gabor Juhos440114f2012-12-27 10:42:24 +0100252 if (IS_ERR(sp->clk)) {
253 ret = PTR_ERR(sp->clk);
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900254 goto err_put_master;
Gabor Juhos440114f2012-12-27 10:42:24 +0100255 }
256
257 ret = clk_enable(sp->clk);
258 if (ret)
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900259 goto err_put_master;
Gabor Juhos440114f2012-12-27 10:42:24 +0100260
261 rate = DIV_ROUND_UP(clk_get_rate(sp->clk), MHZ);
262 if (!rate) {
263 ret = -EINVAL;
264 goto err_clk_disable;
265 }
266
267 sp->rrw_delay = ATH79_SPI_RRW_DELAY_FACTOR / rate;
268 dev_dbg(&pdev->dev, "register read/write delay is %u nsecs\n",
269 sp->rrw_delay);
270
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100271 ath79_spi_enable(sp);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100272 ret = spi_bitbang_start(&sp->bitbang);
273 if (ret)
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100274 goto err_disable;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100275
276 return 0;
277
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100278err_disable:
279 ath79_spi_disable(sp);
Gabor Juhos440114f2012-12-27 10:42:24 +0100280err_clk_disable:
281 clk_disable(sp->clk);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100282err_put_master:
Gabor Juhos8efaef42011-01-04 21:28:22 +0100283 spi_master_put(sp->bitbang.master);
284
285 return ret;
286}
287
Grant Likelyfd4a3192012-12-07 16:57:14 +0000288static int ath79_spi_remove(struct platform_device *pdev)
Gabor Juhos8efaef42011-01-04 21:28:22 +0100289{
290 struct ath79_spi *sp = platform_get_drvdata(pdev);
291
292 spi_bitbang_stop(&sp->bitbang);
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100293 ath79_spi_disable(sp);
Gabor Juhos440114f2012-12-27 10:42:24 +0100294 clk_disable(sp->clk);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100295 spi_master_put(sp->bitbang.master);
296
297 return 0;
298}
299
Gabor Juhos7410e842013-02-05 20:57:55 +0100300static void ath79_spi_shutdown(struct platform_device *pdev)
301{
302 ath79_spi_remove(pdev);
303}
304
Gabor Juhos8efaef42011-01-04 21:28:22 +0100305static struct platform_driver ath79_spi_driver = {
306 .probe = ath79_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000307 .remove = ath79_spi_remove,
Gabor Juhos7410e842013-02-05 20:57:55 +0100308 .shutdown = ath79_spi_shutdown,
Gabor Juhos8efaef42011-01-04 21:28:22 +0100309 .driver = {
310 .name = DRV_NAME,
311 .owner = THIS_MODULE,
312 },
313};
Grant Likely940ab882011-10-05 11:29:49 -0600314module_platform_driver(ath79_spi_driver);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100315
316MODULE_DESCRIPTION("SPI controller driver for Atheros AR71XX/AR724X/AR913X");
317MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
318MODULE_LICENSE("GPL v2");
319MODULE_ALIAS("platform:" DRV_NAME);