blob: fd5aa47bd6892841a285dbce151afa71dac4b618 [file] [log] [blame]
David Howells718dced2012-10-04 18:21:50 +01001/*
2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#ifndef _UAPI_I915_DRM_H_
28#define _UAPI_I915_DRM_H_
29
30#include <drm/drm.h>
31
32/* Please note that modifications to all structs defined here are
33 * subject to backwards-compatibility constraints.
34 */
35
Ben Widawskycce723e2013-07-19 09:16:42 -070036/**
37 * DOC: uevents generated by i915 on it's device node
38 *
39 * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
40 * event from the gpu l3 cache. Additional information supplied is ROW,
Ben Widawsky35a85ac2013-09-19 11:13:41 -070041 * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
42 * track of these events and if a specific cache-line seems to have a
43 * persistent error remap it with the l3 remapping tool supplied in
44 * intel-gpu-tools. The value supplied with the event is always 1.
Ben Widawskycce723e2013-07-19 09:16:42 -070045 *
46 * I915_ERROR_UEVENT - Generated upon error detection, currently only via
47 * hangcheck. The error detection event is a good indicator of when things
48 * began to go badly. The value supplied with the event is a 1 upon error
49 * detection, and a 0 upon reset completion, signifying no more error
50 * exists. NOTE: Disabling hangcheck or reset via module parameter will
51 * cause the related events to not be seen.
52 *
53 * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
54 * the GPU. The value supplied with the event is always 1. NOTE: Disable
55 * reset via module parameter will cause this event to not be seen.
56 */
57#define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
58#define I915_ERROR_UEVENT "ERROR"
59#define I915_RESET_UEVENT "RESET"
David Howells718dced2012-10-04 18:21:50 +010060
61/* Each region is a minimum of 16k, and there are at most 255 of them.
62 */
63#define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
64 * of chars for next/prev indices */
65#define I915_LOG_MIN_TEX_REGION_SIZE 14
66
67typedef struct _drm_i915_init {
68 enum {
69 I915_INIT_DMA = 0x01,
70 I915_CLEANUP_DMA = 0x02,
71 I915_RESUME_DMA = 0x03
72 } func;
73 unsigned int mmio_offset;
74 int sarea_priv_offset;
75 unsigned int ring_start;
76 unsigned int ring_end;
77 unsigned int ring_size;
78 unsigned int front_offset;
79 unsigned int back_offset;
80 unsigned int depth_offset;
81 unsigned int w;
82 unsigned int h;
83 unsigned int pitch;
84 unsigned int pitch_bits;
85 unsigned int back_pitch;
86 unsigned int depth_pitch;
87 unsigned int cpp;
88 unsigned int chipset;
89} drm_i915_init_t;
90
91typedef struct _drm_i915_sarea {
92 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
93 int last_upload; /* last time texture was uploaded */
94 int last_enqueue; /* last time a buffer was enqueued */
95 int last_dispatch; /* age of the most recently dispatched buffer */
96 int ctxOwner; /* last context to upload state */
97 int texAge;
98 int pf_enabled; /* is pageflipping allowed? */
99 int pf_active;
100 int pf_current_page; /* which buffer is being displayed? */
101 int perf_boxes; /* performance boxes to be displayed */
102 int width, height; /* screen size in pixels */
103
104 drm_handle_t front_handle;
105 int front_offset;
106 int front_size;
107
108 drm_handle_t back_handle;
109 int back_offset;
110 int back_size;
111
112 drm_handle_t depth_handle;
113 int depth_offset;
114 int depth_size;
115
116 drm_handle_t tex_handle;
117 int tex_offset;
118 int tex_size;
119 int log_tex_granularity;
120 int pitch;
121 int rotation; /* 0, 90, 180 or 270 */
122 int rotated_offset;
123 int rotated_size;
124 int rotated_pitch;
125 int virtualX, virtualY;
126
127 unsigned int front_tiled;
128 unsigned int back_tiled;
129 unsigned int depth_tiled;
130 unsigned int rotated_tiled;
131 unsigned int rotated2_tiled;
132
133 int pipeA_x;
134 int pipeA_y;
135 int pipeA_w;
136 int pipeA_h;
137 int pipeB_x;
138 int pipeB_y;
139 int pipeB_w;
140 int pipeB_h;
141
142 /* fill out some space for old userspace triple buffer */
143 drm_handle_t unused_handle;
144 __u32 unused1, unused2, unused3;
145
146 /* buffer object handles for static buffers. May change
147 * over the lifetime of the client.
148 */
149 __u32 front_bo_handle;
150 __u32 back_bo_handle;
151 __u32 unused_bo_handle;
152 __u32 depth_bo_handle;
153
154} drm_i915_sarea_t;
155
156/* due to userspace building against these headers we need some compat here */
157#define planeA_x pipeA_x
158#define planeA_y pipeA_y
159#define planeA_w pipeA_w
160#define planeA_h pipeA_h
161#define planeB_x pipeB_x
162#define planeB_y pipeB_y
163#define planeB_w pipeB_w
164#define planeB_h pipeB_h
165
166/* Flags for perf_boxes
167 */
168#define I915_BOX_RING_EMPTY 0x1
169#define I915_BOX_FLIP 0x2
170#define I915_BOX_WAIT 0x4
171#define I915_BOX_TEXTURE_LOAD 0x8
172#define I915_BOX_LOST_CONTEXT 0x10
173
Damien Lespiau21631f12015-05-26 14:57:19 +0100174/*
175 * i915 specific ioctls.
176 *
177 * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
178 * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
179 * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
David Howells718dced2012-10-04 18:21:50 +0100180 */
181#define DRM_I915_INIT 0x00
182#define DRM_I915_FLUSH 0x01
183#define DRM_I915_FLIP 0x02
184#define DRM_I915_BATCHBUFFER 0x03
185#define DRM_I915_IRQ_EMIT 0x04
186#define DRM_I915_IRQ_WAIT 0x05
187#define DRM_I915_GETPARAM 0x06
188#define DRM_I915_SETPARAM 0x07
189#define DRM_I915_ALLOC 0x08
190#define DRM_I915_FREE 0x09
191#define DRM_I915_INIT_HEAP 0x0a
192#define DRM_I915_CMDBUFFER 0x0b
193#define DRM_I915_DESTROY_HEAP 0x0c
194#define DRM_I915_SET_VBLANK_PIPE 0x0d
195#define DRM_I915_GET_VBLANK_PIPE 0x0e
196#define DRM_I915_VBLANK_SWAP 0x0f
197#define DRM_I915_HWS_ADDR 0x11
198#define DRM_I915_GEM_INIT 0x13
199#define DRM_I915_GEM_EXECBUFFER 0x14
200#define DRM_I915_GEM_PIN 0x15
201#define DRM_I915_GEM_UNPIN 0x16
202#define DRM_I915_GEM_BUSY 0x17
203#define DRM_I915_GEM_THROTTLE 0x18
204#define DRM_I915_GEM_ENTERVT 0x19
205#define DRM_I915_GEM_LEAVEVT 0x1a
206#define DRM_I915_GEM_CREATE 0x1b
207#define DRM_I915_GEM_PREAD 0x1c
208#define DRM_I915_GEM_PWRITE 0x1d
209#define DRM_I915_GEM_MMAP 0x1e
210#define DRM_I915_GEM_SET_DOMAIN 0x1f
211#define DRM_I915_GEM_SW_FINISH 0x20
212#define DRM_I915_GEM_SET_TILING 0x21
213#define DRM_I915_GEM_GET_TILING 0x22
214#define DRM_I915_GEM_GET_APERTURE 0x23
215#define DRM_I915_GEM_MMAP_GTT 0x24
216#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
217#define DRM_I915_GEM_MADVISE 0x26
218#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
219#define DRM_I915_OVERLAY_ATTRS 0x28
220#define DRM_I915_GEM_EXECBUFFER2 0x29
221#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
222#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
223#define DRM_I915_GEM_WAIT 0x2c
224#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
225#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
226#define DRM_I915_GEM_SET_CACHING 0x2f
227#define DRM_I915_GEM_GET_CACHING 0x30
228#define DRM_I915_REG_READ 0x31
Mika Kuoppalab6359912013-10-30 15:44:16 +0200229#define DRM_I915_GET_RESET_STATS 0x32
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100230#define DRM_I915_GEM_USERPTR 0x33
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800231#define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
232#define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
David Howells718dced2012-10-04 18:21:50 +0100233
234#define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
235#define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
236#define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
237#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
238#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
239#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
240#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
241#define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
242#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
243#define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
244#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
245#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
246#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
247#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
248#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
249#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
250#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
251#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
252#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
253#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
254#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
255#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
256#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
257#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
258#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
259#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
260#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
261#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
262#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
263#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
264#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
265#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
266#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
267#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
268#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
269#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
270#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
271#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
272#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
273#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
274#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
275#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
276#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Tommi Rantala2c60fae2015-03-26 21:47:16 +0200277#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
David Howells718dced2012-10-04 18:21:50 +0100278#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
279#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
280#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
281#define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
Mika Kuoppalab6359912013-10-30 15:44:16 +0200282#define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100283#define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800284#define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
285#define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
David Howells718dced2012-10-04 18:21:50 +0100286
287/* Allow drivers to submit batchbuffers directly to hardware, relying
288 * on the security mechanisms provided by hardware.
289 */
290typedef struct drm_i915_batchbuffer {
291 int start; /* agp offset */
292 int used; /* nr bytes in use */
293 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
294 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
295 int num_cliprects; /* mulitpass with multiple cliprects? */
296 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
297} drm_i915_batchbuffer_t;
298
299/* As above, but pass a pointer to userspace buffer which can be
300 * validated by the kernel prior to sending to hardware.
301 */
302typedef struct _drm_i915_cmdbuffer {
303 char __user *buf; /* pointer to userspace command buffer */
304 int sz; /* nr bytes in buf */
305 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
306 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
307 int num_cliprects; /* mulitpass with multiple cliprects? */
308 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
309} drm_i915_cmdbuffer_t;
310
311/* Userspace can request & wait on irq's:
312 */
313typedef struct drm_i915_irq_emit {
314 int __user *irq_seq;
315} drm_i915_irq_emit_t;
316
317typedef struct drm_i915_irq_wait {
318 int irq_seq;
319} drm_i915_irq_wait_t;
320
321/* Ioctl to query kernel params:
322 */
323#define I915_PARAM_IRQ_ACTIVE 1
324#define I915_PARAM_ALLOW_BATCHBUFFER 2
325#define I915_PARAM_LAST_DISPATCH 3
326#define I915_PARAM_CHIPSET_ID 4
327#define I915_PARAM_HAS_GEM 5
328#define I915_PARAM_NUM_FENCES_AVAIL 6
329#define I915_PARAM_HAS_OVERLAY 7
330#define I915_PARAM_HAS_PAGEFLIPPING 8
331#define I915_PARAM_HAS_EXECBUF2 9
332#define I915_PARAM_HAS_BSD 10
333#define I915_PARAM_HAS_BLT 11
334#define I915_PARAM_HAS_RELAXED_FENCING 12
335#define I915_PARAM_HAS_COHERENT_RINGS 13
336#define I915_PARAM_HAS_EXEC_CONSTANTS 14
337#define I915_PARAM_HAS_RELAXED_DELTA 15
338#define I915_PARAM_HAS_GEN7_SOL_RESET 16
339#define I915_PARAM_HAS_LLC 17
340#define I915_PARAM_HAS_ALIASING_PPGTT 18
341#define I915_PARAM_HAS_WAIT_TIMEOUT 19
342#define I915_PARAM_HAS_SEMAPHORES 20
343#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -0700344#define I915_PARAM_HAS_VEBOX 22
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200345#define I915_PARAM_HAS_SECURE_BATCHES 23
Daniel Vetterb45305f2012-12-17 16:21:27 +0100346#define I915_PARAM_HAS_PINNED_BATCHES 24
Daniel Vettered5982e2013-01-17 22:23:36 +0100347#define I915_PARAM_HAS_EXEC_NO_RELOC 25
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000348#define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
Chris Wilson651d7942013-08-08 14:41:10 +0100349#define I915_PARAM_HAS_WT 27
Brad Volkind728c8e2014-02-18 10:15:56 -0800350#define I915_PARAM_CMD_PARSER_VERSION 28
Chris Wilson6a2c4232014-11-04 04:51:40 -0800351#define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
Akash Goel1816f922015-01-02 16:29:30 +0530352#define I915_PARAM_MMAP_VERSION 30
Zhipeng Gong08e16dc2015-01-13 08:48:25 +0800353#define I915_PARAM_HAS_BSD2 31
Neil Roberts27cd4462015-03-04 14:41:16 +0000354#define I915_PARAM_REVISION 32
Jeff McGeea1559ff2015-03-09 16:06:54 -0700355#define I915_PARAM_SUBSLICE_TOTAL 33
356#define I915_PARAM_EU_TOTAL 34
Chris Wilson49e4d842015-06-15 12:23:48 +0100357#define I915_PARAM_HAS_GPU_RESET 35
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300358#define I915_PARAM_HAS_RESOURCE_STREAMER 36
David Howells718dced2012-10-04 18:21:50 +0100359
360typedef struct drm_i915_getparam {
Artem Savkov16f72492015-09-02 13:41:18 +0200361 __s32 param;
Daniel Vetter346add72015-07-14 18:07:30 +0200362 /*
363 * WARNING: Using pointers instead of fixed-size u64 means we need to write
364 * compat32 code. Don't repeat this mistake.
365 */
David Howells718dced2012-10-04 18:21:50 +0100366 int __user *value;
367} drm_i915_getparam_t;
368
369/* Ioctl to set kernel params:
370 */
371#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
372#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
373#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
374#define I915_SETPARAM_NUM_USED_FENCES 4
375
376typedef struct drm_i915_setparam {
377 int param;
378 int value;
379} drm_i915_setparam_t;
380
381/* A memory manager for regions of shared memory:
382 */
383#define I915_MEM_REGION_AGP 1
384
385typedef struct drm_i915_mem_alloc {
386 int region;
387 int alignment;
388 int size;
389 int __user *region_offset; /* offset from start of fb or agp */
390} drm_i915_mem_alloc_t;
391
392typedef struct drm_i915_mem_free {
393 int region;
394 int region_offset;
395} drm_i915_mem_free_t;
396
397typedef struct drm_i915_mem_init_heap {
398 int region;
399 int size;
400 int start;
401} drm_i915_mem_init_heap_t;
402
403/* Allow memory manager to be torn down and re-initialized (eg on
404 * rotate):
405 */
406typedef struct drm_i915_mem_destroy_heap {
407 int region;
408} drm_i915_mem_destroy_heap_t;
409
410/* Allow X server to configure which pipes to monitor for vblank signals
411 */
412#define DRM_I915_VBLANK_PIPE_A 1
413#define DRM_I915_VBLANK_PIPE_B 2
414
415typedef struct drm_i915_vblank_pipe {
416 int pipe;
417} drm_i915_vblank_pipe_t;
418
419/* Schedule buffer swap at given vertical blank:
420 */
421typedef struct drm_i915_vblank_swap {
422 drm_drawable_t drawable;
423 enum drm_vblank_seq_type seqtype;
424 unsigned int sequence;
425} drm_i915_vblank_swap_t;
426
427typedef struct drm_i915_hws_addr {
428 __u64 addr;
429} drm_i915_hws_addr_t;
430
431struct drm_i915_gem_init {
432 /**
433 * Beginning offset in the GTT to be managed by the DRM memory
434 * manager.
435 */
436 __u64 gtt_start;
437 /**
438 * Ending offset in the GTT to be managed by the DRM memory
439 * manager.
440 */
441 __u64 gtt_end;
442};
443
444struct drm_i915_gem_create {
445 /**
446 * Requested size for the object.
447 *
448 * The (page-aligned) allocated size for the object will be returned.
449 */
450 __u64 size;
451 /**
452 * Returned handle for the object.
453 *
454 * Object handles are nonzero.
455 */
456 __u32 handle;
457 __u32 pad;
458};
459
460struct drm_i915_gem_pread {
461 /** Handle for the object being read. */
462 __u32 handle;
463 __u32 pad;
464 /** Offset into the object to read from */
465 __u64 offset;
466 /** Length of data to read */
467 __u64 size;
468 /**
469 * Pointer to write the data into.
470 *
471 * This is a fixed-size type for 32/64 compatibility.
472 */
473 __u64 data_ptr;
474};
475
476struct drm_i915_gem_pwrite {
477 /** Handle for the object being written to. */
478 __u32 handle;
479 __u32 pad;
480 /** Offset into the object to write to */
481 __u64 offset;
482 /** Length of data to write */
483 __u64 size;
484 /**
485 * Pointer to read the data from.
486 *
487 * This is a fixed-size type for 32/64 compatibility.
488 */
489 __u64 data_ptr;
490};
491
492struct drm_i915_gem_mmap {
493 /** Handle for the object being mapped. */
494 __u32 handle;
495 __u32 pad;
496 /** Offset in the object to map. */
497 __u64 offset;
498 /**
499 * Length of data to map.
500 *
501 * The value will be page-aligned.
502 */
503 __u64 size;
504 /**
505 * Returned pointer the data was mapped at.
506 *
507 * This is a fixed-size type for 32/64 compatibility.
508 */
509 __u64 addr_ptr;
Akash Goel1816f922015-01-02 16:29:30 +0530510
511 /**
512 * Flags for extended behaviour.
513 *
514 * Added in version 2.
515 */
516 __u64 flags;
517#define I915_MMAP_WC 0x1
David Howells718dced2012-10-04 18:21:50 +0100518};
519
520struct drm_i915_gem_mmap_gtt {
521 /** Handle for the object being mapped. */
522 __u32 handle;
523 __u32 pad;
524 /**
525 * Fake offset to use for subsequent mmap call
526 *
527 * This is a fixed-size type for 32/64 compatibility.
528 */
529 __u64 offset;
530};
531
532struct drm_i915_gem_set_domain {
533 /** Handle for the object */
534 __u32 handle;
535
536 /** New read domains */
537 __u32 read_domains;
538
539 /** New write domain */
540 __u32 write_domain;
541};
542
543struct drm_i915_gem_sw_finish {
544 /** Handle for the object */
545 __u32 handle;
546};
547
548struct drm_i915_gem_relocation_entry {
549 /**
550 * Handle of the buffer being pointed to by this relocation entry.
551 *
552 * It's appealing to make this be an index into the mm_validate_entry
553 * list to refer to the buffer, but this allows the driver to create
554 * a relocation list for state buffers and not re-write it per
555 * exec using the buffer.
556 */
557 __u32 target_handle;
558
559 /**
560 * Value to be added to the offset of the target buffer to make up
561 * the relocation entry.
562 */
563 __u32 delta;
564
565 /** Offset in the buffer the relocation entry will be written into */
566 __u64 offset;
567
568 /**
569 * Offset value of the target buffer that the relocation entry was last
570 * written as.
571 *
572 * If the buffer has the same offset as last time, we can skip syncing
573 * and writing the relocation. This value is written back out by
574 * the execbuffer ioctl when the relocation is written.
575 */
576 __u64 presumed_offset;
577
578 /**
579 * Target memory domains read by this operation.
580 */
581 __u32 read_domains;
582
583 /**
584 * Target memory domains written by this operation.
585 *
586 * Note that only one domain may be written by the whole
587 * execbuffer operation, so that where there are conflicts,
588 * the application will get -EINVAL back.
589 */
590 __u32 write_domain;
591};
592
593/** @{
594 * Intel memory domains
595 *
596 * Most of these just align with the various caches in
597 * the system and are used to flush and invalidate as
598 * objects end up cached in different domains.
599 */
600/** CPU cache */
601#define I915_GEM_DOMAIN_CPU 0x00000001
602/** Render cache, used by 2D and 3D drawing */
603#define I915_GEM_DOMAIN_RENDER 0x00000002
604/** Sampler cache, used by texture engine */
605#define I915_GEM_DOMAIN_SAMPLER 0x00000004
606/** Command queue, used to load batch buffers */
607#define I915_GEM_DOMAIN_COMMAND 0x00000008
608/** Instruction cache, used by shader programs */
609#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
610/** Vertex address cache */
611#define I915_GEM_DOMAIN_VERTEX 0x00000020
612/** GTT domain - aperture and scanout */
613#define I915_GEM_DOMAIN_GTT 0x00000040
614/** @} */
615
616struct drm_i915_gem_exec_object {
617 /**
618 * User's handle for a buffer to be bound into the GTT for this
619 * operation.
620 */
621 __u32 handle;
622
623 /** Number of relocations to be performed on this buffer */
624 __u32 relocation_count;
625 /**
626 * Pointer to array of struct drm_i915_gem_relocation_entry containing
627 * the relocations to be performed in this buffer.
628 */
629 __u64 relocs_ptr;
630
631 /** Required alignment in graphics aperture */
632 __u64 alignment;
633
634 /**
635 * Returned value of the updated offset of the object, for future
636 * presumed_offset writes.
637 */
638 __u64 offset;
639};
640
641struct drm_i915_gem_execbuffer {
642 /**
643 * List of buffers to be validated with their relocations to be
644 * performend on them.
645 *
646 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
647 *
648 * These buffers must be listed in an order such that all relocations
649 * a buffer is performing refer to buffers that have already appeared
650 * in the validate list.
651 */
652 __u64 buffers_ptr;
653 __u32 buffer_count;
654
655 /** Offset in the batchbuffer to start execution from. */
656 __u32 batch_start_offset;
657 /** Bytes used in batchbuffer from batch_start_offset */
658 __u32 batch_len;
659 __u32 DR1;
660 __u32 DR4;
661 __u32 num_cliprects;
662 /** This is a struct drm_clip_rect *cliprects */
663 __u64 cliprects_ptr;
664};
665
666struct drm_i915_gem_exec_object2 {
667 /**
668 * User's handle for a buffer to be bound into the GTT for this
669 * operation.
670 */
671 __u32 handle;
672
673 /** Number of relocations to be performed on this buffer */
674 __u32 relocation_count;
675 /**
676 * Pointer to array of struct drm_i915_gem_relocation_entry containing
677 * the relocations to be performed in this buffer.
678 */
679 __u64 relocs_ptr;
680
681 /** Required alignment in graphics aperture */
682 __u64 alignment;
683
684 /**
685 * Returned value of the updated offset of the object, for future
686 * presumed_offset writes.
687 */
688 __u64 offset;
689
690#define EXEC_OBJECT_NEEDS_FENCE (1<<0)
Daniel Vettered5982e2013-01-17 22:23:36 +0100691#define EXEC_OBJECT_NEEDS_GTT (1<<1)
692#define EXEC_OBJECT_WRITE (1<<2)
693#define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
David Howells718dced2012-10-04 18:21:50 +0100694 __u64 flags;
Daniel Vettered5982e2013-01-17 22:23:36 +0100695
David Howells718dced2012-10-04 18:21:50 +0100696 __u64 rsvd1;
697 __u64 rsvd2;
698};
699
700struct drm_i915_gem_execbuffer2 {
701 /**
702 * List of gem_exec_object2 structs
703 */
704 __u64 buffers_ptr;
705 __u32 buffer_count;
706
707 /** Offset in the batchbuffer to start execution from. */
708 __u32 batch_start_offset;
709 /** Bytes used in batchbuffer from batch_start_offset */
710 __u32 batch_len;
711 __u32 DR1;
712 __u32 DR4;
713 __u32 num_cliprects;
714 /** This is a struct drm_clip_rect *cliprects */
715 __u64 cliprects_ptr;
716#define I915_EXEC_RING_MASK (7<<0)
717#define I915_EXEC_DEFAULT (0<<0)
718#define I915_EXEC_RENDER (1<<0)
719#define I915_EXEC_BSD (2<<0)
720#define I915_EXEC_BLT (3<<0)
Xiang, Haihao82f91b62013-05-28 19:22:33 -0700721#define I915_EXEC_VEBOX (4<<0)
David Howells718dced2012-10-04 18:21:50 +0100722
723/* Used for switching the constants addressing mode on gen4+ RENDER ring.
724 * Gen6+ only supports relative addressing to dynamic state (default) and
725 * absolute addressing.
726 *
727 * These flags are ignored for the BSD and BLT rings.
728 */
729#define I915_EXEC_CONSTANTS_MASK (3<<6)
730#define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
731#define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
732#define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
733 __u64 flags;
734 __u64 rsvd1; /* now used for context info */
735 __u64 rsvd2;
736};
737
738/** Resets the SO write offset registers for transform feedback on gen7. */
739#define I915_EXEC_GEN7_SOL_RESET (1<<8)
740
Daniel Vetterc2fb7912012-10-22 14:34:51 +0200741/** Request a privileged ("secure") batch buffer. Note only available for
742 * DRM_ROOT_ONLY | DRM_MASTER processes.
743 */
744#define I915_EXEC_SECURE (1<<9)
745
Daniel Vetterb45305f2012-12-17 16:21:27 +0100746/** Inform the kernel that the batch is and will always be pinned. This
747 * negates the requirement for a workaround to be performed to avoid
748 * an incoherent CS (such as can be found on 830/845). If this flag is
749 * not passed, the kernel will endeavour to make sure the batch is
750 * coherent with the CS before execution. If this flag is passed,
751 * userspace assumes the responsibility for ensuring the same.
752 */
753#define I915_EXEC_IS_PINNED (1<<10)
754
Geert Uytterhoevenc3d19d32014-01-12 14:08:43 +0100755/** Provide a hint to the kernel that the command stream and auxiliary
Daniel Vettered5982e2013-01-17 22:23:36 +0100756 * state buffers already holds the correct presumed addresses and so the
757 * relocation process may be skipped if no buffers need to be moved in
758 * preparation for the execbuffer.
759 */
760#define I915_EXEC_NO_RELOC (1<<11)
761
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000762/** Use the reloc.handle as an index into the exec object array rather
763 * than as the per-file handle.
764 */
765#define I915_EXEC_HANDLE_LUT (1<<12)
766
Zhipeng Gong8d360df2015-01-13 08:48:24 +0800767/** Used for switching BSD rings on the platforms with two BSD rings */
768#define I915_EXEC_BSD_MASK (3<<13)
769#define I915_EXEC_BSD_DEFAULT (0<<13) /* default ping-pong mode */
770#define I915_EXEC_BSD_RING1 (1<<13)
771#define I915_EXEC_BSD_RING2 (2<<13)
772
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +0300773/** Tell the kernel that the batchbuffer is processed by
774 * the resource streamer.
775 */
776#define I915_EXEC_RESOURCE_STREAMER (1<<15)
777
778#define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_RESOURCE_STREAMER<<1)
Daniel Vettered5982e2013-01-17 22:23:36 +0100779
David Howells718dced2012-10-04 18:21:50 +0100780#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
781#define i915_execbuffer2_set_context_id(eb2, context) \
782 (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
783#define i915_execbuffer2_get_context_id(eb2) \
784 ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
785
786struct drm_i915_gem_pin {
787 /** Handle of the buffer to be pinned. */
788 __u32 handle;
789 __u32 pad;
790
791 /** alignment required within the aperture */
792 __u64 alignment;
793
794 /** Returned GTT offset of the buffer. */
795 __u64 offset;
796};
797
798struct drm_i915_gem_unpin {
799 /** Handle of the buffer to be unpinned. */
800 __u32 handle;
801 __u32 pad;
802};
803
804struct drm_i915_gem_busy {
805 /** Handle of the buffer to check for busy */
806 __u32 handle;
807
808 /** Return busy status (1 if busy, 0 if idle).
809 * The high word is used to indicate on which rings the object
810 * currently resides:
811 * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
812 */
813 __u32 busy;
814};
815
Daniel Vetter35c7ab42013-08-10 14:51:11 +0200816/**
817 * I915_CACHING_NONE
818 *
819 * GPU access is not coherent with cpu caches. Default for machines without an
820 * LLC.
821 */
David Howells718dced2012-10-04 18:21:50 +0100822#define I915_CACHING_NONE 0
Daniel Vetter35c7ab42013-08-10 14:51:11 +0200823/**
824 * I915_CACHING_CACHED
825 *
826 * GPU access is coherent with cpu caches and furthermore the data is cached in
827 * last-level caches shared between cpu cores and the gpu GT. Default on
828 * machines with HAS_LLC.
829 */
David Howells718dced2012-10-04 18:21:50 +0100830#define I915_CACHING_CACHED 1
Daniel Vetter35c7ab42013-08-10 14:51:11 +0200831/**
832 * I915_CACHING_DISPLAY
833 *
834 * Special GPU caching mode which is coherent with the scanout engines.
835 * Transparently falls back to I915_CACHING_NONE on platforms where no special
836 * cache mode (like write-through or gfdt flushing) is available. The kernel
837 * automatically sets this mode when using a buffer as a scanout target.
838 * Userspace can manually set this mode to avoid a costly stall and clflush in
839 * the hotpath of drawing the first frame.
840 */
841#define I915_CACHING_DISPLAY 2
David Howells718dced2012-10-04 18:21:50 +0100842
843struct drm_i915_gem_caching {
844 /**
845 * Handle of the buffer to set/get the caching level of. */
846 __u32 handle;
847
848 /**
849 * Cacheing level to apply or return value
850 *
851 * bits0-15 are for generic caching control (i.e. the above defined
852 * values). bits16-31 are reserved for platform-specific variations
853 * (e.g. l3$ caching on gen7). */
854 __u32 caching;
855};
856
857#define I915_TILING_NONE 0
858#define I915_TILING_X 1
859#define I915_TILING_Y 2
860
861#define I915_BIT_6_SWIZZLE_NONE 0
862#define I915_BIT_6_SWIZZLE_9 1
863#define I915_BIT_6_SWIZZLE_9_10 2
864#define I915_BIT_6_SWIZZLE_9_11 3
865#define I915_BIT_6_SWIZZLE_9_10_11 4
866/* Not seen by userland */
867#define I915_BIT_6_SWIZZLE_UNKNOWN 5
868/* Seen by userland. */
869#define I915_BIT_6_SWIZZLE_9_17 6
870#define I915_BIT_6_SWIZZLE_9_10_17 7
871
872struct drm_i915_gem_set_tiling {
873 /** Handle of the buffer to have its tiling state updated */
874 __u32 handle;
875
876 /**
877 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
878 * I915_TILING_Y).
879 *
880 * This value is to be set on request, and will be updated by the
881 * kernel on successful return with the actual chosen tiling layout.
882 *
883 * The tiling mode may be demoted to I915_TILING_NONE when the system
884 * has bit 6 swizzling that can't be managed correctly by GEM.
885 *
886 * Buffer contents become undefined when changing tiling_mode.
887 */
888 __u32 tiling_mode;
889
890 /**
891 * Stride in bytes for the object when in I915_TILING_X or
892 * I915_TILING_Y.
893 */
894 __u32 stride;
895
896 /**
897 * Returned address bit 6 swizzling required for CPU access through
898 * mmap mapping.
899 */
900 __u32 swizzle_mode;
901};
902
903struct drm_i915_gem_get_tiling {
904 /** Handle of the buffer to get tiling state for. */
905 __u32 handle;
906
907 /**
908 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
909 * I915_TILING_Y).
910 */
911 __u32 tiling_mode;
912
913 /**
914 * Returned address bit 6 swizzling required for CPU access through
915 * mmap mapping.
916 */
917 __u32 swizzle_mode;
Chris Wilson70f2f5c2014-10-24 12:11:11 +0100918
919 /**
920 * Returned address bit 6 swizzling required for CPU access through
921 * mmap mapping whilst bound.
922 */
923 __u32 phys_swizzle_mode;
David Howells718dced2012-10-04 18:21:50 +0100924};
925
926struct drm_i915_gem_get_aperture {
927 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
928 __u64 aper_size;
929
930 /**
931 * Available space in the aperture used by i915_gem_execbuffer, in
932 * bytes
933 */
934 __u64 aper_available_size;
935};
936
937struct drm_i915_get_pipe_from_crtc_id {
938 /** ID of CRTC being requested **/
939 __u32 crtc_id;
940
941 /** pipe of requested CRTC **/
942 __u32 pipe;
943};
944
945#define I915_MADV_WILLNEED 0
946#define I915_MADV_DONTNEED 1
947#define __I915_MADV_PURGED 2 /* internal state */
948
949struct drm_i915_gem_madvise {
950 /** Handle of the buffer to change the backing store advice */
951 __u32 handle;
952
953 /* Advice: either the buffer will be needed again in the near future,
954 * or wont be and could be discarded under memory pressure.
955 */
956 __u32 madv;
957
958 /** Whether the backing store still exists. */
959 __u32 retained;
960};
961
962/* flags */
963#define I915_OVERLAY_TYPE_MASK 0xff
964#define I915_OVERLAY_YUV_PLANAR 0x01
965#define I915_OVERLAY_YUV_PACKED 0x02
966#define I915_OVERLAY_RGB 0x03
967
968#define I915_OVERLAY_DEPTH_MASK 0xff00
969#define I915_OVERLAY_RGB24 0x1000
970#define I915_OVERLAY_RGB16 0x2000
971#define I915_OVERLAY_RGB15 0x3000
972#define I915_OVERLAY_YUV422 0x0100
973#define I915_OVERLAY_YUV411 0x0200
974#define I915_OVERLAY_YUV420 0x0300
975#define I915_OVERLAY_YUV410 0x0400
976
977#define I915_OVERLAY_SWAP_MASK 0xff0000
978#define I915_OVERLAY_NO_SWAP 0x000000
979#define I915_OVERLAY_UV_SWAP 0x010000
980#define I915_OVERLAY_Y_SWAP 0x020000
981#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
982
983#define I915_OVERLAY_FLAGS_MASK 0xff000000
984#define I915_OVERLAY_ENABLE 0x01000000
985
986struct drm_intel_overlay_put_image {
987 /* various flags and src format description */
988 __u32 flags;
989 /* source picture description */
990 __u32 bo_handle;
991 /* stride values and offsets are in bytes, buffer relative */
992 __u16 stride_Y; /* stride for packed formats */
993 __u16 stride_UV;
994 __u32 offset_Y; /* offset for packet formats */
995 __u32 offset_U;
996 __u32 offset_V;
997 /* in pixels */
998 __u16 src_width;
999 __u16 src_height;
1000 /* to compensate the scaling factors for partially covered surfaces */
1001 __u16 src_scan_width;
1002 __u16 src_scan_height;
1003 /* output crtc description */
1004 __u32 crtc_id;
1005 __u16 dst_x;
1006 __u16 dst_y;
1007 __u16 dst_width;
1008 __u16 dst_height;
1009};
1010
1011/* flags */
1012#define I915_OVERLAY_UPDATE_ATTRS (1<<0)
1013#define I915_OVERLAY_UPDATE_GAMMA (1<<1)
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001014#define I915_OVERLAY_DISABLE_DEST_COLORKEY (1<<2)
David Howells718dced2012-10-04 18:21:50 +01001015struct drm_intel_overlay_attrs {
1016 __u32 flags;
1017 __u32 color_key;
1018 __s32 brightness;
1019 __u32 contrast;
1020 __u32 saturation;
1021 __u32 gamma0;
1022 __u32 gamma1;
1023 __u32 gamma2;
1024 __u32 gamma3;
1025 __u32 gamma4;
1026 __u32 gamma5;
1027};
1028
1029/*
1030 * Intel sprite handling
1031 *
1032 * Color keying works with a min/mask/max tuple. Both source and destination
1033 * color keying is allowed.
1034 *
1035 * Source keying:
1036 * Sprite pixels within the min & max values, masked against the color channels
1037 * specified in the mask field, will be transparent. All other pixels will
1038 * be displayed on top of the primary plane. For RGB surfaces, only the min
1039 * and mask fields will be used; ranged compares are not allowed.
1040 *
1041 * Destination keying:
1042 * Primary plane pixels that match the min value, masked against the color
1043 * channels specified in the mask field, will be replaced by corresponding
1044 * pixels from the sprite plane.
1045 *
1046 * Note that source & destination keying are exclusive; only one can be
1047 * active on a given plane.
1048 */
1049
1050#define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
1051#define I915_SET_COLORKEY_DESTINATION (1<<1)
1052#define I915_SET_COLORKEY_SOURCE (1<<2)
1053struct drm_intel_sprite_colorkey {
1054 __u32 plane_id;
1055 __u32 min_value;
1056 __u32 channel_mask;
1057 __u32 max_value;
1058 __u32 flags;
1059};
1060
1061struct drm_i915_gem_wait {
1062 /** Handle of BO we shall wait on */
1063 __u32 bo_handle;
1064 __u32 flags;
1065 /** Number of nanoseconds to wait, Returns time remaining. */
1066 __s64 timeout_ns;
1067};
1068
1069struct drm_i915_gem_context_create {
1070 /* output: id of new context*/
1071 __u32 ctx_id;
1072 __u32 pad;
1073};
1074
1075struct drm_i915_gem_context_destroy {
1076 __u32 ctx_id;
1077 __u32 pad;
1078};
1079
1080struct drm_i915_reg_read {
1081 __u64 offset;
1082 __u64 val; /* Return value */
1083};
Chris Wilson648a9bc2015-07-16 12:37:56 +01001084/* Known registers:
1085 *
1086 * Render engine timestamp - 0x2358 + 64bit - gen7+
1087 * - Note this register returns an invalid value if using the default
1088 * single instruction 8byte read, in order to workaround that use
1089 * offset (0x2538 | 1) instead.
1090 *
1091 */
Mika Kuoppalab6359912013-10-30 15:44:16 +02001092
1093struct drm_i915_reset_stats {
1094 __u32 ctx_id;
1095 __u32 flags;
1096
1097 /* All resets since boot/module reload, for all contexts */
1098 __u32 reset_count;
1099
1100 /* Number of batches lost when active in GPU, for this context */
1101 __u32 batch_active;
1102
1103 /* Number of batches lost pending for execution, for this context */
1104 __u32 batch_pending;
1105
1106 __u32 pad;
1107};
1108
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001109struct drm_i915_gem_userptr {
1110 __u64 user_ptr;
1111 __u64 user_size;
1112 __u32 flags;
1113#define I915_USERPTR_READ_ONLY 0x1
1114#define I915_USERPTR_UNSYNCHRONIZED 0x80000000
1115 /**
1116 * Returned handle for the object.
1117 *
1118 * Object handles are nonzero.
1119 */
1120 __u32 handle;
1121};
1122
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001123struct drm_i915_gem_context_param {
1124 __u32 ctx_id;
1125 __u32 size;
1126 __u64 param;
1127#define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
David Weinehallb1b38272015-05-20 17:00:13 +03001128#define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001129 __u64 value;
1130};
1131
David Howells718dced2012-10-04 18:21:50 +01001132#endif /* _UAPI_I915_DRM_H_ */