blob: 8750c558c221658302c18fabff9a25f83906b730 [file] [log] [blame]
Sujith394cf0a2009-02-09 13:26:54 +05301/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Sujith394cf0a2009-02-09 13:26:54 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef EEPROM_H
18#define EEPROM_H
19
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070020#include "../ath.h"
Johannes Bergd3236552009-04-20 14:31:42 +020021#include <net/cfg80211.h>
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -040022#include "ar9003_eeprom.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040023
Sujith394cf0a2009-02-09 13:26:54 +053024#define AH_USE_EEPROM 0x1
25
26#ifdef __BIG_ENDIAN
27#define AR5416_EEPROM_MAGIC 0x5aa5
28#else
29#define AR5416_EEPROM_MAGIC 0xa55a
30#endif
31
32#define CTRY_DEBUG 0x1ff
33#define CTRY_DEFAULT 0
34
35#define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
36#define AR_EEPROM_EEPCAP_AES_DIS 0x0002
37#define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
38#define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
39#define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
40#define AR_EEPROM_EEPCAP_MAXQCU_S 4
41#define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
42#define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
43#define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
44
45#define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
46#define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
47#define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
48#define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
49#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
50#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
51
52#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
53#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
54
55#define AR5416_EEPROM_MAGIC_OFFSET 0x0
56#define AR5416_EEPROM_S 2
57#define AR5416_EEPROM_OFFSET 0x2000
58#define AR5416_EEPROM_MAX 0xae0
59
60#define AR5416_EEPROM_START_ADDR \
61 (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
62
63#define SD_NO_CTL 0xE0
64#define NO_CTL 0xff
65#define CTL_MODE_M 7
66#define CTL_11A 0
67#define CTL_11B 1
68#define CTL_11G 2
69#define CTL_2GHT20 5
70#define CTL_5GHT20 6
71#define CTL_2GHT40 7
72#define CTL_5GHT40 8
73
74#define EXT_ADDITIVE (0x8000)
75#define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
76#define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
77#define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
78
79#define SUB_NUM_CTL_MODES_AT_5G_40 2
80#define SUB_NUM_CTL_MODES_AT_2G_40 3
81
Sujithe421c7b2009-02-12 10:06:36 +053082#define INCREASE_MAXPOW_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */
83#define INCREASE_MAXPOW_BY_THREE_CHAIN 10 /* 10*log10(3)*2 */
84
Sujithfec0de12009-02-12 10:06:43 +053085/*
86 * For AR9285 and later chipsets, the following bits are not being programmed
87 * in EEPROM and so need to be enabled always.
88 *
89 * Bit 0: en_fcc_mid
90 * Bit 1: en_jap_mid
91 * Bit 2: en_fcc_dfs_ht40
92 * Bit 3: en_jap_ht40
93 * Bit 4: en_jap_dfs_ht40
94 */
95#define AR9285_RDEXT_DEFAULT 0x1F
96
Sujith394cf0a2009-02-09 13:26:54 +053097#define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
98#define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
99#define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM))
100
Sujith355363f2009-03-13 08:56:02 +0530101#define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK)
Sujithd9ae96d2009-02-20 15:13:13 +0530102#define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
103 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530104#define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_10_OR_LATER(ah) && \
105 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
Sujithd9ae96d2009-02-20 15:13:13 +0530106
Sujith394cf0a2009-02-09 13:26:54 +0530107#define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c
108#define AR_EEPROM_RFSILENT_GPIO_SEL_S 2
109#define AR_EEPROM_RFSILENT_POLARITY 0x0002
110#define AR_EEPROM_RFSILENT_POLARITY_S 1
111
112#define EEP_RFSILENT_ENABLED 0x0001
113#define EEP_RFSILENT_ENABLED_S 0
114#define EEP_RFSILENT_POLARITY 0x0002
115#define EEP_RFSILENT_POLARITY_S 1
116#define EEP_RFSILENT_GPIO_SEL 0x001c
117#define EEP_RFSILENT_GPIO_SEL_S 2
118
119#define AR5416_OPFLAGS_11A 0x01
120#define AR5416_OPFLAGS_11G 0x02
121#define AR5416_OPFLAGS_N_5G_HT40 0x04
122#define AR5416_OPFLAGS_N_2G_HT40 0x08
123#define AR5416_OPFLAGS_N_5G_HT20 0x10
124#define AR5416_OPFLAGS_N_2G_HT20 0x20
125
126#define AR5416_EEP_NO_BACK_VER 0x1
127#define AR5416_EEP_VER 0xE
128#define AR5416_EEP_VER_MINOR_MASK 0x0FFF
129#define AR5416_EEP_MINOR_VER_2 0x2
130#define AR5416_EEP_MINOR_VER_3 0x3
131#define AR5416_EEP_MINOR_VER_7 0x7
132#define AR5416_EEP_MINOR_VER_9 0x9
133#define AR5416_EEP_MINOR_VER_16 0x10
134#define AR5416_EEP_MINOR_VER_17 0x11
135#define AR5416_EEP_MINOR_VER_19 0x13
136#define AR5416_EEP_MINOR_VER_20 0x14
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530137#define AR5416_EEP_MINOR_VER_21 0x15
Sujith06d0f062009-02-12 10:06:45 +0530138#define AR5416_EEP_MINOR_VER_22 0x16
Sujith394cf0a2009-02-09 13:26:54 +0530139
140#define AR5416_NUM_5G_CAL_PIERS 8
141#define AR5416_NUM_2G_CAL_PIERS 4
142#define AR5416_NUM_5G_20_TARGET_POWERS 8
143#define AR5416_NUM_5G_40_TARGET_POWERS 8
144#define AR5416_NUM_2G_CCK_TARGET_POWERS 3
145#define AR5416_NUM_2G_20_TARGET_POWERS 4
146#define AR5416_NUM_2G_40_TARGET_POWERS 4
147#define AR5416_NUM_CTLS 24
148#define AR5416_NUM_BAND_EDGES 8
149#define AR5416_NUM_PD_GAINS 4
150#define AR5416_PD_GAINS_IN_MASK 4
151#define AR5416_PD_GAIN_ICEPTS 5
152#define AR5416_EEPROM_MODAL_SPURS 5
153#define AR5416_MAX_RATE_POWER 63
154#define AR5416_NUM_PDADC_VALUES 128
155#define AR5416_BCHAN_UNUSED 0xFF
156#define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
157#define AR5416_MAX_CHAINS 3
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400158#define AR9300_MAX_CHAINS 3
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530159#define AR5416_PWR_TABLE_OFFSET_DB -5
Sujith394cf0a2009-02-09 13:26:54 +0530160
161/* Rx gain type values */
162#define AR5416_EEP_RXGAIN_23DB_BACKOFF 0
163#define AR5416_EEP_RXGAIN_13DB_BACKOFF 1
164#define AR5416_EEP_RXGAIN_ORIG 2
165
166/* Tx gain type values */
167#define AR5416_EEP_TXGAIN_ORIGINAL 0
168#define AR5416_EEP_TXGAIN_HIGH_POWER 1
169
170#define AR5416_EEP4K_START_LOC 64
171#define AR5416_EEP4K_NUM_2G_CAL_PIERS 3
172#define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
173#define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3
174#define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3
175#define AR5416_EEP4K_NUM_CTLS 12
176#define AR5416_EEP4K_NUM_BAND_EDGES 4
177#define AR5416_EEP4K_NUM_PD_GAINS 2
178#define AR5416_EEP4K_PD_GAINS_IN_MASK 4
179#define AR5416_EEP4K_PD_GAIN_ICEPTS 5
180#define AR5416_EEP4K_MAX_CHAINS 1
181
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530182#define AR9280_TX_GAIN_TABLE_SIZE 22
183
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530184#define AR9287_EEP_VER 0xE
185#define AR9287_EEP_VER_MINOR_MASK 0xFFF
186#define AR9287_EEP_MINOR_VER_1 0x1
187#define AR9287_EEP_MINOR_VER_2 0x2
188#define AR9287_EEP_MINOR_VER_3 0x3
189#define AR9287_EEP_MINOR_VER AR9287_EEP_MINOR_VER_3
190#define AR9287_EEP_MINOR_VER_b AR9287_EEP_MINOR_VER
191#define AR9287_EEP_NO_BACK_VER AR9287_EEP_MINOR_VER_1
192
193#define AR9287_EEP_START_LOC 128
194#define AR9287_NUM_2G_CAL_PIERS 3
195#define AR9287_NUM_2G_CCK_TARGET_POWERS 3
196#define AR9287_NUM_2G_20_TARGET_POWERS 3
197#define AR9287_NUM_2G_40_TARGET_POWERS 3
198#define AR9287_NUM_CTLS 12
199#define AR9287_NUM_BAND_EDGES 4
200#define AR9287_NUM_PD_GAINS 4
201#define AR9287_PD_GAINS_IN_MASK 4
202#define AR9287_PD_GAIN_ICEPTS 1
203#define AR9287_EEPROM_MODAL_SPURS 5
204#define AR9287_MAX_RATE_POWER 63
205#define AR9287_NUM_PDADC_VALUES 128
206#define AR9287_NUM_RATES 16
207#define AR9287_BCHAN_UNUSED 0xFF
208#define AR9287_MAX_PWR_RANGE_IN_HALF_DB 64
209#define AR9287_OPFLAGS_11A 0x01
210#define AR9287_OPFLAGS_11G 0x02
211#define AR9287_OPFLAGS_2G_HT40 0x08
212#define AR9287_OPFLAGS_2G_HT20 0x20
213#define AR9287_OPFLAGS_5G_HT40 0x04
214#define AR9287_OPFLAGS_5G_HT20 0x10
215#define AR9287_EEPMISC_BIG_ENDIAN 0x01
216#define AR9287_EEPMISC_WOW 0x02
217#define AR9287_MAX_CHAINS 2
218#define AR9287_ANT_16S 32
219#define AR9287_custdatasize 20
220
221#define AR9287_NUM_ANT_CHAIN_FIELDS 6
222#define AR9287_NUM_ANT_COMMON_FIELDS 4
223#define AR9287_SIZE_ANT_CHAIN_FIELD 2
224#define AR9287_SIZE_ANT_COMMON_FIELD 4
225#define AR9287_ANT_CHAIN_MASK 0x3
226#define AR9287_ANT_COMMON_MASK 0xf
227#define AR9287_CHAIN_0_IDX 0
228#define AR9287_CHAIN_1_IDX 1
229#define AR9287_DATA_SZ 32
230
231#define AR9287_PWR_TABLE_OFFSET_DB -5
232
233#define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1)
234
Sujith394cf0a2009-02-09 13:26:54 +0530235enum eeprom_param {
236 EEP_NFTHRESH_5,
237 EEP_NFTHRESH_2,
238 EEP_MAC_MSW,
239 EEP_MAC_MID,
240 EEP_MAC_LSW,
241 EEP_REG_0,
242 EEP_REG_1,
243 EEP_OP_CAP,
244 EEP_OP_MODE,
245 EEP_RF_SILENT,
246 EEP_OB_5,
247 EEP_DB_5,
248 EEP_OB_2,
249 EEP_DB_2,
250 EEP_MINOR_REV,
251 EEP_TX_MASK,
252 EEP_RX_MASK,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400253 EEP_FSTCLK_5G,
Sujith394cf0a2009-02-09 13:26:54 +0530254 EEP_RXGAIN_TYPE,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530255 EEP_OL_PWRCTRL,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400256 EEP_TXGAIN_TYPE,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530257 EEP_RC_CHAIN_MASK,
Sujith394cf0a2009-02-09 13:26:54 +0530258 EEP_DAC_HPWR_5G,
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530259 EEP_FRAC_N_5G,
260 EEP_DEV_TYPE,
261 EEP_TEMPSENSE_SLOPE,
262 EEP_TEMPSENSE_SLOPE_PAL_ON,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400263 EEP_PWR_TABLE_OFFSET,
264 EEP_DRIVE_STRENGTH,
265 EEP_INTERNAL_REGULATOR,
Felix Fietkau49352502010-06-12 00:33:59 -0400266 EEP_SWREG,
267 EEP_PAPRD,
Sujith394cf0a2009-02-09 13:26:54 +0530268};
269
270enum ar5416_rates {
271 rate6mb, rate9mb, rate12mb, rate18mb,
272 rate24mb, rate36mb, rate48mb, rate54mb,
273 rate1l, rate2l, rate2s, rate5_5l,
274 rate5_5s, rate11l, rate11s, rateXr,
275 rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
276 rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
277 rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
278 rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
279 rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
280 Ar5416RateSize
281};
282
283enum ath9k_hal_freq_band {
284 ATH9K_HAL_FREQ_BAND_5GHZ = 0,
285 ATH9K_HAL_FREQ_BAND_2GHZ = 1
286};
287
288struct base_eep_header {
289 u16 length;
290 u16 checksum;
291 u16 version;
292 u8 opCapFlags;
293 u8 eepMisc;
294 u16 regDmn[2];
295 u8 macAddr[6];
296 u8 rxMask;
297 u8 txMask;
298 u16 rfSilent;
299 u16 blueToothOptions;
300 u16 deviceCap;
301 u32 binBuildNumber;
302 u8 deviceType;
303 u8 pwdclkind;
Felix Fietkau5b75d0f2010-04-26 15:04:34 -0400304 u8 fastClk5g;
305 u8 divChain;
Sujith394cf0a2009-02-09 13:26:54 +0530306 u8 rxGainType;
307 u8 dacHiPwrMode_5G;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530308 u8 openLoopPwrCntl;
Sujith394cf0a2009-02-09 13:26:54 +0530309 u8 dacLpMode;
310 u8 txGainType;
311 u8 rcChainMask;
312 u8 desiredScaleCCK;
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530313 u8 pwr_table_offset;
Sujith06d0f062009-02-12 10:06:45 +0530314 u8 frac_n_5g;
315 u8 futureBase_3[21];
Sujith394cf0a2009-02-09 13:26:54 +0530316} __packed;
317
318struct base_eep_header_4k {
319 u16 length;
320 u16 checksum;
321 u16 version;
322 u8 opCapFlags;
323 u8 eepMisc;
324 u16 regDmn[2];
325 u8 macAddr[6];
326 u8 rxMask;
327 u8 txMask;
328 u16 rfSilent;
329 u16 blueToothOptions;
330 u16 deviceCap;
331 u32 binBuildNumber;
332 u8 deviceType;
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530333 u8 txGainType;
Sujith394cf0a2009-02-09 13:26:54 +0530334} __packed;
335
336
337struct spur_chan {
338 u16 spurChan;
339 u8 spurRangeLow;
340 u8 spurRangeHigh;
341} __packed;
342
343struct modal_eep_header {
344 u32 antCtrlChain[AR5416_MAX_CHAINS];
345 u32 antCtrlCommon;
346 u8 antennaGainCh[AR5416_MAX_CHAINS];
347 u8 switchSettling;
348 u8 txRxAttenCh[AR5416_MAX_CHAINS];
349 u8 rxTxMarginCh[AR5416_MAX_CHAINS];
350 u8 adcDesiredSize;
351 u8 pgaDesiredSize;
352 u8 xlnaGainCh[AR5416_MAX_CHAINS];
353 u8 txEndToXpaOff;
354 u8 txEndToRxOn;
355 u8 txFrameToXpaOn;
356 u8 thresh62;
357 u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
358 u8 xpdGain;
359 u8 xpd;
360 u8 iqCalICh[AR5416_MAX_CHAINS];
361 u8 iqCalQCh[AR5416_MAX_CHAINS];
362 u8 pdGainOverlap;
363 u8 ob;
364 u8 db;
365 u8 xpaBiasLvl;
366 u8 pwrDecreaseFor2Chain;
367 u8 pwrDecreaseFor3Chain;
368 u8 txFrameToDataStart;
369 u8 txFrameToPaOn;
370 u8 ht40PowerIncForPdadc;
371 u8 bswAtten[AR5416_MAX_CHAINS];
372 u8 bswMargin[AR5416_MAX_CHAINS];
373 u8 swSettleHt40;
374 u8 xatten2Db[AR5416_MAX_CHAINS];
375 u8 xatten2Margin[AR5416_MAX_CHAINS];
376 u8 ob_ch1;
377 u8 db_ch1;
378 u8 useAnt1:1,
379 force_xpaon:1,
380 local_bias:1,
381 femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1;
382 u8 miscBits;
383 u16 xpaBiasLvlFreq[3];
384 u8 futureModal[6];
385
386 struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
387} __packed;
388
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530389struct calDataPerFreqOpLoop {
390 u8 pwrPdg[2][5];
391 u8 vpdPdg[2][5];
392 u8 pcdac[2][5];
393 u8 empty[2][5];
394} __packed;
395
Sujith394cf0a2009-02-09 13:26:54 +0530396struct modal_eep_4k_header {
Sujithc16c9d02009-08-07 09:45:11 +0530397 u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
398 u32 antCtrlCommon;
399 u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
400 u8 switchSettling;
401 u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
402 u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
403 u8 adcDesiredSize;
404 u8 pgaDesiredSize;
405 u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
406 u8 txEndToXpaOff;
407 u8 txEndToRxOn;
408 u8 txFrameToXpaOn;
409 u8 thresh62;
410 u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
411 u8 xpdGain;
412 u8 xpd;
413 u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
414 u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
415 u8 pdGainOverlap;
Sujith7f638452009-08-07 09:45:23 +0530416#ifdef __BIG_ENDIAN_BITFIELD
417 u8 ob_1:4, ob_0:4;
418 u8 db1_1:4, db1_0:4;
419#else
420 u8 ob_0:4, ob_1:4;
421 u8 db1_0:4, db1_1:4;
422#endif
Sujithc16c9d02009-08-07 09:45:11 +0530423 u8 xpaBiasLvl;
424 u8 txFrameToDataStart;
425 u8 txFrameToPaOn;
426 u8 ht40PowerIncForPdadc;
427 u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
428 u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
429 u8 swSettleHt40;
430 u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
431 u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
Sujith7f638452009-08-07 09:45:23 +0530432#ifdef __BIG_ENDIAN_BITFIELD
433 u8 db2_1:4, db2_0:4;
434#else
435 u8 db2_0:4, db2_1:4;
436#endif
Sujithc16c9d02009-08-07 09:45:11 +0530437 u8 version;
Sujith7f638452009-08-07 09:45:23 +0530438#ifdef __BIG_ENDIAN_BITFIELD
439 u8 ob_3:4, ob_2:4;
440 u8 antdiv_ctl1:4, ob_4:4;
441 u8 db1_3:4, db1_2:4;
442 u8 antdiv_ctl2:4, db1_4:4;
443 u8 db2_2:4, db2_3:4;
444 u8 reserved:4, db2_4:4;
445#else
446 u8 ob_2:4, ob_3:4;
447 u8 ob_4:4, antdiv_ctl1:4;
448 u8 db1_2:4, db1_3:4;
449 u8 db1_4:4, antdiv_ctl2:4;
450 u8 db2_2:4, db2_3:4;
451 u8 db2_4:4, reserved:4;
452#endif
Sujithc16c9d02009-08-07 09:45:11 +0530453 u8 futureModal[4];
Sujith394cf0a2009-02-09 13:26:54 +0530454 struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
455} __packed;
456
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530457struct base_eep_ar9287_header {
Sujithc16c9d02009-08-07 09:45:11 +0530458 u16 length;
459 u16 checksum;
460 u16 version;
461 u8 opCapFlags;
462 u8 eepMisc;
463 u16 regDmn[2];
464 u8 macAddr[6];
465 u8 rxMask;
466 u8 txMask;
467 u16 rfSilent;
468 u16 blueToothOptions;
469 u16 deviceCap;
470 u32 binBuildNumber;
471 u8 deviceType;
472 u8 openLoopPwrCntl;
473 int8_t pwrTableOffset;
474 int8_t tempSensSlope;
475 int8_t tempSensSlopePalOn;
476 u8 futureBase[29];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530477} __packed;
478
479struct modal_eep_ar9287_header {
Sujithc16c9d02009-08-07 09:45:11 +0530480 u32 antCtrlChain[AR9287_MAX_CHAINS];
481 u32 antCtrlCommon;
482 int8_t antennaGainCh[AR9287_MAX_CHAINS];
483 u8 switchSettling;
484 u8 txRxAttenCh[AR9287_MAX_CHAINS];
485 u8 rxTxMarginCh[AR9287_MAX_CHAINS];
486 int8_t adcDesiredSize;
487 u8 txEndToXpaOff;
488 u8 txEndToRxOn;
489 u8 txFrameToXpaOn;
490 u8 thresh62;
491 int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS];
492 u8 xpdGain;
493 u8 xpd;
494 int8_t iqCalICh[AR9287_MAX_CHAINS];
495 int8_t iqCalQCh[AR9287_MAX_CHAINS];
496 u8 pdGainOverlap;
497 u8 xpaBiasLvl;
498 u8 txFrameToDataStart;
499 u8 txFrameToPaOn;
500 u8 ht40PowerIncForPdadc;
501 u8 bswAtten[AR9287_MAX_CHAINS];
502 u8 bswMargin[AR9287_MAX_CHAINS];
503 u8 swSettleHt40;
504 u8 version;
505 u8 db1;
506 u8 db2;
507 u8 ob_cck;
508 u8 ob_psk;
509 u8 ob_qam;
510 u8 ob_pal_off;
511 u8 futureModal[30];
512 struct spur_chan spurChans[AR9287_EEPROM_MODAL_SPURS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530513} __packed;
514
Sujith394cf0a2009-02-09 13:26:54 +0530515struct cal_data_per_freq {
516 u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
517 u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
518} __packed;
519
520struct cal_data_per_freq_4k {
521 u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
522 u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
523} __packed;
524
525struct cal_target_power_leg {
526 u8 bChannel;
527 u8 tPow2x[4];
528} __packed;
529
530struct cal_target_power_ht {
531 u8 bChannel;
532 u8 tPow2x[8];
533} __packed;
534
535
536#ifdef __BIG_ENDIAN_BITFIELD
537struct cal_ctl_edges {
538 u8 bChannel;
539 u8 flag:2, tPower:6;
540} __packed;
541#else
542struct cal_ctl_edges {
543 u8 bChannel;
544 u8 tPower:6, flag:2;
545} __packed;
546#endif
547
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530548struct cal_data_op_loop_ar9287 {
549 u8 pwrPdg[2][5];
550 u8 vpdPdg[2][5];
551 u8 pcdac[2][5];
552 u8 empty[2][5];
553} __packed;
554
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530555struct cal_data_per_freq_ar9287 {
556 u8 pwrPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
557 u8 vpdPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
558} __packed;
559
560union cal_data_per_freq_ar9287_u {
561 struct cal_data_op_loop_ar9287 calDataOpen;
562 struct cal_data_per_freq_ar9287 calDataClose;
563} __packed;
564
565struct cal_ctl_data_ar9287 {
566 struct cal_ctl_edges
567 ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES];
568} __packed;
569
Sujith394cf0a2009-02-09 13:26:54 +0530570struct cal_ctl_data {
571 struct cal_ctl_edges
572 ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
573} __packed;
574
575struct cal_ctl_data_4k {
576 struct cal_ctl_edges
577 ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
578} __packed;
579
580struct ar5416_eeprom_def {
581 struct base_eep_header baseEepHeader;
582 u8 custData[64];
583 struct modal_eep_header modalHeader[2];
584 u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
585 u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
586 struct cal_data_per_freq
587 calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
588 struct cal_data_per_freq
589 calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
590 struct cal_target_power_leg
591 calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
592 struct cal_target_power_ht
593 calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
594 struct cal_target_power_ht
595 calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
596 struct cal_target_power_leg
597 calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
598 struct cal_target_power_leg
599 calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
600 struct cal_target_power_ht
601 calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
602 struct cal_target_power_ht
603 calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
604 u8 ctlIndex[AR5416_NUM_CTLS];
605 struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
606 u8 padding;
607} __packed;
608
609struct ar5416_eeprom_4k {
610 struct base_eep_header_4k baseEepHeader;
611 u8 custData[20];
612 struct modal_eep_4k_header modalHeader;
613 u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
614 struct cal_data_per_freq_4k
615 calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
616 struct cal_target_power_leg
617 calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
618 struct cal_target_power_leg
619 calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
620 struct cal_target_power_ht
621 calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
622 struct cal_target_power_ht
623 calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
624 u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
625 struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
626 u8 padding;
627} __packed;
628
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400629struct ar9287_eeprom {
Sujithc16c9d02009-08-07 09:45:11 +0530630 struct base_eep_ar9287_header baseEepHeader;
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530631 u8 custData[AR9287_DATA_SZ];
632 struct modal_eep_ar9287_header modalHeader;
633 u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS];
634 union cal_data_per_freq_ar9287_u
Sujithc16c9d02009-08-07 09:45:11 +0530635 calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530636 struct cal_target_power_leg
Sujithc16c9d02009-08-07 09:45:11 +0530637 calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530638 struct cal_target_power_leg
Sujithc16c9d02009-08-07 09:45:11 +0530639 calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530640 struct cal_target_power_ht
Sujithc16c9d02009-08-07 09:45:11 +0530641 calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530642 struct cal_target_power_ht
Sujithc16c9d02009-08-07 09:45:11 +0530643 calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530644 u8 ctlIndex[AR9287_NUM_CTLS];
645 struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS];
646 u8 padding;
647} __packed;
648
Sujith394cf0a2009-02-09 13:26:54 +0530649enum reg_ext_bitmap {
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +0530650 REG_EXT_FCC_MIDBAND = 0,
Sujith394cf0a2009-02-09 13:26:54 +0530651 REG_EXT_JAPAN_MIDBAND = 1,
652 REG_EXT_FCC_DFS_HT40 = 2,
653 REG_EXT_JAPAN_NONDFS_HT40 = 3,
654 REG_EXT_JAPAN_DFS_HT40 = 4
655};
656
657struct ath9k_country_entry {
658 u16 countryCode;
659 u16 regDmnEnum;
660 u16 regDmn5G;
661 u16 regDmn2G;
662 u8 isMultidomain;
663 u8 iso[3];
664};
665
Sujithe1537892009-02-09 13:27:15 +0530666struct eeprom_ops {
667 int (*check_eeprom)(struct ath_hw *hw);
668 u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
669 bool (*fill_eeprom)(struct ath_hw *hw);
670 int (*get_eeprom_ver)(struct ath_hw *hw);
671 int (*get_eeprom_rev)(struct ath_hw *hw);
672 u8 (*get_num_ant_config)(struct ath_hw *hw, enum ieee80211_band band);
Felix Fietkau601e0cb2010-07-11 12:48:39 +0200673 u32 (*get_eeprom_antenna_cfg)(struct ath_hw *hw,
Sujithe1537892009-02-09 13:27:15 +0530674 struct ath9k_channel *chan);
Sujithd6509152009-03-13 08:56:05 +0530675 void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
Sujithe1537892009-02-09 13:27:15 +0530676 void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700677 void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
Sujithe1537892009-02-09 13:27:15 +0530678 u16 cfgCtl, u8 twiceAntennaReduction,
679 u8 twiceMaxRegulatoryPower, u8 powerLimit);
680 u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
681};
682
Sujith79d7f4b2010-06-01 15:14:06 +0530683void ath9k_hw_analog_shift_regwrite(struct ath_hw *ah, u32 reg, u32 val);
Sujithb5aec952009-08-07 09:45:15 +0530684void ath9k_hw_analog_shift_rmw(struct ath_hw *ah, u32 reg, u32 mask,
685 u32 shift, u32 val);
686int16_t ath9k_hw_interpolate(u16 target, u16 srcLeft, u16 srcRight,
687 int16_t targetLeft,
688 int16_t targetRight);
689bool ath9k_hw_get_lower_upper_index(u8 target, u8 *pList, u16 listSize,
690 u16 *indexL, u16 *indexR);
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700691bool ath9k_hw_nvram_read(struct ath_common *common, u32 off, u16 *data);
Sujithb5aec952009-08-07 09:45:15 +0530692void ath9k_hw_fill_vpd_table(u8 pwrMin, u8 pwrMax, u8 *pPwrList,
693 u8 *pVpdList, u16 numIntercepts,
694 u8 *pRetVpdList);
695void ath9k_hw_get_legacy_target_powers(struct ath_hw *ah,
696 struct ath9k_channel *chan,
697 struct cal_target_power_leg *powInfo,
698 u16 numChannels,
699 struct cal_target_power_leg *pNewPower,
700 u16 numRates, bool isExtTarget);
701void ath9k_hw_get_target_powers(struct ath_hw *ah,
702 struct ath9k_channel *chan,
703 struct cal_target_power_ht *powInfo,
704 u16 numChannels,
705 struct cal_target_power_ht *pNewPower,
706 u16 numRates, bool isHt40Target);
707u16 ath9k_hw_get_max_edge_power(u16 freq, struct cal_ctl_edges *pRdEdgesPower,
708 bool is2GHz, int num_band_edges);
Sujitha55f8582010-06-01 15:14:07 +0530709void ath9k_hw_update_regulatory_maxpower(struct ath_hw *ah);
Sujithb5aec952009-08-07 09:45:15 +0530710int ath9k_hw_eeprom_init(struct ath_hw *ah);
711
Sujith394cf0a2009-02-09 13:26:54 +0530712#define ar5416_get_ntxchains(_txchainmask) \
Sujithf74df6f2009-02-09 13:27:24 +0530713 (((_txchainmask >> 2) & 1) + \
Sujith394cf0a2009-02-09 13:26:54 +0530714 ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
715
Sujithb5aec952009-08-07 09:45:15 +0530716extern const struct eeprom_ops eep_def_ops;
717extern const struct eeprom_ops eep_4k_ops;
Luis R. Rodriguez0b8f6f2b12010-04-15 17:39:12 -0400718extern const struct eeprom_ops eep_ar9287_ops;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400719extern const struct eeprom_ops eep_ar9287_ops;
720extern const struct eeprom_ops eep_ar9300_ops;
Sujith394cf0a2009-02-09 13:26:54 +0530721
722#endif /* EEPROM_H */