blob: aa15c517d06e9338293b2669b78b8f486ffba232 [file] [log] [blame]
Amit Kucheriaa329b482010-02-04 12:21:53 -08001/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -06002 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa329b482010-02-04 12:21:53 -08003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 *
11 * This file contains the CPU initialization code.
12 */
13
14#include <linux/types.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Sascha Hauer54438562010-03-19 10:50:55 +010017#include <linux/module.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080018#include <mach/hardware.h>
Fabio Estevamca066792011-11-21 16:26:52 -020019#include <linux/io.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080020
Jason Liuc52c9832011-08-26 13:35:23 +080021static int mx5_cpu_rev = -1;
Sascha Hauer54438562010-03-19 10:50:55 +010022
Dinh Nguyen9ab46502010-11-15 11:30:01 -060023#define IIM_SREV 0x24
Dinh Nguyen16f246e2011-03-21 16:30:35 -050024#define MX50_HW_ADADIG_DIGPROG 0xB0
Sascha Hauer54438562010-03-19 10:50:55 +010025
Dinh Nguyen9ab46502010-11-15 11:30:01 -060026static int get_mx51_srev(void)
Sascha Hauer54438562010-03-19 10:50:55 +010027{
Dinh Nguyen9ab46502010-11-15 11:30:01 -060028 void __iomem *iim_base = MX51_IO_ADDRESS(MX51_IIM_BASE_ADDR);
29 u32 rev = readl(iim_base + IIM_SREV) & 0xff;
Sascha Hauer54438562010-03-19 10:50:55 +010030
Jason Liuc52c9832011-08-26 13:35:23 +080031 switch (rev) {
32 case 0x0:
Dinh Nguyen9ab46502010-11-15 11:30:01 -060033 return IMX_CHIP_REVISION_2_0;
Jason Liuc52c9832011-08-26 13:35:23 +080034 case 0x10:
Dinh Nguyen9ab46502010-11-15 11:30:01 -060035 return IMX_CHIP_REVISION_3_0;
Jason Liuc52c9832011-08-26 13:35:23 +080036 default:
37 return IMX_CHIP_REVISION_UNKNOWN;
38 }
Sascha Hauer54438562010-03-19 10:50:55 +010039}
40
41/*
42 * Returns:
43 * the silicon revision of the cpu
44 * -EINVAL - not a mx51
45 */
46int mx51_revision(void)
47{
48 if (!cpu_is_mx51())
49 return -EINVAL;
50
Jason Liuc52c9832011-08-26 13:35:23 +080051 if (mx5_cpu_rev == -1)
52 mx5_cpu_rev = get_mx51_srev();
Sascha Hauer54438562010-03-19 10:50:55 +010053
Jason Liuc52c9832011-08-26 13:35:23 +080054 return mx5_cpu_rev;
Sascha Hauer54438562010-03-19 10:50:55 +010055}
56EXPORT_SYMBOL(mx51_revision);
57
Amit Kucheria33d7c5c2010-09-01 22:49:13 +030058#ifdef CONFIG_NEON
59
60/*
61 * All versions of the silicon before Rev. 3 have broken NEON implementations.
62 * Dependent on link order - so the assumption is that vfp_init is called
63 * before us.
64 */
65static int __init mx51_neon_fixup(void)
66{
Sascha Hauer92fcdc92010-11-04 23:08:17 +010067 if (!cpu_is_mx51())
68 return 0;
69
Fabio Estevamca066792011-11-21 16:26:52 -020070 if (mx51_revision() < IMX_CHIP_REVISION_3_0 &&
71 (elf_hwcap & HWCAP_NEON)) {
Amit Kucheria33d7c5c2010-09-01 22:49:13 +030072 elf_hwcap &= ~HWCAP_NEON;
73 pr_info("Turning off NEON support, detected broken NEON implementation\n");
74 }
75 return 0;
76}
77
78late_initcall(mx51_neon_fixup);
79#endif
80
Dinh Nguyen9ab46502010-11-15 11:30:01 -060081static int get_mx53_srev(void)
82{
83 void __iomem *iim_base = MX51_IO_ADDRESS(MX53_IIM_BASE_ADDR);
84 u32 rev = readl(iim_base + IIM_SREV) & 0xff;
85
Richard Zhao503e1632011-02-18 20:26:30 +080086 switch (rev) {
87 case 0x0:
Dinh Nguyen9ab46502010-11-15 11:30:01 -060088 return IMX_CHIP_REVISION_1_0;
Richard Zhao503e1632011-02-18 20:26:30 +080089 case 0x2:
Dinh Nguyen9ab46502010-11-15 11:30:01 -060090 return IMX_CHIP_REVISION_2_0;
Richard Zhao503e1632011-02-18 20:26:30 +080091 case 0x3:
92 return IMX_CHIP_REVISION_2_1;
93 default:
94 return IMX_CHIP_REVISION_UNKNOWN;
95 }
Dinh Nguyen9ab46502010-11-15 11:30:01 -060096}
97
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060098/*
99 * Returns:
100 * the silicon revision of the cpu
101 * -EINVAL - not a mx53
102 */
103int mx53_revision(void)
104{
105 if (!cpu_is_mx53())
106 return -EINVAL;
107
Jason Liuc52c9832011-08-26 13:35:23 +0800108 if (mx5_cpu_rev == -1)
109 mx5_cpu_rev = get_mx53_srev();
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -0600110
Jason Liuc52c9832011-08-26 13:35:23 +0800111 return mx5_cpu_rev;
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -0600112}
113EXPORT_SYMBOL(mx53_revision);
114
Dinh Nguyen16f246e2011-03-21 16:30:35 -0500115static int get_mx50_srev(void)
116{
117 void __iomem *anatop = ioremap(MX50_ANATOP_BASE_ADDR, SZ_8K);
118 u32 rev;
119
120 if (!anatop) {
Jason Liuc52c9832011-08-26 13:35:23 +0800121 mx5_cpu_rev = -EINVAL;
Dinh Nguyen16f246e2011-03-21 16:30:35 -0500122 return 0;
123 }
124
125 rev = readl(anatop + MX50_HW_ADADIG_DIGPROG);
126 rev &= 0xff;
127
128 iounmap(anatop);
129 if (rev == 0x0)
130 return IMX_CHIP_REVISION_1_0;
131 else if (rev == 0x1)
132 return IMX_CHIP_REVISION_1_1;
133 return 0;
134}
135
136/*
137 * Returns:
138 * the silicon revision of the cpu
139 * -EINVAL - not a mx50
140 */
141int mx50_revision(void)
142{
143 if (!cpu_is_mx50())
144 return -EINVAL;
145
Jason Liuc52c9832011-08-26 13:35:23 +0800146 if (mx5_cpu_rev == -1)
147 mx5_cpu_rev = get_mx50_srev();
Dinh Nguyen16f246e2011-03-21 16:30:35 -0500148
Jason Liuc52c9832011-08-26 13:35:23 +0800149 return mx5_cpu_rev;
Dinh Nguyen16f246e2011-03-21 16:30:35 -0500150}
151EXPORT_SYMBOL(mx50_revision);