blob: 944025da83336d88f5c697ac917a16f3ed706d72 [file] [log] [blame]
Eric Bénardef93f142010-07-23 16:11:19 +02001/*
2 *
3 * Copyright (C) 2010 Eric Bénard <eric@eukrea.com>
4 *
5 * based on board-mx51_babbage.c which is
6 * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
7 * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
8 *
9 * The code contained herein is licensed under the GNU General Public
10 * License. You may obtain a copy of the GNU General Public License
11 * Version 2 or later at the following locations:
12 *
13 * http://www.opensource.org/licenses/gpl-license.html
14 * http://www.gnu.org/copyleft/gpl.html
15 */
16
17#include <linux/init.h>
18#include <linux/platform_device.h>
19#include <linux/serial_8250.h>
20#include <linux/i2c.h>
21#include <linux/gpio.h>
22#include <linux/delay.h>
23#include <linux/io.h>
24#include <linux/interrupt.h>
Eric Bénardef93f142010-07-23 16:11:19 +020025
26#include <mach/eukrea-baseboards.h>
27#include <mach/common.h>
28#include <mach/hardware.h>
Eric Bénardef93f142010-07-23 16:11:19 +020029#include <mach/iomux-mx51.h>
Eric Bénardef93f142010-07-23 16:11:19 +020030
Eric Bénardef93f142010-07-23 16:11:19 +020031#include <asm/setup.h>
32#include <asm/mach-types.h>
33#include <asm/mach/arch.h>
34#include <asm/mach/time.h>
35
Uwe Kleine-König04b73b152010-08-11 22:23:06 +020036#include "devices-imx51.h"
Eric Bénardef93f142010-07-23 16:11:19 +020037
Arnaud Patard (Rtp)96886c42010-11-26 15:20:52 +010038#define CPUIMX51_USBH1_STP IMX_GPIO_NR(1, 27)
39#define CPUIMX51_QUARTA_GPIO IMX_GPIO_NR(3, 28)
40#define CPUIMX51_QUARTB_GPIO IMX_GPIO_NR(3, 25)
41#define CPUIMX51_QUARTC_GPIO IMX_GPIO_NR(3, 26)
42#define CPUIMX51_QUARTD_GPIO IMX_GPIO_NR(3, 27)
Eric Bénardef93f142010-07-23 16:11:19 +020043#define CPUIMX51_QUART_XTAL 14745600
44#define CPUIMX51_QUART_REGSHIFT 17
45
46/* USB_CTRL_1 */
47#define MX51_USB_CTRL_1_OFFSET 0x10
48#define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
49
50#define MX51_USB_PLLDIV_12_MHZ 0x00
51#define MX51_USB_PLL_DIV_19_2_MHZ 0x01
52#define MX51_USB_PLL_DIV_24_MHZ 0x02
53
Eric Bénardef93f142010-07-23 16:11:19 +020054static struct plat_serial8250_port serial_platform_data[] = {
55 {
56 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x400000),
Shawn Guoe309fb12011-08-14 00:14:01 +080057 .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTA_GPIO),
Eric Bénardef93f142010-07-23 16:11:19 +020058 .irqflags = IRQF_TRIGGER_HIGH,
59 .uartclk = CPUIMX51_QUART_XTAL,
60 .regshift = CPUIMX51_QUART_REGSHIFT,
61 .iotype = UPIO_MEM,
62 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
63 }, {
64 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x800000),
Shawn Guoe309fb12011-08-14 00:14:01 +080065 .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTB_GPIO),
Eric Bénardef93f142010-07-23 16:11:19 +020066 .irqflags = IRQF_TRIGGER_HIGH,
67 .uartclk = CPUIMX51_QUART_XTAL,
68 .regshift = CPUIMX51_QUART_REGSHIFT,
69 .iotype = UPIO_MEM,
70 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
71 }, {
72 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x1000000),
Shawn Guoe309fb12011-08-14 00:14:01 +080073 .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTC_GPIO),
Eric Bénardef93f142010-07-23 16:11:19 +020074 .irqflags = IRQF_TRIGGER_HIGH,
75 .uartclk = CPUIMX51_QUART_XTAL,
76 .regshift = CPUIMX51_QUART_REGSHIFT,
77 .iotype = UPIO_MEM,
78 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
79 }, {
80 .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x2000000),
Shawn Guoe309fb12011-08-14 00:14:01 +080081 .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTD_GPIO),
Eric Bénardef93f142010-07-23 16:11:19 +020082 .irqflags = IRQF_TRIGGER_HIGH,
83 .uartclk = CPUIMX51_QUART_XTAL,
84 .regshift = CPUIMX51_QUART_REGSHIFT,
85 .iotype = UPIO_MEM,
86 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
87 }, {
88 }
89};
90
91static struct platform_device serial_device = {
92 .name = "serial8250",
93 .id = 0,
94 .dev = {
95 .platform_data = serial_platform_data,
96 },
97};
Eric Bénardef93f142010-07-23 16:11:19 +020098
99static struct platform_device *devices[] __initdata = {
Eric Bénardef93f142010-07-23 16:11:19 +0200100 &serial_device,
Eric Bénardef93f142010-07-23 16:11:19 +0200101};
102
Lothar Waßmann8f5260c2010-10-26 14:28:31 +0200103static iomux_v3_cfg_t eukrea_cpuimx51_pads[] = {
Eric Bénardef93f142010-07-23 16:11:19 +0200104 /* UART1 */
105 MX51_PAD_UART1_RXD__UART1_RXD,
106 MX51_PAD_UART1_TXD__UART1_TXD,
107 MX51_PAD_UART1_RTS__UART1_RTS,
108 MX51_PAD_UART1_CTS__UART1_CTS,
109
110 /* I2C2 */
Sascha Haueree1ae4d2010-12-15 09:56:35 +0100111 MX51_PAD_GPIO1_2__I2C2_SCL,
112 MX51_PAD_GPIO1_3__I2C2_SDA,
113 MX51_PAD_NANDF_D10__GPIO3_30,
Eric Bénardef93f142010-07-23 16:11:19 +0200114
115 /* QUART IRQ */
Sascha Haueree1ae4d2010-12-15 09:56:35 +0100116 MX51_PAD_NANDF_D15__GPIO3_25,
117 MX51_PAD_NANDF_D14__GPIO3_26,
118 MX51_PAD_NANDF_D13__GPIO3_27,
119 MX51_PAD_NANDF_D12__GPIO3_28,
Eric Bénardef93f142010-07-23 16:11:19 +0200120
121 /* USB HOST1 */
122 MX51_PAD_USBH1_CLK__USBH1_CLK,
123 MX51_PAD_USBH1_DIR__USBH1_DIR,
124 MX51_PAD_USBH1_NXT__USBH1_NXT,
125 MX51_PAD_USBH1_DATA0__USBH1_DATA0,
126 MX51_PAD_USBH1_DATA1__USBH1_DATA1,
127 MX51_PAD_USBH1_DATA2__USBH1_DATA2,
128 MX51_PAD_USBH1_DATA3__USBH1_DATA3,
129 MX51_PAD_USBH1_DATA4__USBH1_DATA4,
130 MX51_PAD_USBH1_DATA5__USBH1_DATA5,
131 MX51_PAD_USBH1_DATA6__USBH1_DATA6,
132 MX51_PAD_USBH1_DATA7__USBH1_DATA7,
133 MX51_PAD_USBH1_STP__USBH1_STP,
134};
135
Eric Bénarda3927412010-10-12 16:29:20 +0200136static const struct mxc_nand_platform_data
137 eukrea_cpuimx51_nand_board_info __initconst = {
138 .width = 1,
139 .hw_ecc = 1,
140 .flash_bbt = 1,
141};
142
Uwe Kleine-König04b73b152010-08-11 22:23:06 +0200143static const struct imxuart_platform_data uart_pdata __initconst = {
Eric Bénardef93f142010-07-23 16:11:19 +0200144 .flags = IMXUART_HAVE_RTSCTS,
145};
146
Uwe Kleine-König44505c02010-09-30 16:44:53 +0200147static const
148struct imxi2c_platform_data eukrea_cpuimx51_i2c_data __initconst = {
Eric Bénardef93f142010-07-23 16:11:19 +0200149 .bitrate = 100000,
150};
151
152static struct i2c_board_info eukrea_cpuimx51_i2c_devices[] = {
153 {
154 I2C_BOARD_INFO("pcf8563", 0x51),
155 },
156};
157
158/* This function is board specific as the bit mask for the plldiv will also
159be different for other Freescale SoCs, thus a common bitmask is not
160possible and cannot get place in /plat-mxc/ehci.c.*/
161static int initialize_otg_port(struct platform_device *pdev)
162{
163 u32 v;
164 void __iomem *usb_base;
165 void __iomem *usbother_base;
166
Uwe Kleine-König7d92e8e2011-07-30 23:41:49 +0200167 usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
Fabio Estevam28a4f902010-12-13 10:47:05 -0200168 if (!usb_base)
169 return -ENOMEM;
Eric Bénardef93f142010-07-23 16:11:19 +0200170 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
171
172 /* Set the PHY clock to 19.2MHz */
173 v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
174 v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
175 v |= MX51_USB_PLL_DIV_19_2_MHZ;
176 __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
177 iounmap(usb_base);
Sascha Hauer4bd597b2011-01-03 11:30:28 +0100178
179 mdelay(10);
180
181 return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
Eric Bénardef93f142010-07-23 16:11:19 +0200182}
183
184static int initialize_usbh1_port(struct platform_device *pdev)
185{
186 u32 v;
187 void __iomem *usb_base;
188 void __iomem *usbother_base;
189
Uwe Kleine-König7d92e8e2011-07-30 23:41:49 +0200190 usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
Fabio Estevam28a4f902010-12-13 10:47:05 -0200191 if (!usb_base)
192 return -ENOMEM;
Eric Bénardef93f142010-07-23 16:11:19 +0200193 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
194
195 /* The clock for the USBH1 ULPI port will come externally from the PHY. */
196 v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
197 __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
198 iounmap(usb_base);
Sascha Hauer4bd597b2011-01-03 11:30:28 +0100199
200 mdelay(10);
201
202 return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
203 MXC_EHCI_ITC_NO_THRESHOLD);
Eric Bénardef93f142010-07-23 16:11:19 +0200204}
205
Uwe Kleine-König7d92e8e2011-07-30 23:41:49 +0200206static const struct mxc_usbh_platform_data dr_utmi_config __initconst = {
Eric Bénardef93f142010-07-23 16:11:19 +0200207 .init = initialize_otg_port,
208 .portsc = MXC_EHCI_UTMI_16BIT,
Eric Bénardef93f142010-07-23 16:11:19 +0200209};
210
Uwe Kleine-König6cafe482011-07-30 23:57:25 +0200211static const struct fsl_usb2_platform_data usb_pdata __initconst = {
Eric Bénardef93f142010-07-23 16:11:19 +0200212 .operating_mode = FSL_USB2_DR_DEVICE,
213 .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
214};
215
Uwe Kleine-König7d92e8e2011-07-30 23:41:49 +0200216static const struct mxc_usbh_platform_data usbh1_config __initconst = {
Eric Bénardef93f142010-07-23 16:11:19 +0200217 .init = initialize_usbh1_port,
218 .portsc = MXC_EHCI_MODE_ULPI,
Eric Bénardef93f142010-07-23 16:11:19 +0200219};
220
221static int otg_mode_host;
222
223static int __init eukrea_cpuimx51_otg_mode(char *options)
224{
225 if (!strcmp(options, "host"))
226 otg_mode_host = 1;
227 else if (!strcmp(options, "device"))
228 otg_mode_host = 0;
229 else
230 pr_info("otg_mode neither \"host\" nor \"device\". "
231 "Defaulting to device\n");
232 return 0;
233}
234__setup("otg_mode=", eukrea_cpuimx51_otg_mode);
235
236/*
237 * Board specific initialization.
238 */
239static void __init eukrea_cpuimx51_init(void)
240{
Shawn Guob78d8e52011-06-06 00:07:55 +0800241 imx51_soc_init();
242
Eric Bénardef93f142010-07-23 16:11:19 +0200243 mxc_iomux_v3_setup_multiple_pads(eukrea_cpuimx51_pads,
244 ARRAY_SIZE(eukrea_cpuimx51_pads));
245
Uwe Kleine-König04b73b152010-08-11 22:23:06 +0200246 imx51_add_imx_uart(0, &uart_pdata);
Eric Bénarda3927412010-10-12 16:29:20 +0200247 imx51_add_mxc_nand(&eukrea_cpuimx51_nand_board_info);
248
Eric Bénardef93f142010-07-23 16:11:19 +0200249 gpio_request(CPUIMX51_QUARTA_GPIO, "quarta_irq");
250 gpio_direction_input(CPUIMX51_QUARTA_GPIO);
251 gpio_free(CPUIMX51_QUARTA_GPIO);
252 gpio_request(CPUIMX51_QUARTB_GPIO, "quartb_irq");
253 gpio_direction_input(CPUIMX51_QUARTB_GPIO);
254 gpio_free(CPUIMX51_QUARTB_GPIO);
255 gpio_request(CPUIMX51_QUARTC_GPIO, "quartc_irq");
256 gpio_direction_input(CPUIMX51_QUARTC_GPIO);
257 gpio_free(CPUIMX51_QUARTC_GPIO);
258 gpio_request(CPUIMX51_QUARTD_GPIO, "quartd_irq");
259 gpio_direction_input(CPUIMX51_QUARTD_GPIO);
260 gpio_free(CPUIMX51_QUARTD_GPIO);
261
Uwe Kleine-König6bd96f32010-10-06 12:00:18 +0200262 imx51_add_fec(NULL);
Eric Bénardef93f142010-07-23 16:11:19 +0200263 platform_add_devices(devices, ARRAY_SIZE(devices));
264
Uwe Kleine-König44505c02010-09-30 16:44:53 +0200265 imx51_add_imx_i2c(1, &eukrea_cpuimx51_i2c_data);
Eric Bénardef93f142010-07-23 16:11:19 +0200266 i2c_register_board_info(1, eukrea_cpuimx51_i2c_devices,
267 ARRAY_SIZE(eukrea_cpuimx51_i2c_devices));
268
269 if (otg_mode_host)
Uwe Kleine-König7d92e8e2011-07-30 23:41:49 +0200270 imx51_add_mxc_ehci_otg(&dr_utmi_config);
Eric Bénardef93f142010-07-23 16:11:19 +0200271 else {
272 initialize_otg_port(NULL);
Uwe Kleine-König6cafe482011-07-30 23:57:25 +0200273 imx51_add_fsl_usb2_udc(&usb_pdata);
Eric Bénardef93f142010-07-23 16:11:19 +0200274 }
Uwe Kleine-König7d92e8e2011-07-30 23:41:49 +0200275 imx51_add_mxc_ehci_hs(1, &usbh1_config);
Eric Bénardef93f142010-07-23 16:11:19 +0200276
277#ifdef CONFIG_MACH_EUKREA_MBIMX51_BASEBOARD
278 eukrea_mbimx51_baseboard_init();
279#endif
280}
281
282static void __init eukrea_cpuimx51_timer_init(void)
283{
284 mx51_clocks_init(32768, 24000000, 22579200, 0);
285}
286
287static struct sys_timer mxc_timer = {
288 .init = eukrea_cpuimx51_timer_init,
289};
290
291MACHINE_START(EUKREA_CPUIMX51, "Eukrea CPUIMX51 Module")
292 /* Maintainer: Eric Bénard <eric@eukrea.com> */
Nicolas Pitre61929352011-07-05 22:38:14 -0400293 .atag_offset = 0x100,
Eric Bénardef93f142010-07-23 16:11:19 +0200294 .map_io = mx51_map_io,
Uwe Kleine-Königab1304212011-02-07 16:35:21 +0100295 .init_early = imx51_init_early,
Eric Bénardef93f142010-07-23 16:11:19 +0200296 .init_irq = mx51_init_irq,
Sascha Hauerffa2ea32011-09-20 14:31:24 +0200297 .handle_irq = imx51_handle_irq,
Eric Bénardef93f142010-07-23 16:11:19 +0200298 .timer = &mxc_timer,
Uwe Kleine-Königab1304212011-02-07 16:35:21 +0100299 .init_machine = eukrea_cpuimx51_init,
Russell King65ea7882011-11-06 17:12:08 +0000300 .restart = mxc_restart,
Eric Bénardef93f142010-07-23 16:11:19 +0200301MACHINE_END