blob: 2716e6f30d9a0949633b40dc9864196c7465fa3a [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamd19261b2015-05-06 05:30:39 -04002 * Copyright (C) 2005 - 2015 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
Vasundhara Volam83b06112015-02-06 08:18:36 -050047#define CQE_FLAGS_VALID_MASK BIT(31)
48#define CQE_FLAGS_ASYNC_MASK BIT(30)
49#define CQE_FLAGS_COMPLETED_MASK BIT(28)
50#define CQE_FLAGS_CONSUMED_MASK BIT(27)
Sathya Perla6b7c5b92009-03-11 23:32:03 -070051
52/* Completion Status */
Kalesh AP4c600052014-05-30 19:06:26 +053053enum mcc_base_status {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Suresh Reddyb29812c2014-09-12 17:39:17 +053060 MCC_STATUS_NOT_SUPPORTED = 66,
61 MCC_STATUS_FEATURE_NOT_SUPPORTED = 68
Sathya Perla6b7c5b92009-03-11 23:32:03 -070062};
63
Kalesh AP4c600052014-05-30 19:06:26 +053064/* Additional status */
65enum mcc_addl_status {
66 MCC_ADDL_STATUS_INSUFFICIENT_RESOURCES = 0x16,
67 MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH = 0x4d,
Kalesh AP77be8c12015-05-06 05:30:35 -040068 MCC_ADDL_STATUS_TOO_MANY_INTERFACES = 0x4a,
69 MCC_ADDL_STATUS_INSUFFICIENT_VLANS = 0xab
Kalesh AP4c600052014-05-30 19:06:26 +053070};
Ajit Khaparded9d604f2013-09-27 15:17:58 -050071
Kalesh AP4c600052014-05-30 19:06:26 +053072#define CQE_BASE_STATUS_MASK 0xFFFF
73#define CQE_BASE_STATUS_SHIFT 0 /* bits 0 - 15 */
74#define CQE_ADDL_STATUS_MASK 0xFF
75#define CQE_ADDL_STATUS_SHIFT 16 /* bits 16 - 31 */
76
77#define base_status(status) \
78 ((enum mcc_base_status) \
79 (status > 0 ? (status & CQE_BASE_STATUS_MASK) : 0))
80#define addl_status(status) \
81 ((enum mcc_addl_status) \
82 (status > 0 ? (status >> CQE_ADDL_STATUS_SHIFT) & \
83 CQE_ADDL_STATUS_MASK : 0))
Sathya Perla6b7c5b92009-03-11 23:32:03 -070084
Sathya Perlaefd2e402009-07-27 22:53:10 +000085struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070086 u32 status; /* dword 0 */
87 u32 tag0; /* dword 1 */
88 u32 tag1; /* dword 2 */
89 u32 flags; /* dword 3 */
90};
91
Sathya Perla3acf19d2014-05-30 19:06:28 +053092/* When the async bit of mcc_compl flags is set, flags
93 * is interpreted as follows:
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000094 */
Sathya Perla3acf19d2014-05-30 19:06:28 +053095#define ASYNC_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
96#define ASYNC_EVENT_CODE_MASK 0xFF
97#define ASYNC_EVENT_TYPE_SHIFT 16
98#define ASYNC_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000099#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -0700100#define ASYNC_EVENT_CODE_GRP_5 0x5
101#define ASYNC_EVENT_QOS_SPEED 0x1
102#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000103#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000104#define ASYNC_EVENT_CODE_QNQ 0x6
105#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
Vasundhara Volam21252372015-02-06 08:18:42 -0500106#define ASYNC_EVENT_CODE_SLIPORT 0x11
107#define ASYNC_EVENT_PORT_MISCONFIG 0x9
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530108#define ASYNC_EVENT_FW_CONTROL 0x5
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000109
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000110enum {
Sathya Perlaea172a02011-08-02 19:57:42 +0000111 LINK_DOWN = 0x0,
112 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000113};
Sathya Perlaea172a02011-08-02 19:57:42 +0000114#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000115#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000116
Sathya Perla3acf19d2014-05-30 19:06:28 +0530117/* When the event code of compl->flags is link-state, the mcc_compl
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000118 * must be interpreted as follows
119 */
120struct be_async_event_link_state {
121 u8 physical_port;
122 u8 port_link_status;
123 u8 port_duplex;
124 u8 port_speed;
125 u8 port_fault;
126 u8 rsvd0[7];
Sathya Perla3acf19d2014-05-30 19:06:28 +0530127 u32 flags;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000128} __packed;
129
Sathya Perla3acf19d2014-05-30 19:06:28 +0530130/* When the event code of compl->flags is GRP-5 and event_type is QOS_SPEED
Somnath Koturcc4ce022010-10-21 07:11:14 -0700131 * the mcc_compl must be interpreted as follows
132 */
133struct be_async_event_grp5_qos_link_speed {
134 u8 physical_port;
135 u8 rsvd[5];
136 u16 qos_link_speed;
137 u32 event_tag;
Sathya Perla3acf19d2014-05-30 19:06:28 +0530138 u32 flags;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700139} __packed;
140
Sathya Perla3acf19d2014-05-30 19:06:28 +0530141/* When the event code of compl->flags is GRP5 and event type is
Somnath Koturcc4ce022010-10-21 07:11:14 -0700142 * CoS-Priority, the mcc_compl must be interpreted as follows
143 */
144struct be_async_event_grp5_cos_priority {
145 u8 physical_port;
146 u8 available_priority_bmap;
147 u8 reco_default_priority;
148 u8 valid;
149 u8 rsvd0;
150 u8 event_tag;
Sathya Perla3acf19d2014-05-30 19:06:28 +0530151 u32 flags;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700152} __packed;
153
Sathya Perla3acf19d2014-05-30 19:06:28 +0530154/* When the event code of compl->flags is GRP5 and event type is
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000155 * PVID state, the mcc_compl must be interpreted as follows
156 */
157struct be_async_event_grp5_pvid_state {
158 u8 enabled;
159 u8 rsvd0;
160 u16 tag;
161 u32 event_tag;
162 u32 rsvd1;
Sathya Perla3acf19d2014-05-30 19:06:28 +0530163 u32 flags;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000164} __packed;
165
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000166/* async event indicating outer VLAN tag in QnQ */
167struct be_async_event_qnq {
168 u8 valid; /* Indicates if outer VLAN is valid */
169 u8 rsvd0;
170 u16 vlan_tag;
171 u32 event_tag;
172 u8 rsvd1[4];
Sathya Perla3acf19d2014-05-30 19:06:28 +0530173 u32 flags;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000174} __packed;
175
Vasundhara Volam21252372015-02-06 08:18:42 -0500176#define INCOMPATIBLE_SFP 0x3
177/* async event indicating misconfigured port */
178struct be_async_event_misconfig_port {
179 u32 event_data_word1;
180 u32 event_data_word2;
181 u32 rsvd0;
182 u32 flags;
183} __packed;
184
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530185#define BMC_FILT_BROADCAST_ARP BIT(0)
186#define BMC_FILT_BROADCAST_DHCP_CLIENT BIT(1)
187#define BMC_FILT_BROADCAST_DHCP_SERVER BIT(2)
188#define BMC_FILT_BROADCAST_NET_BIOS BIT(3)
189#define BMC_FILT_BROADCAST BIT(7)
190#define BMC_FILT_MULTICAST_IPV6_NEIGH_ADVER BIT(8)
191#define BMC_FILT_MULTICAST_IPV6_RA BIT(9)
192#define BMC_FILT_MULTICAST_IPV6_RAS BIT(10)
193#define BMC_FILT_MULTICAST BIT(15)
194struct be_async_fw_control {
195 u32 event_data_word1;
196 u32 event_data_word2;
197 u32 evt_tag;
198 u32 event_data_word4;
199} __packed;
200
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700201struct be_mcc_mailbox {
202 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000203 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700204};
205
206#define CMD_SUBSYSTEM_COMMON 0x1
207#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800208#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700209
210#define OPCODE_COMMON_NTWK_MAC_QUERY 1
211#define OPCODE_COMMON_NTWK_MAC_SET 2
212#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
213#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
214#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800215#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000216#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700217#define OPCODE_COMMON_CQ_CREATE 12
218#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700219#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000220#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800222#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000223#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700224#define OPCODE_COMMON_NTWK_RX_FILTER 34
225#define OPCODE_COMMON_GET_FW_VERSION 35
226#define OPCODE_COMMON_SET_FLOW_CONTROL 36
227#define OPCODE_COMMON_GET_FLOW_CONTROL 37
228#define OPCODE_COMMON_SET_FRAME_SIZE 39
229#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
230#define OPCODE_COMMON_FIRMWARE_CONFIG 42
231#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
232#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000233#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700234#define OPCODE_COMMON_CQ_DESTROY 54
235#define OPCODE_COMMON_EQ_DESTROY 55
236#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
237#define OPCODE_COMMON_NTWK_PMAC_ADD 59
238#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700239#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000240#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700241#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
242#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700243#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000244#define OPCODE_COMMON_GET_PORT_NAME 77
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530245#define OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG 80
Somnath Kotur68c45a22013-03-14 02:42:07 +0000246#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Sathya Perla04a06022013-07-23 15:25:00 +0530247#define OPCODE_COMMON_SET_FN_PRIVILEGES 100
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000248#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000249#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000250#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000251#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
252#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000253#define OPCODE_COMMON_GET_MAC_LIST 147
254#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000255#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000256#define OPCODE_COMMON_GET_FUNC_CONFIG 160
257#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000258#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Vasundhara Volam542963b2014-01-15 13:23:33 +0530259#define OPCODE_COMMON_GET_ACTIVE_PROFILE 167
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000260#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000261#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000262#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000263#define OPCODE_COMMON_WRITE_OBJECT 172
Kalesh APf0613382014-08-01 17:47:32 +0530264#define OPCODE_COMMON_DELETE_OBJECT 174
Sathya Perlaa4018012014-03-27 10:46:18 +0530265#define OPCODE_COMMON_MANAGE_IFACE_FILTERS 193
Sathya Perla4c876612013-02-03 20:30:11 +0000266#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000267#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700268
Sathya Perla3abcded2010-10-03 22:12:27 -0700269#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700270#define OPCODE_ETH_ACPI_CONFIG 2
271#define OPCODE_ETH_PROMISCUOUS 3
272#define OPCODE_ETH_GET_STATISTICS 4
273#define OPCODE_ETH_TX_CREATE 7
274#define OPCODE_ETH_RX_CREATE 8
275#define OPCODE_ETH_TX_DESTROY 9
276#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000277#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000278#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700279
Suresh Rff33a6e2009-12-03 16:15:52 -0800280#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
281#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000282#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800283
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700284struct be_cmd_req_hdr {
285 u8 opcode; /* dword 0 */
286 u8 subsystem; /* dword 0 */
287 u8 port_number; /* dword 0 */
288 u8 domain; /* dword 0 */
289 u32 timeout; /* dword 1 */
290 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000291 u8 version; /* dword 3 */
292 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700293};
294
295#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
296#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
297struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000298 u8 opcode; /* dword 0 */
299 u8 subsystem; /* dword 0 */
300 u8 rsvd[2]; /* dword 0 */
Kalesh AP4c600052014-05-30 19:06:26 +0530301 u8 base_status; /* dword 1 */
302 u8 addl_status; /* dword 1 */
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000303 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700304 u32 response_length; /* dword 2 */
305 u32 actual_resp_len; /* dword 3 */
306};
307
308struct phys_addr {
309 u32 lo;
310 u32 hi;
311};
312
313/**************************
314 * BE Command definitions *
315 **************************/
316
317/* Pseudo amap definition in which each bit of the actual structure is defined
318 * as a byte: used to calculate offset/shift/mask of each field */
319struct amap_eq_context {
320 u8 cidx[13]; /* dword 0*/
321 u8 rsvd0[3]; /* dword 0*/
322 u8 epidx[13]; /* dword 0*/
323 u8 valid; /* dword 0*/
324 u8 rsvd1; /* dword 0*/
325 u8 size; /* dword 0*/
326 u8 pidx[13]; /* dword 1*/
327 u8 rsvd2[3]; /* dword 1*/
328 u8 pd[10]; /* dword 1*/
329 u8 count[3]; /* dword 1*/
330 u8 solevent; /* dword 1*/
331 u8 stalled; /* dword 1*/
332 u8 armed; /* dword 1*/
333 u8 rsvd3[4]; /* dword 2*/
334 u8 func[8]; /* dword 2*/
335 u8 rsvd4; /* dword 2*/
336 u8 delaymult[10]; /* dword 2*/
337 u8 rsvd5[2]; /* dword 2*/
338 u8 phase[2]; /* dword 2*/
339 u8 nodelay; /* dword 2*/
340 u8 rsvd6[4]; /* dword 2*/
341 u8 rsvd7[32]; /* dword 3*/
342} __packed;
343
344struct be_cmd_req_eq_create {
345 struct be_cmd_req_hdr hdr;
346 u16 num_pages; /* sword */
347 u16 rsvd0; /* sword */
348 u8 context[sizeof(struct amap_eq_context) / 8];
349 struct phys_addr pages[8];
350} __packed;
351
352struct be_cmd_resp_eq_create {
353 struct be_cmd_resp_hdr resp_hdr;
354 u16 eq_id; /* sword */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530355 u16 msix_idx; /* available only in v2 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700356} __packed;
357
358/******************** Mac query ***************************/
359enum {
360 MAC_ADDRESS_TYPE_STORAGE = 0x0,
361 MAC_ADDRESS_TYPE_NETWORK = 0x1,
362 MAC_ADDRESS_TYPE_PD = 0x2,
363 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
364};
365
366struct mac_addr {
367 u16 size_of_struct;
368 u8 addr[ETH_ALEN];
369} __packed;
370
371struct be_cmd_req_mac_query {
372 struct be_cmd_req_hdr hdr;
373 u8 type;
374 u8 permanent;
375 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000376 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700377} __packed;
378
379struct be_cmd_resp_mac_query {
380 struct be_cmd_resp_hdr hdr;
381 struct mac_addr mac;
382};
383
384/******************** PMac Add ***************************/
385struct be_cmd_req_pmac_add {
386 struct be_cmd_req_hdr hdr;
387 u32 if_id;
388 u8 mac_address[ETH_ALEN];
389 u8 rsvd0[2];
390} __packed;
391
392struct be_cmd_resp_pmac_add {
393 struct be_cmd_resp_hdr hdr;
394 u32 pmac_id;
395};
396
397/******************** PMac Del ***************************/
398struct be_cmd_req_pmac_del {
399 struct be_cmd_req_hdr hdr;
400 u32 if_id;
401 u32 pmac_id;
402};
403
404/******************** Create CQ ***************************/
405/* Pseudo amap definition in which each bit of the actual structure is defined
406 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000407struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700408 u8 cidx[11]; /* dword 0*/
409 u8 rsvd0; /* dword 0*/
410 u8 coalescwm[2]; /* dword 0*/
411 u8 nodelay; /* dword 0*/
412 u8 epidx[11]; /* dword 0*/
413 u8 rsvd1; /* dword 0*/
414 u8 count[2]; /* dword 0*/
415 u8 valid; /* dword 0*/
416 u8 solevent; /* dword 0*/
417 u8 eventable; /* dword 0*/
418 u8 pidx[11]; /* dword 1*/
419 u8 rsvd2; /* dword 1*/
420 u8 pd[10]; /* dword 1*/
421 u8 eqid[8]; /* dword 1*/
422 u8 stalled; /* dword 1*/
423 u8 armed; /* dword 1*/
424 u8 rsvd3[4]; /* dword 2*/
425 u8 func[8]; /* dword 2*/
426 u8 rsvd4[20]; /* dword 2*/
427 u8 rsvd5[32]; /* dword 3*/
428} __packed;
429
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000430struct amap_cq_context_v2 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000431 u8 rsvd0[12]; /* dword 0*/
432 u8 coalescwm[2]; /* dword 0*/
433 u8 nodelay; /* dword 0*/
434 u8 rsvd1[12]; /* dword 0*/
435 u8 count[2]; /* dword 0*/
436 u8 valid; /* dword 0*/
437 u8 rsvd2; /* dword 0*/
438 u8 eventable; /* dword 0*/
439 u8 eqid[16]; /* dword 1*/
440 u8 rsvd3[15]; /* dword 1*/
441 u8 armed; /* dword 1*/
442 u8 rsvd4[32]; /* dword 2*/
443 u8 rsvd5[32]; /* dword 3*/
444} __packed;
445
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700446struct be_cmd_req_cq_create {
447 struct be_cmd_req_hdr hdr;
448 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000449 u8 page_size;
450 u8 rsvd0;
451 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452 struct phys_addr pages[8];
453} __packed;
454
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000455
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700456struct be_cmd_resp_cq_create {
457 struct be_cmd_resp_hdr hdr;
458 u16 cq_id;
459 u16 rsvd0;
460} __packed;
461
Somnath Kotur311fddc2011-03-16 21:22:43 +0000462struct be_cmd_req_get_fat {
463 struct be_cmd_req_hdr hdr;
464 u32 fat_operation;
465 u32 read_log_offset;
466 u32 read_log_length;
467 u32 data_buffer_size;
468 u32 data_buffer[1];
469} __packed;
470
471struct be_cmd_resp_get_fat {
472 struct be_cmd_resp_hdr hdr;
473 u32 log_size;
474 u32 read_log_length;
475 u32 rsvd[2];
476 u32 data_buffer[1];
477} __packed;
478
479
Sathya Perla5fb379e2009-06-18 00:02:59 +0000480/******************** Create MCCQ ***************************/
481/* Pseudo amap definition in which each bit of the actual structure is defined
482 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000483struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000484 u8 con_index[14];
485 u8 rsvd0[2];
486 u8 ring_size[4];
487 u8 fetch_wrb;
488 u8 fetch_r2t;
489 u8 cq_id[10];
490 u8 prod_index[14];
491 u8 fid[8];
492 u8 pdid[9];
493 u8 valid;
494 u8 rsvd1[32];
495 u8 rsvd2[32];
496} __packed;
497
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530498struct amap_mcc_context_v1 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000499 u8 async_cq_id[16];
500 u8 ring_size[4];
501 u8 rsvd0[12];
502 u8 rsvd1[31];
503 u8 valid;
504 u8 async_cq_valid[1];
505 u8 rsvd2[31];
506 u8 rsvd3[32];
507} __packed;
508
Sathya Perla5fb379e2009-06-18 00:02:59 +0000509struct be_cmd_req_mcc_create {
510 struct be_cmd_req_hdr hdr;
511 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000512 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000513 u8 context[sizeof(struct amap_mcc_context_be) / 8];
514 struct phys_addr pages[8];
515} __packed;
516
517struct be_cmd_req_mcc_ext_create {
518 struct be_cmd_req_hdr hdr;
519 u16 num_pages;
520 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700521 u32 async_event_bitmap[1];
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530522 u8 context[sizeof(struct amap_mcc_context_v1) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000523 struct phys_addr pages[8];
524} __packed;
525
526struct be_cmd_resp_mcc_create {
527 struct be_cmd_resp_hdr hdr;
528 u16 id;
529 u16 rsvd0;
530} __packed;
531
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700532/******************** Create TxQ ***************************/
533#define BE_ETH_TX_RING_TYPE_STANDARD 2
534#define BE_ULP1_NUM 1
535
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536struct be_cmd_req_eth_tx_create {
537 struct be_cmd_req_hdr hdr;
538 u8 num_pages;
539 u8 ulp_num;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000540 u16 type;
541 u16 if_id;
542 u8 queue_size;
543 u8 rsvd0;
544 u32 rsvd1;
545 u16 cq_id;
546 u16 rsvd2;
547 u32 rsvd3[13];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700548 struct phys_addr pages[8];
549} __packed;
550
551struct be_cmd_resp_eth_tx_create {
552 struct be_cmd_resp_hdr hdr;
553 u16 cid;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000554 u16 rid;
555 u32 db_offset;
556 u32 rsvd0[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700557} __packed;
558
559/******************** Create RxQ ***************************/
560struct be_cmd_req_eth_rx_create {
561 struct be_cmd_req_hdr hdr;
562 u16 cq_id;
563 u8 frag_size;
564 u8 num_pages;
565 struct phys_addr pages[2];
566 u32 interface_id;
567 u16 max_frame_size;
568 u16 rsvd0;
569 u32 rss_queue;
570} __packed;
571
572struct be_cmd_resp_eth_rx_create {
573 struct be_cmd_resp_hdr hdr;
574 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700575 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700576 u8 rsvd0;
577} __packed;
578
579/******************** Q Destroy ***************************/
580/* Type of Queue to be destroyed */
581enum {
582 QTYPE_EQ = 1,
583 QTYPE_CQ,
584 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000585 QTYPE_RXQ,
586 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700587};
588
589struct be_cmd_req_q_destroy {
590 struct be_cmd_req_hdr hdr;
591 u16 id;
592 u16 bypass_flush; /* valid only for rx q destroy */
593} __packed;
594
595/************ I/f Create (it's actually I/f Config Create)**********/
596
597/* Capability flags for the i/f */
598enum be_if_flags {
599 BE_IF_FLAGS_RSS = 0x4,
600 BE_IF_FLAGS_PROMISCUOUS = 0x8,
601 BE_IF_FLAGS_BROADCAST = 0x10,
602 BE_IF_FLAGS_UNTAGGED = 0x20,
603 BE_IF_FLAGS_ULP = 0x40,
604 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
605 BE_IF_FLAGS_VLAN = 0x100,
606 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
607 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000608 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
Vasundhara Volam71bb8bd2015-03-04 00:44:32 -0500609 BE_IF_FLAGS_MULTICAST = 0x1000,
610 BE_IF_FLAGS_DEFQ_RSS = 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611};
612
Sarveshwar Bandi3da988c2013-08-14 13:21:47 +0530613#define BE_IF_CAP_FLAGS_WANT (BE_IF_FLAGS_RSS | BE_IF_FLAGS_PROMISCUOUS |\
614 BE_IF_FLAGS_BROADCAST | BE_IF_FLAGS_VLAN_PROMISCUOUS |\
615 BE_IF_FLAGS_VLAN | BE_IF_FLAGS_MCAST_PROMISCUOUS |\
616 BE_IF_FLAGS_PASS_L3L4_ERRORS | BE_IF_FLAGS_MULTICAST |\
Vasundhara Volam71bb8bd2015-03-04 00:44:32 -0500617 BE_IF_FLAGS_UNTAGGED | BE_IF_FLAGS_DEFQ_RSS)
Sarveshwar Bandi3da988c2013-08-14 13:21:47 +0530618
Sathya Perlaac34b742015-02-06 08:18:40 -0500619#define BE_IF_FLAGS_ALL_PROMISCUOUS (BE_IF_FLAGS_PROMISCUOUS | \
620 BE_IF_FLAGS_VLAN_PROMISCUOUS |\
621 BE_IF_FLAGS_MCAST_PROMISCUOUS)
622
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700623/* An RX interface is an object with one or more MAC addresses and
624 * filtering capabilities. */
625struct be_cmd_req_if_create {
626 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200627 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700628 u32 capability_flags;
629 u32 enable_flags;
630 u8 mac_addr[ETH_ALEN];
631 u8 rsvd0;
632 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
633 u32 vlan_tag; /* not used currently */
634} __packed;
635
636struct be_cmd_resp_if_create {
637 struct be_cmd_resp_hdr hdr;
638 u32 interface_id;
639 u32 pmac_id;
640};
641
642/****** I/f Destroy(it's actually I/f Config Destroy )**********/
643struct be_cmd_req_if_destroy {
644 struct be_cmd_req_hdr hdr;
645 u32 interface_id;
646};
647
648/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000649struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700650 u32 rx_bytes_lsd; /* dword 0*/
651 u32 rx_bytes_msd; /* dword 1*/
652 u32 rx_total_frames; /* dword 2*/
653 u32 rx_unicast_frames; /* dword 3*/
654 u32 rx_multicast_frames; /* dword 4*/
655 u32 rx_broadcast_frames; /* dword 5*/
656 u32 rx_crc_errors; /* dword 6*/
657 u32 rx_alignment_symbol_errors; /* dword 7*/
658 u32 rx_pause_frames; /* dword 8*/
659 u32 rx_control_frames; /* dword 9*/
660 u32 rx_in_range_errors; /* dword 10*/
661 u32 rx_out_range_errors; /* dword 11*/
662 u32 rx_frame_too_long; /* dword 12*/
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000663 u32 rx_address_filtered; /* dword 13*/
664 u32 rx_vlan_filtered; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700665 u32 rx_dropped_too_small; /* dword 15*/
666 u32 rx_dropped_too_short; /* dword 16*/
667 u32 rx_dropped_header_too_small; /* dword 17*/
668 u32 rx_dropped_tcp_length; /* dword 18*/
669 u32 rx_dropped_runt; /* dword 19*/
670 u32 rx_64_byte_packets; /* dword 20*/
671 u32 rx_65_127_byte_packets; /* dword 21*/
672 u32 rx_128_256_byte_packets; /* dword 22*/
673 u32 rx_256_511_byte_packets; /* dword 23*/
674 u32 rx_512_1023_byte_packets; /* dword 24*/
675 u32 rx_1024_1518_byte_packets; /* dword 25*/
676 u32 rx_1519_2047_byte_packets; /* dword 26*/
677 u32 rx_2048_4095_byte_packets; /* dword 27*/
678 u32 rx_4096_8191_byte_packets; /* dword 28*/
679 u32 rx_8192_9216_byte_packets; /* dword 29*/
680 u32 rx_ip_checksum_errs; /* dword 30*/
681 u32 rx_tcp_checksum_errs; /* dword 31*/
682 u32 rx_udp_checksum_errs; /* dword 32*/
683 u32 rx_non_rss_packets; /* dword 33*/
684 u32 rx_ipv4_packets; /* dword 34*/
685 u32 rx_ipv6_packets; /* dword 35*/
686 u32 rx_ipv4_bytes_lsd; /* dword 36*/
687 u32 rx_ipv4_bytes_msd; /* dword 37*/
688 u32 rx_ipv6_bytes_lsd; /* dword 38*/
689 u32 rx_ipv6_bytes_msd; /* dword 39*/
690 u32 rx_chute1_packets; /* dword 40*/
691 u32 rx_chute2_packets; /* dword 41*/
692 u32 rx_chute3_packets; /* dword 42*/
693 u32 rx_management_packets; /* dword 43*/
694 u32 rx_switched_unicast_packets; /* dword 44*/
695 u32 rx_switched_multicast_packets; /* dword 45*/
696 u32 rx_switched_broadcast_packets; /* dword 46*/
697 u32 tx_bytes_lsd; /* dword 47*/
698 u32 tx_bytes_msd; /* dword 48*/
699 u32 tx_unicastframes; /* dword 49*/
700 u32 tx_multicastframes; /* dword 50*/
701 u32 tx_broadcastframes; /* dword 51*/
702 u32 tx_pauseframes; /* dword 52*/
703 u32 tx_controlframes; /* dword 53*/
704 u32 tx_64_byte_packets; /* dword 54*/
705 u32 tx_65_127_byte_packets; /* dword 55*/
706 u32 tx_128_256_byte_packets; /* dword 56*/
707 u32 tx_256_511_byte_packets; /* dword 57*/
708 u32 tx_512_1023_byte_packets; /* dword 58*/
709 u32 tx_1024_1518_byte_packets; /* dword 59*/
710 u32 tx_1519_2047_byte_packets; /* dword 60*/
711 u32 tx_2048_4095_byte_packets; /* dword 61*/
712 u32 tx_4096_8191_byte_packets; /* dword 62*/
713 u32 tx_8192_9216_byte_packets; /* dword 63*/
714 u32 rx_fifo_overflow; /* dword 64*/
715 u32 rx_input_fifo_overflow; /* dword 65*/
716};
717
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000718struct be_rxf_stats_v0 {
719 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700720 u32 rx_drops_no_pbuf; /* dword 132*/
721 u32 rx_drops_no_txpb; /* dword 133*/
722 u32 rx_drops_no_erx_descr; /* dword 134*/
723 u32 rx_drops_no_tpre_descr; /* dword 135*/
724 u32 management_rx_port_packets; /* dword 136*/
725 u32 management_rx_port_bytes; /* dword 137*/
726 u32 management_rx_port_pause_frames; /* dword 138*/
727 u32 management_rx_port_errors; /* dword 139*/
728 u32 management_tx_port_packets; /* dword 140*/
729 u32 management_tx_port_bytes; /* dword 141*/
730 u32 management_tx_port_pause; /* dword 142*/
731 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
732 u32 rx_drops_too_many_frags; /* dword 144*/
733 u32 rx_drops_invalid_ring; /* dword 145*/
734 u32 forwarded_packets; /* dword 146*/
735 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000736 u32 rsvd0[7];
737 u32 port0_jabber_events;
738 u32 port1_jabber_events;
739 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700740};
741
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000742struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700743 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000744 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700745};
746
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000747struct be_pmem_stats {
748 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000749 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000750};
751
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000752struct be_hw_stats_v0 {
753 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700754 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000755 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000756 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700757};
758
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000759struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700760 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000761 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700762};
763
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000764struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700765 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000766 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700767};
768
Sathya Perlaac124ff2011-07-25 19:10:14 +0000769struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000770 u32 tx_packets_lo;
771 u32 tx_packets_hi;
772 u32 tx_unicast_packets_lo;
773 u32 tx_unicast_packets_hi;
774 u32 tx_multicast_packets_lo;
775 u32 tx_multicast_packets_hi;
776 u32 tx_broadcast_packets_lo;
777 u32 tx_broadcast_packets_hi;
778 u32 tx_bytes_lo;
779 u32 tx_bytes_hi;
780 u32 tx_unicast_bytes_lo;
781 u32 tx_unicast_bytes_hi;
782 u32 tx_multicast_bytes_lo;
783 u32 tx_multicast_bytes_hi;
784 u32 tx_broadcast_bytes_lo;
785 u32 tx_broadcast_bytes_hi;
786 u32 tx_discards_lo;
787 u32 tx_discards_hi;
788 u32 tx_errors_lo;
789 u32 tx_errors_hi;
790 u32 tx_pause_frames_lo;
791 u32 tx_pause_frames_hi;
792 u32 tx_pause_on_frames_lo;
793 u32 tx_pause_on_frames_hi;
794 u32 tx_pause_off_frames_lo;
795 u32 tx_pause_off_frames_hi;
796 u32 tx_internal_mac_errors_lo;
797 u32 tx_internal_mac_errors_hi;
798 u32 tx_control_frames_lo;
799 u32 tx_control_frames_hi;
800 u32 tx_packets_64_bytes_lo;
801 u32 tx_packets_64_bytes_hi;
802 u32 tx_packets_65_to_127_bytes_lo;
803 u32 tx_packets_65_to_127_bytes_hi;
804 u32 tx_packets_128_to_255_bytes_lo;
805 u32 tx_packets_128_to_255_bytes_hi;
806 u32 tx_packets_256_to_511_bytes_lo;
807 u32 tx_packets_256_to_511_bytes_hi;
808 u32 tx_packets_512_to_1023_bytes_lo;
809 u32 tx_packets_512_to_1023_bytes_hi;
810 u32 tx_packets_1024_to_1518_bytes_lo;
811 u32 tx_packets_1024_to_1518_bytes_hi;
812 u32 tx_packets_1519_to_2047_bytes_lo;
813 u32 tx_packets_1519_to_2047_bytes_hi;
814 u32 tx_packets_2048_to_4095_bytes_lo;
815 u32 tx_packets_2048_to_4095_bytes_hi;
816 u32 tx_packets_4096_to_8191_bytes_lo;
817 u32 tx_packets_4096_to_8191_bytes_hi;
818 u32 tx_packets_8192_to_9216_bytes_lo;
819 u32 tx_packets_8192_to_9216_bytes_hi;
820 u32 tx_lso_packets_lo;
821 u32 tx_lso_packets_hi;
822 u32 rx_packets_lo;
823 u32 rx_packets_hi;
824 u32 rx_unicast_packets_lo;
825 u32 rx_unicast_packets_hi;
826 u32 rx_multicast_packets_lo;
827 u32 rx_multicast_packets_hi;
828 u32 rx_broadcast_packets_lo;
829 u32 rx_broadcast_packets_hi;
830 u32 rx_bytes_lo;
831 u32 rx_bytes_hi;
832 u32 rx_unicast_bytes_lo;
833 u32 rx_unicast_bytes_hi;
834 u32 rx_multicast_bytes_lo;
835 u32 rx_multicast_bytes_hi;
836 u32 rx_broadcast_bytes_lo;
837 u32 rx_broadcast_bytes_hi;
838 u32 rx_unknown_protos;
839 u32 rsvd_69; /* Word 69 is reserved */
840 u32 rx_discards_lo;
841 u32 rx_discards_hi;
842 u32 rx_errors_lo;
843 u32 rx_errors_hi;
844 u32 rx_crc_errors_lo;
845 u32 rx_crc_errors_hi;
846 u32 rx_alignment_errors_lo;
847 u32 rx_alignment_errors_hi;
848 u32 rx_symbol_errors_lo;
849 u32 rx_symbol_errors_hi;
850 u32 rx_pause_frames_lo;
851 u32 rx_pause_frames_hi;
852 u32 rx_pause_on_frames_lo;
853 u32 rx_pause_on_frames_hi;
854 u32 rx_pause_off_frames_lo;
855 u32 rx_pause_off_frames_hi;
856 u32 rx_frames_too_long_lo;
857 u32 rx_frames_too_long_hi;
858 u32 rx_internal_mac_errors_lo;
859 u32 rx_internal_mac_errors_hi;
860 u32 rx_undersize_packets;
861 u32 rx_oversize_packets;
862 u32 rx_fragment_packets;
863 u32 rx_jabbers;
864 u32 rx_control_frames_lo;
865 u32 rx_control_frames_hi;
866 u32 rx_control_frames_unknown_opcode_lo;
867 u32 rx_control_frames_unknown_opcode_hi;
868 u32 rx_in_range_errors;
869 u32 rx_out_of_range_errors;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000870 u32 rx_address_filtered;
871 u32 rx_vlan_filtered;
Selvin Xavier005d5692011-05-16 07:36:35 +0000872 u32 rx_dropped_too_small;
873 u32 rx_dropped_too_short;
874 u32 rx_dropped_header_too_small;
875 u32 rx_dropped_invalid_tcp_length;
876 u32 rx_dropped_runt;
877 u32 rx_ip_checksum_errors;
878 u32 rx_tcp_checksum_errors;
879 u32 rx_udp_checksum_errors;
880 u32 rx_non_rss_packets;
881 u32 rsvd_111;
882 u32 rx_ipv4_packets_lo;
883 u32 rx_ipv4_packets_hi;
884 u32 rx_ipv6_packets_lo;
885 u32 rx_ipv6_packets_hi;
886 u32 rx_ipv4_bytes_lo;
887 u32 rx_ipv4_bytes_hi;
888 u32 rx_ipv6_bytes_lo;
889 u32 rx_ipv6_bytes_hi;
890 u32 rx_nic_packets_lo;
891 u32 rx_nic_packets_hi;
892 u32 rx_tcp_packets_lo;
893 u32 rx_tcp_packets_hi;
894 u32 rx_iscsi_packets_lo;
895 u32 rx_iscsi_packets_hi;
896 u32 rx_management_packets_lo;
897 u32 rx_management_packets_hi;
898 u32 rx_switched_unicast_packets_lo;
899 u32 rx_switched_unicast_packets_hi;
900 u32 rx_switched_multicast_packets_lo;
901 u32 rx_switched_multicast_packets_hi;
902 u32 rx_switched_broadcast_packets_lo;
903 u32 rx_switched_broadcast_packets_hi;
904 u32 num_forwards_lo;
905 u32 num_forwards_hi;
906 u32 rx_fifo_overflow;
907 u32 rx_input_fifo_overflow;
908 u32 rx_drops_too_many_frags_lo;
909 u32 rx_drops_too_many_frags_hi;
910 u32 rx_drops_invalid_queue;
911 u32 rsvd_141;
912 u32 rx_drops_mtu_lo;
913 u32 rx_drops_mtu_hi;
914 u32 rx_packets_64_bytes_lo;
915 u32 rx_packets_64_bytes_hi;
916 u32 rx_packets_65_to_127_bytes_lo;
917 u32 rx_packets_65_to_127_bytes_hi;
918 u32 rx_packets_128_to_255_bytes_lo;
919 u32 rx_packets_128_to_255_bytes_hi;
920 u32 rx_packets_256_to_511_bytes_lo;
921 u32 rx_packets_256_to_511_bytes_hi;
922 u32 rx_packets_512_to_1023_bytes_lo;
923 u32 rx_packets_512_to_1023_bytes_hi;
924 u32 rx_packets_1024_to_1518_bytes_lo;
925 u32 rx_packets_1024_to_1518_bytes_hi;
926 u32 rx_packets_1519_to_2047_bytes_lo;
927 u32 rx_packets_1519_to_2047_bytes_hi;
928 u32 rx_packets_2048_to_4095_bytes_lo;
929 u32 rx_packets_2048_to_4095_bytes_hi;
930 u32 rx_packets_4096_to_8191_bytes_lo;
931 u32 rx_packets_4096_to_8191_bytes_hi;
932 u32 rx_packets_8192_to_9216_bytes_lo;
933 u32 rx_packets_8192_to_9216_bytes_hi;
934};
935
936struct pport_stats_params {
937 u16 pport_num;
938 u8 rsvd;
939 u8 reset_stats;
940};
941
942struct lancer_cmd_req_pport_stats {
943 struct be_cmd_req_hdr hdr;
944 union {
945 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000946 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000947 } cmd_params;
948};
949
950struct lancer_cmd_resp_pport_stats {
951 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000952 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000953};
954
Sathya Perlaac124ff2011-07-25 19:10:14 +0000955static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000956 pport_stats_from_cmd(struct be_adapter *adapter)
957{
958 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
959 return &cmd->pport_stats;
960}
961
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000962struct be_cmd_req_get_cntl_addnl_attribs {
963 struct be_cmd_req_hdr hdr;
964 u8 rsvd[8];
965};
966
967struct be_cmd_resp_get_cntl_addnl_attribs {
968 struct be_cmd_resp_hdr hdr;
969 u16 ipl_file_number;
970 u8 ipl_file_version;
971 u8 rsvd0;
972 u8 on_die_temperature; /* in degrees centigrade*/
973 u8 rsvd1[3];
974};
975
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976struct be_cmd_req_vlan_config {
977 struct be_cmd_req_hdr hdr;
978 u8 interface_id;
979 u8 promiscuous;
980 u8 untagged;
981 u8 num_vlan;
982 u16 normal_vlan[64];
983} __packed;
984
Sathya Perla5b8821b2011-08-02 19:57:44 +0000985/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000986#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700987struct macaddr {
988 u8 byte[ETH_ALEN];
989};
990
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000991struct be_cmd_req_rx_filter {
992 struct be_cmd_req_hdr hdr;
993 u32 global_flags_mask;
994 u32 global_flags;
995 u32 if_flags_mask;
996 u32 if_flags;
997 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000998 u32 mcast_num;
999 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001000};
1001
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001002/******************** Link Status Query *******************/
1003struct be_cmd_req_link_status {
1004 struct be_cmd_req_hdr hdr;
1005 u32 rsvd;
1006};
1007
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001008enum {
1009 PHY_LINK_DUPLEX_NONE = 0x0,
1010 PHY_LINK_DUPLEX_HALF = 0x1,
1011 PHY_LINK_DUPLEX_FULL = 0x2
1012};
1013
1014enum {
1015 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
1016 PHY_LINK_SPEED_10MBPS = 0x1,
1017 PHY_LINK_SPEED_100MBPS = 0x2,
1018 PHY_LINK_SPEED_1GBPS = 0x3,
Vasundhara Volamb971f842013-08-06 09:27:15 +05301019 PHY_LINK_SPEED_10GBPS = 0x4,
1020 PHY_LINK_SPEED_20GBPS = 0x5,
1021 PHY_LINK_SPEED_25GBPS = 0x6,
1022 PHY_LINK_SPEED_40GBPS = 0x7
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023};
1024
1025struct be_cmd_resp_link_status {
1026 struct be_cmd_resp_hdr hdr;
1027 u8 physical_port;
1028 u8 mac_duplex;
1029 u8 mac_speed;
1030 u8 mac_fault;
1031 u8 mgmt_mac_duplex;
1032 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001033 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001034 u8 logical_link_status;
1035 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036} __packed;
1037
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001038/******************** Port Identification ***************************/
1039/* Identifies the type of port attached to NIC */
1040struct be_cmd_req_port_type {
1041 struct be_cmd_req_hdr hdr;
Suresh Reddy72d7e2b2014-09-19 15:46:52 +05301042 __le32 page_num;
1043 __le32 port;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001044};
1045
1046enum {
1047 TR_PAGE_A0 = 0xa0,
1048 TR_PAGE_A2 = 0xa2
1049};
1050
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05301051/* From SFF-8436 QSFP+ spec */
1052#define QSFP_PLUS_CABLE_TYPE_OFFSET 0x83
1053#define QSFP_PLUS_CR4_CABLE 0x8
1054#define QSFP_PLUS_SR4_CABLE 0x4
1055#define QSFP_PLUS_LR4_CABLE 0x2
1056
Mark Leonarde36edd92014-09-12 17:39:18 +05301057/* From SFF-8472 spec */
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05301058#define SFP_PLUS_SFF_8472_COMP 0x5E
1059#define SFP_PLUS_CABLE_TYPE_OFFSET 0x8
1060#define SFP_PLUS_COPPER_CABLE 0x4
Vasundhara Volam21252372015-02-06 08:18:42 -05001061#define SFP_VENDOR_NAME_OFFSET 0x14
1062#define SFP_VENDOR_PN_OFFSET 0x28
Mark Leonarde36edd92014-09-12 17:39:18 +05301063
1064#define PAGE_DATA_LEN 256
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001065struct be_cmd_resp_port_type {
1066 struct be_cmd_resp_hdr hdr;
1067 u32 page_num;
1068 u32 port;
Mark Leonarde36edd92014-09-12 17:39:18 +05301069 u8 page_data[PAGE_DATA_LEN];
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001070};
1071
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001072/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001073struct be_cmd_req_get_fw_version {
1074 struct be_cmd_req_hdr hdr;
1075 u8 rsvd0[FW_VER_LEN];
1076 u8 rsvd1[FW_VER_LEN];
1077} __packed;
1078
1079struct be_cmd_resp_get_fw_version {
1080 struct be_cmd_resp_hdr hdr;
1081 u8 firmware_version_string[FW_VER_LEN];
1082 u8 fw_on_flash_version_string[FW_VER_LEN];
1083} __packed;
1084
1085/******************** Set Flow Contrl *******************/
1086struct be_cmd_req_set_flow_control {
1087 struct be_cmd_req_hdr hdr;
1088 u16 tx_flow_control;
1089 u16 rx_flow_control;
1090} __packed;
1091
1092/******************** Get Flow Contrl *******************/
1093struct be_cmd_req_get_flow_control {
1094 struct be_cmd_req_hdr hdr;
1095 u32 rsvd;
1096};
1097
1098struct be_cmd_resp_get_flow_control {
1099 struct be_cmd_resp_hdr hdr;
1100 u16 tx_flow_control;
1101 u16 rx_flow_control;
1102} __packed;
1103
1104/******************** Modify EQ Delay *******************/
Sathya Perla2632baf2013-10-01 16:00:00 +05301105struct be_set_eqd {
1106 u32 eq_id;
1107 u32 phase;
1108 u32 delay_multiplier;
1109};
1110
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111struct be_cmd_req_modify_eq_delay {
1112 struct be_cmd_req_hdr hdr;
1113 u32 num_eq;
Sathya Perla2632baf2013-10-01 16:00:00 +05301114 struct be_set_eqd set_eqd[MAX_EVT_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115} __packed;
1116
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001117/******************** Get FW Config *******************/
Sathya Perla752961a2011-10-24 02:45:03 +00001118/* The HW can come up in either of the following multi-channel modes
1119 * based on the skew/IPL.
1120 */
Parav Pandit045508a2012-03-26 14:27:13 +00001121#define RDMA_ENABLED 0x4
Suresh Reddy66064db2014-06-23 16:41:29 +05301122#define QNQ_MODE 0x400
Sathya Perla752961a2011-10-24 02:45:03 +00001123#define VNIC_MODE 0x20000
1124#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001125struct be_cmd_req_query_fw_cfg {
1126 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001127 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001128};
1129
1130struct be_cmd_resp_query_fw_cfg {
1131 struct be_cmd_resp_hdr hdr;
1132 u32 be_config_number;
1133 u32 asic_revision;
1134 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001135 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001136 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001137 u32 function_caps;
1138};
1139
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001140/******************** RSS Config ****************************************/
1141/* RSS type Input parameters used to compute RX hash
1142 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1143 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1144 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1145 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1146 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1147 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1148 *
1149 * When multiple RSS types are enabled, HW picks the best hash policy
1150 * based on the type of the received packet.
1151 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001152#define RSS_ENABLE_NONE 0x0
1153#define RSS_ENABLE_IPV4 0x1
1154#define RSS_ENABLE_TCP_IPV4 0x2
1155#define RSS_ENABLE_IPV6 0x4
1156#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001157#define RSS_ENABLE_UDP_IPV4 0x10
1158#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001159
Suresh Reddy594ad542013-04-25 23:03:20 +00001160#define L3_RSS_FLAGS (RXH_IP_DST | RXH_IP_SRC)
1161#define L4_RSS_FLAGS (RXH_L4_B_0_1 | RXH_L4_B_2_3)
1162
Sathya Perla3abcded2010-10-03 22:12:27 -07001163struct be_cmd_req_rss_config {
1164 struct be_cmd_req_hdr hdr;
1165 u32 if_id;
1166 u16 enable_rss;
1167 u16 cpu_table_size_log2;
1168 u32 hash[10];
1169 u8 cpu_table[128];
1170 u8 flush;
1171 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001172};
1173
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001174/******************** Port Beacon ***************************/
1175
1176#define BEACON_STATE_ENABLED 0x1
1177#define BEACON_STATE_DISABLED 0x0
1178
1179struct be_cmd_req_enable_disable_beacon {
1180 struct be_cmd_req_hdr hdr;
1181 u8 port_num;
1182 u8 beacon_state;
1183 u8 beacon_duration;
1184 u8 status_duration;
1185} __packed;
1186
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001187struct be_cmd_req_get_beacon_state {
1188 struct be_cmd_req_hdr hdr;
1189 u8 port_num;
1190 u8 rsvd0;
1191 u16 rsvd1;
1192} __packed;
1193
1194struct be_cmd_resp_get_beacon_state {
1195 struct be_cmd_resp_hdr resp_hdr;
1196 u8 beacon_state;
1197 u8 rsvd0[3];
1198} __packed;
1199
Vasundhara Volame02cfd92015-01-20 03:51:48 -05001200/* Flashrom related descriptors */
1201#define MAX_FLASH_COMP 32
1202
1203#define OPTYPE_ISCSI_ACTIVE 0
1204#define OPTYPE_REDBOOT 1
1205#define OPTYPE_BIOS 2
1206#define OPTYPE_PXE_BIOS 3
Vasundhara Volam70a7b522015-02-06 08:18:39 -05001207#define OPTYPE_OFFSET_SPECIFIED 7
Vasundhara Volame02cfd92015-01-20 03:51:48 -05001208#define OPTYPE_FCOE_BIOS 8
1209#define OPTYPE_ISCSI_BACKUP 9
1210#define OPTYPE_FCOE_FW_ACTIVE 10
1211#define OPTYPE_FCOE_FW_BACKUP 11
1212#define OPTYPE_NCSI_FW 13
1213#define OPTYPE_REDBOOT_DIR 18
1214#define OPTYPE_REDBOOT_CONFIG 19
1215#define OPTYPE_SH_PHY_FW 21
1216#define OPTYPE_FLASHISM_JUMPVECTOR 22
1217#define OPTYPE_UFI_DIR 23
1218#define OPTYPE_PHY_FW 99
1219
1220#define FLASH_BIOS_IMAGE_MAX_SIZE_g2 262144 /* Max OPTION ROM image sz */
1221#define FLASH_REDBOOT_IMAGE_MAX_SIZE_g2 262144 /* Max Redboot image sz */
1222#define FLASH_IMAGE_MAX_SIZE_g2 1310720 /* Max firmware image size */
1223
1224#define FLASH_NCSI_IMAGE_MAX_SIZE_g3 262144
1225#define FLASH_PHY_FW_IMAGE_MAX_SIZE_g3 262144
1226#define FLASH_BIOS_IMAGE_MAX_SIZE_g3 524288 /* Max OPTION ROM image sz */
1227#define FLASH_REDBOOT_IMAGE_MAX_SIZE_g3 1048576 /* Max Redboot image sz */
1228#define FLASH_IMAGE_MAX_SIZE_g3 2097152 /* Max firmware image size */
1229
1230/* Offsets for components on Flash. */
1231#define FLASH_REDBOOT_START_g2 0
1232#define FLASH_FCoE_BIOS_START_g2 524288
1233#define FLASH_iSCSI_PRIMARY_IMAGE_START_g2 1048576
1234#define FLASH_iSCSI_BACKUP_IMAGE_START_g2 2359296
1235#define FLASH_FCoE_PRIMARY_IMAGE_START_g2 3670016
1236#define FLASH_FCoE_BACKUP_IMAGE_START_g2 4980736
1237#define FLASH_iSCSI_BIOS_START_g2 7340032
1238#define FLASH_PXE_BIOS_START_g2 7864320
1239
1240#define FLASH_REDBOOT_START_g3 262144
1241#define FLASH_PHY_FW_START_g3 1310720
1242#define FLASH_iSCSI_PRIMARY_IMAGE_START_g3 2097152
1243#define FLASH_iSCSI_BACKUP_IMAGE_START_g3 4194304
1244#define FLASH_FCoE_PRIMARY_IMAGE_START_g3 6291456
1245#define FLASH_FCoE_BACKUP_IMAGE_START_g3 8388608
1246#define FLASH_iSCSI_BIOS_START_g3 12582912
1247#define FLASH_PXE_BIOS_START_g3 13107200
1248#define FLASH_FCoE_BIOS_START_g3 13631488
1249#define FLASH_NCSI_START_g3 15990784
1250
1251#define IMAGE_NCSI 16
1252#define IMAGE_OPTION_ROM_PXE 32
1253#define IMAGE_OPTION_ROM_FCoE 33
1254#define IMAGE_OPTION_ROM_ISCSI 34
1255#define IMAGE_FLASHISM_JUMPVECTOR 48
1256#define IMAGE_FIRMWARE_iSCSI 160
1257#define IMAGE_FIRMWARE_FCoE 162
1258#define IMAGE_FIRMWARE_BACKUP_iSCSI 176
1259#define IMAGE_FIRMWARE_BACKUP_FCoE 178
1260#define IMAGE_FIRMWARE_PHY 192
1261#define IMAGE_REDBOOT_DIR 208
1262#define IMAGE_REDBOOT_CONFIG 209
1263#define IMAGE_UFI_DIR 210
1264#define IMAGE_BOOT_CODE 224
1265
1266struct controller_id {
1267 u32 vendor;
1268 u32 device;
1269 u32 subvendor;
1270 u32 subdevice;
1271};
1272
1273struct flash_comp {
1274 unsigned long offset;
1275 int optype;
1276 int size;
1277 int img_type;
1278};
1279
1280struct image_hdr {
1281 u32 imageid;
1282 u32 imageoffset;
1283 u32 imagelength;
1284 u32 image_checksum;
1285 u8 image_version[32];
1286};
1287
1288struct flash_file_hdr_g2 {
1289 u8 sign[32];
1290 u32 cksum;
1291 u32 antidote;
1292 struct controller_id cont_id;
1293 u32 file_len;
1294 u32 chunk_num;
1295 u32 total_chunks;
1296 u32 num_imgs;
1297 u8 build[24];
1298};
1299
Vasundhara Volam5d3acd02015-02-06 08:18:37 -05001300/* First letter of the build version of the image */
1301#define BLD_STR_UFI_TYPE_BE2 '2'
1302#define BLD_STR_UFI_TYPE_BE3 '3'
1303#define BLD_STR_UFI_TYPE_SH '4'
1304
Vasundhara Volame02cfd92015-01-20 03:51:48 -05001305struct flash_file_hdr_g3 {
1306 u8 sign[52];
1307 u8 ufi_version[4];
1308 u32 file_len;
1309 u32 cksum;
1310 u32 antidote;
1311 u32 num_imgs;
1312 u8 build[24];
1313 u8 asic_type_rev;
1314 u8 rsvd[31];
1315};
1316
1317struct flash_section_hdr {
1318 u32 format_rev;
1319 u32 cksum;
1320 u32 antidote;
1321 u32 num_images;
1322 u8 id_string[128];
1323 u32 rsvd[4];
1324} __packed;
1325
1326struct flash_section_hdr_g2 {
1327 u32 format_rev;
1328 u32 cksum;
1329 u32 antidote;
1330 u32 build_num;
1331 u8 id_string[128];
1332 u32 rsvd[8];
1333} __packed;
1334
1335struct flash_section_entry {
1336 u32 type;
1337 u32 offset;
1338 u32 pad_size;
1339 u32 image_size;
1340 u32 cksum;
1341 u32 entry_point;
1342 u16 optype;
1343 u16 rsvd0;
1344 u32 rsvd1;
1345 u8 ver_data[32];
1346} __packed;
1347
1348struct flash_section_info {
1349 u8 cookie[32];
1350 struct flash_section_hdr fsec_hdr;
1351 struct flash_section_entry fsec_entry[32];
1352} __packed;
1353
1354struct flash_section_info_g2 {
1355 u8 cookie[32];
1356 struct flash_section_hdr_g2 fsec_hdr;
1357 struct flash_section_entry fsec_entry[32];
1358} __packed;
1359
Ajit Khaparde84517482009-09-04 03:12:16 +00001360/****************** Firmware Flash ******************/
Vasundhara Volame02cfd92015-01-20 03:51:48 -05001361#define FLASHROM_OPER_FLASH 1
1362#define FLASHROM_OPER_SAVE 2
1363#define FLASHROM_OPER_REPORT 4
1364#define FLASHROM_OPER_PHY_FLASH 9
1365#define FLASHROM_OPER_PHY_SAVE 10
1366
Ajit Khaparde84517482009-09-04 03:12:16 +00001367struct flashrom_params {
1368 u32 op_code;
1369 u32 op_type;
1370 u32 data_buf_size;
1371 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001372};
1373
1374struct be_cmd_write_flashrom {
1375 struct be_cmd_req_hdr hdr;
1376 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001377 u8 data_buf[32768];
1378 u8 rsvd[4];
1379} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001380
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001381/* cmd to read flash crc */
1382struct be_cmd_read_flash_crc {
1383 struct be_cmd_req_hdr hdr;
1384 struct flashrom_params params;
1385 u8 crc[4];
1386 u8 rsvd[4];
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05301387} __packed;
1388
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001389/**************** Lancer Firmware Flash ************/
1390struct amap_lancer_write_obj_context {
1391 u8 write_length[24];
1392 u8 reserved1[7];
1393 u8 eof;
1394} __packed;
1395
1396struct lancer_cmd_req_write_object {
1397 struct be_cmd_req_hdr hdr;
1398 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1399 u32 write_offset;
1400 u8 object_name[104];
1401 u32 descriptor_count;
1402 u32 buf_len;
1403 u32 addr_low;
1404 u32 addr_high;
1405};
1406
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001407#define LANCER_NO_RESET_NEEDED 0x00
1408#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001409struct lancer_cmd_resp_write_object {
1410 u8 opcode;
1411 u8 subsystem;
1412 u8 rsvd1[2];
1413 u8 status;
1414 u8 additional_status;
1415 u8 rsvd2[2];
1416 u32 resp_len;
1417 u32 actual_resp_len;
1418 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001419 u8 change_status;
1420 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001421};
1422
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001423/************************ Lancer Read FW info **************/
1424#define LANCER_READ_FILE_CHUNK (32*1024)
1425#define LANCER_READ_FILE_EOF_MASK 0x80000000
1426
1427#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001428#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1429#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001430
1431struct lancer_cmd_req_read_object {
1432 struct be_cmd_req_hdr hdr;
1433 u32 desired_read_len;
1434 u32 read_offset;
1435 u8 object_name[104];
1436 u32 descriptor_count;
1437 u32 buf_len;
1438 u32 addr_low;
1439 u32 addr_high;
1440};
1441
1442struct lancer_cmd_resp_read_object {
1443 u8 opcode;
1444 u8 subsystem;
1445 u8 rsvd1[2];
1446 u8 status;
1447 u8 additional_status;
1448 u8 rsvd2[2];
1449 u32 resp_len;
1450 u32 actual_resp_len;
1451 u32 actual_read_len;
1452 u32 eof;
1453};
1454
Kalesh APf0613382014-08-01 17:47:32 +05301455struct lancer_cmd_req_delete_object {
1456 struct be_cmd_req_hdr hdr;
1457 u32 rsvd1;
1458 u32 rsvd2;
1459 u8 object_name[104];
1460};
1461
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001462/************************ WOL *******************************/
1463struct be_cmd_req_acpi_wol_magic_config{
1464 struct be_cmd_req_hdr hdr;
1465 u32 rsvd0[145];
1466 u8 magic_mac[6];
1467 u8 rsvd2[2];
1468} __packed;
1469
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001470struct be_cmd_req_acpi_wol_magic_config_v1 {
1471 struct be_cmd_req_hdr hdr;
1472 u8 rsvd0[2];
1473 u8 query_options;
1474 u8 rsvd1[5];
1475 u32 rsvd2[288];
1476 u8 magic_mac[6];
1477 u8 rsvd3[22];
1478} __packed;
1479
1480struct be_cmd_resp_acpi_wol_magic_config_v1 {
1481 struct be_cmd_resp_hdr hdr;
1482 u8 rsvd0[2];
1483 u8 wol_settings;
1484 u8 rsvd1[5];
1485 u32 rsvd2[295];
1486} __packed;
1487
1488#define BE_GET_WOL_CAP 2
1489
1490#define BE_WOL_CAP 0x1
1491#define BE_PME_D0_CAP 0x8
1492#define BE_PME_D1_CAP 0x10
1493#define BE_PME_D2_CAP 0x20
1494#define BE_PME_D3HOT_CAP 0x40
1495#define BE_PME_D3COLD_CAP 0x80
1496
Suresh Rff33a6e2009-12-03 16:15:52 -08001497/********************** LoopBack test *********************/
1498struct be_cmd_req_loopback_test {
1499 struct be_cmd_req_hdr hdr;
1500 u32 loopback_type;
1501 u32 num_pkts;
1502 u64 pattern;
1503 u32 src_port;
1504 u32 dest_port;
1505 u32 pkt_size;
1506};
1507
1508struct be_cmd_resp_loopback_test {
1509 struct be_cmd_resp_hdr resp_hdr;
1510 u32 status;
1511 u32 num_txfer;
1512 u32 num_rx;
1513 u32 miscomp_off;
1514 u32 ticks_compl;
1515};
1516
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001517struct be_cmd_req_set_lmode {
1518 struct be_cmd_req_hdr hdr;
1519 u8 src_port;
1520 u8 dest_port;
1521 u8 loopback_type;
1522 u8 loopback_state;
1523};
1524
Suresh Rff33a6e2009-12-03 16:15:52 -08001525/********************** DDR DMA test *********************/
1526struct be_cmd_req_ddrdma_test {
1527 struct be_cmd_req_hdr hdr;
1528 u64 pattern;
1529 u32 byte_count;
1530 u32 rsvd0;
1531 u8 snd_buff[4096];
1532 u8 rsvd1[4096];
1533};
1534
1535struct be_cmd_resp_ddrdma_test {
1536 struct be_cmd_resp_hdr hdr;
1537 u64 pattern;
1538 u32 byte_cnt;
1539 u32 snd_err;
1540 u8 rsvd0[4096];
1541 u8 rcv_buff[4096];
1542};
1543
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001544/*********************** SEEPROM Read ***********************/
1545
1546#define BE_READ_SEEPROM_LEN 1024
1547struct be_cmd_req_seeprom_read {
1548 struct be_cmd_req_hdr hdr;
1549 u8 rsvd0[BE_READ_SEEPROM_LEN];
1550};
1551
1552struct be_cmd_resp_seeprom_read {
1553 struct be_cmd_req_hdr hdr;
1554 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1555};
1556
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001557enum {
1558 PHY_TYPE_CX4_10GB = 0,
1559 PHY_TYPE_XFP_10GB,
1560 PHY_TYPE_SFP_1GB,
1561 PHY_TYPE_SFP_PLUS_10GB,
1562 PHY_TYPE_KR_10GB,
1563 PHY_TYPE_KX4_10GB,
1564 PHY_TYPE_BASET_10GB,
1565 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001566 PHY_TYPE_BASEX_1GB,
1567 PHY_TYPE_SGMII,
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05301568 PHY_TYPE_QSFP,
1569 PHY_TYPE_KR4_40GB,
1570 PHY_TYPE_KR2_20GB,
Vasundhara Volame02cfd92015-01-20 03:51:48 -05001571 PHY_TYPE_TN_8022,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001572 PHY_TYPE_DISABLED = 255
1573};
1574
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001575#define BE_SUPPORTED_SPEED_NONE 0
1576#define BE_SUPPORTED_SPEED_10MBPS 1
1577#define BE_SUPPORTED_SPEED_100MBPS 2
1578#define BE_SUPPORTED_SPEED_1GBPS 4
1579#define BE_SUPPORTED_SPEED_10GBPS 8
Vasundhara Volamd6b7a9b2014-09-19 15:46:54 +05301580#define BE_SUPPORTED_SPEED_20GBPS 0x10
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05301581#define BE_SUPPORTED_SPEED_40GBPS 0x20
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001582
1583#define BE_AN_EN 0x2
1584#define BE_PAUSE_SYM_EN 0x80
1585
1586/* MAC speed valid values */
1587#define SPEED_DEFAULT 0x0
1588#define SPEED_FORCED_10GB 0x1
1589#define SPEED_FORCED_1GB 0x2
1590#define SPEED_AUTONEG_10GB 0x3
1591#define SPEED_AUTONEG_1GB 0x4
1592#define SPEED_AUTONEG_100MB 0x5
1593#define SPEED_AUTONEG_10GB_1GB 0x6
1594#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1595#define SPEED_AUTONEG_1GB_100MB 0x8
1596#define SPEED_AUTONEG_10MB 0x9
1597#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1598#define SPEED_AUTONEG_100MB_10MB 0xb
1599#define SPEED_FORCED_100MB 0xc
1600#define SPEED_FORCED_10MB 0xd
1601
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001602struct be_cmd_req_get_phy_info {
1603 struct be_cmd_req_hdr hdr;
1604 u8 rsvd0[24];
1605};
Sathya Perla306f1342011-08-02 19:57:45 +00001606
1607struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001608 u16 phy_type;
1609 u16 interface_type;
1610 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001611 u16 ext_phy_details;
1612 u16 rsvd;
1613 u16 auto_speeds_supported;
1614 u16 fixed_speeds_supported;
1615 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001616};
1617
Sathya Perla306f1342011-08-02 19:57:45 +00001618struct be_cmd_resp_get_phy_info {
1619 struct be_cmd_req_hdr hdr;
1620 struct be_phy_info phy_info;
1621};
1622
Ajit Khapardee1d18732010-07-23 01:52:13 +00001623/*********************** Set QOS ***********************/
1624
1625#define BE_QOS_BITS_NIC 1
1626
1627struct be_cmd_req_set_qos {
1628 struct be_cmd_req_hdr hdr;
1629 u32 valid_bits;
1630 u32 max_bps_nic;
1631 u32 rsvd[7];
1632};
1633
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001634/*********************** Controller Attributes ***********************/
Vasundhara Volame02cfd92015-01-20 03:51:48 -05001635struct mgmt_hba_attribs {
1636 u32 rsvd0[24];
1637 u8 controller_model_number[32];
1638 u32 rsvd1[79];
1639 u8 rsvd2[3];
1640 u8 phy_port;
1641 u32 rsvd3[13];
1642} __packed;
1643
1644struct mgmt_controller_attrib {
1645 struct mgmt_hba_attribs hba_attribs;
1646 u32 rsvd0[10];
1647} __packed;
1648
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001649struct be_cmd_req_cntl_attribs {
1650 struct be_cmd_req_hdr hdr;
1651};
1652
1653struct be_cmd_resp_cntl_attribs {
1654 struct be_cmd_resp_hdr hdr;
1655 struct mgmt_controller_attrib attribs;
1656};
1657
Sathya Perla2e588f82011-03-11 02:49:26 +00001658/*********************** Set driver function ***********************/
1659#define CAPABILITY_SW_TIMESTAMPS 2
1660#define CAPABILITY_BE3_NATIVE_ERX_API 4
1661
1662struct be_cmd_req_set_func_cap {
1663 struct be_cmd_req_hdr hdr;
1664 u32 valid_cap_flags;
1665 u32 cap_flags;
1666 u8 rsvd[212];
1667};
1668
1669struct be_cmd_resp_set_func_cap {
1670 struct be_cmd_resp_hdr hdr;
1671 u32 valid_cap_flags;
1672 u32 cap_flags;
1673 u8 rsvd[212];
1674};
1675
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001676/*********************** Function Privileges ***********************/
1677enum {
1678 BE_PRIV_DEFAULT = 0x1,
1679 BE_PRIV_LNKQUERY = 0x2,
1680 BE_PRIV_LNKSTATS = 0x4,
1681 BE_PRIV_LNKMGMT = 0x8,
1682 BE_PRIV_LNKDIAG = 0x10,
1683 BE_PRIV_UTILQUERY = 0x20,
1684 BE_PRIV_FILTMGMT = 0x40,
1685 BE_PRIV_IFACEMGMT = 0x80,
1686 BE_PRIV_VHADM = 0x100,
1687 BE_PRIV_DEVCFG = 0x200,
1688 BE_PRIV_DEVSEC = 0x400
1689};
1690#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1691 BE_PRIV_DEVSEC)
1692#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1693
1694struct be_cmd_priv_map {
1695 u8 opcode;
1696 u8 subsystem;
1697 u32 priv_mask;
1698};
1699
1700struct be_cmd_req_get_fn_privileges {
1701 struct be_cmd_req_hdr hdr;
1702 u32 rsvd;
1703};
1704
1705struct be_cmd_resp_get_fn_privileges {
1706 struct be_cmd_resp_hdr hdr;
1707 u32 privilege_mask;
1708};
1709
Sathya Perla04a06022013-07-23 15:25:00 +05301710struct be_cmd_req_set_fn_privileges {
1711 struct be_cmd_req_hdr hdr;
1712 u32 privileges; /* Used by BE3, SH-R */
1713 u32 privileges_lancer; /* Used by Lancer */
1714};
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001715
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001716/******************** GET/SET_MACLIST **************************/
1717#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001718struct be_cmd_req_get_mac_list {
1719 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001720 u8 mac_type;
1721 u8 perm_override;
1722 u16 iface_id;
1723 u32 mac_id;
1724 u32 rsvd[3];
1725} __packed;
1726
1727struct get_list_macaddr {
1728 u16 mac_addr_size;
1729 union {
1730 u8 macaddr[6];
1731 struct {
1732 u8 rsvd[2];
1733 u32 mac_id;
1734 } __packed s_mac_id;
1735 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001736} __packed;
1737
1738struct be_cmd_resp_get_mac_list {
1739 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001740 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1741 struct get_list_macaddr macid_macaddr; /* soft mac */
1742 u8 true_mac_count;
1743 u8 pseudo_mac_count;
1744 u8 mac_list_size;
1745 u8 rsvd;
1746 /* perm override mac */
1747 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001748} __packed;
1749
1750struct be_cmd_req_set_mac_list {
1751 struct be_cmd_req_hdr hdr;
1752 u8 mac_count;
1753 u8 rsvd1;
1754 u16 rsvd2;
1755 struct macaddr mac[BE_MAX_MAC];
1756} __packed;
1757
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001758/*********************** HSW Config ***********************/
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001759#define PORT_FWD_TYPE_VEPA 0x3
1760#define PORT_FWD_TYPE_VEB 0x2
1761
Kalesh APe7bcbd72015-05-06 05:30:32 -04001762#define ENABLE_MAC_SPOOFCHK 0x2
1763#define DISABLE_MAC_SPOOFCHK 0x3
1764
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001765struct amap_set_hsw_context {
1766 u8 interface_id[16];
Kalesh APe7bcbd72015-05-06 05:30:32 -04001767 u8 rsvd0[8];
1768 u8 mac_spoofchk[2];
1769 u8 rsvd1[4];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001770 u8 pvid_valid;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001771 u8 pport;
Kalesh APe7bcbd72015-05-06 05:30:32 -04001772 u8 rsvd2[6];
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001773 u8 port_fwd_type[3];
Kalesh APe7bcbd72015-05-06 05:30:32 -04001774 u8 rsvd3[5];
1775 u8 vlan_spoofchk[2];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001776 u8 pvid[16];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001777 u8 rsvd4[32];
1778 u8 rsvd5[32];
Kalesh APe7bcbd72015-05-06 05:30:32 -04001779 u8 rsvd6[32];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001780} __packed;
1781
1782struct be_cmd_req_set_hsw_config {
1783 struct be_cmd_req_hdr hdr;
1784 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1785} __packed;
1786
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001787struct amap_get_hsw_req_context {
1788 u8 interface_id[16];
1789 u8 rsvd0[14];
1790 u8 pvid_valid;
1791 u8 pport;
1792} __packed;
1793
1794struct amap_get_hsw_resp_context {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001795 u8 rsvd0[6];
1796 u8 port_fwd_type[3];
Kalesh APe7bcbd72015-05-06 05:30:32 -04001797 u8 rsvd1[5];
1798 u8 spoofchk;
1799 u8 rsvd2;
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001800 u8 pvid[16];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001801 u8 rsvd3[32];
1802 u8 rsvd4[32];
Kalesh APe7bcbd72015-05-06 05:30:32 -04001803 u8 rsvd5[32];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001804} __packed;
1805
1806struct be_cmd_req_get_hsw_config {
1807 struct be_cmd_req_hdr hdr;
1808 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1809} __packed;
1810
1811struct be_cmd_resp_get_hsw_config {
1812 struct be_cmd_resp_hdr hdr;
1813 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1814 u32 rsvd;
1815};
1816
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001817/******************* get port names ***************/
1818struct be_cmd_req_get_port_name {
1819 struct be_cmd_req_hdr hdr;
1820 u32 rsvd0;
1821};
1822
1823struct be_cmd_resp_get_port_name {
1824 struct be_cmd_req_hdr hdr;
1825 u8 port_name[4];
1826};
1827
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001828/*************** HW Stats Get v1 **********************************/
1829#define BE_TXP_SW_SZ 48
1830struct be_port_rxf_stats_v1 {
1831 u32 rsvd0[12];
1832 u32 rx_crc_errors;
1833 u32 rx_alignment_symbol_errors;
1834 u32 rx_pause_frames;
1835 u32 rx_priority_pause_frames;
1836 u32 rx_control_frames;
1837 u32 rx_in_range_errors;
1838 u32 rx_out_range_errors;
1839 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +00001840 u32 rx_address_filtered;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001841 u32 rx_dropped_too_small;
1842 u32 rx_dropped_too_short;
1843 u32 rx_dropped_header_too_small;
1844 u32 rx_dropped_tcp_length;
1845 u32 rx_dropped_runt;
1846 u32 rsvd1[10];
1847 u32 rx_ip_checksum_errs;
1848 u32 rx_tcp_checksum_errs;
1849 u32 rx_udp_checksum_errs;
1850 u32 rsvd2[7];
1851 u32 rx_switched_unicast_packets;
1852 u32 rx_switched_multicast_packets;
1853 u32 rx_switched_broadcast_packets;
1854 u32 rsvd3[3];
1855 u32 tx_pauseframes;
1856 u32 tx_priority_pauseframes;
1857 u32 tx_controlframes;
1858 u32 rsvd4[10];
1859 u32 rxpp_fifo_overflow_drop;
1860 u32 rx_input_fifo_overflow_drop;
1861 u32 pmem_fifo_overflow_drop;
1862 u32 jabber_events;
1863 u32 rsvd5[3];
1864};
1865
1866
1867struct be_rxf_stats_v1 {
1868 struct be_port_rxf_stats_v1 port[4];
1869 u32 rsvd0[2];
1870 u32 rx_drops_no_pbuf;
1871 u32 rx_drops_no_txpb;
1872 u32 rx_drops_no_erx_descr;
1873 u32 rx_drops_no_tpre_descr;
1874 u32 rsvd1[6];
1875 u32 rx_drops_too_many_frags;
1876 u32 rx_drops_invalid_ring;
1877 u32 forwarded_packets;
1878 u32 rx_drops_mtu;
1879 u32 rsvd2[14];
1880};
1881
1882struct be_erx_stats_v1 {
1883 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1884 u32 rsvd[4];
1885};
1886
Ajit Khaparde61000862013-10-03 16:16:33 -05001887struct be_port_rxf_stats_v2 {
1888 u32 rsvd0[10];
1889 u32 roce_bytes_received_lsd;
1890 u32 roce_bytes_received_msd;
1891 u32 rsvd1[5];
1892 u32 roce_frames_received;
1893 u32 rx_crc_errors;
1894 u32 rx_alignment_symbol_errors;
1895 u32 rx_pause_frames;
1896 u32 rx_priority_pause_frames;
1897 u32 rx_control_frames;
1898 u32 rx_in_range_errors;
1899 u32 rx_out_range_errors;
1900 u32 rx_frame_too_long;
1901 u32 rx_address_filtered;
1902 u32 rx_dropped_too_small;
1903 u32 rx_dropped_too_short;
1904 u32 rx_dropped_header_too_small;
1905 u32 rx_dropped_tcp_length;
1906 u32 rx_dropped_runt;
1907 u32 rsvd2[10];
1908 u32 rx_ip_checksum_errs;
1909 u32 rx_tcp_checksum_errs;
1910 u32 rx_udp_checksum_errs;
1911 u32 rsvd3[7];
1912 u32 rx_switched_unicast_packets;
1913 u32 rx_switched_multicast_packets;
1914 u32 rx_switched_broadcast_packets;
1915 u32 rsvd4[3];
1916 u32 tx_pauseframes;
1917 u32 tx_priority_pauseframes;
1918 u32 tx_controlframes;
1919 u32 rsvd5[10];
1920 u32 rxpp_fifo_overflow_drop;
1921 u32 rx_input_fifo_overflow_drop;
1922 u32 pmem_fifo_overflow_drop;
1923 u32 jabber_events;
1924 u32 rsvd6[3];
1925 u32 rx_drops_payload_size;
1926 u32 rx_drops_clipped_header;
1927 u32 rx_drops_crc;
1928 u32 roce_drops_payload_len;
1929 u32 roce_drops_crc;
1930 u32 rsvd7[19];
1931};
1932
1933struct be_rxf_stats_v2 {
1934 struct be_port_rxf_stats_v2 port[4];
1935 u32 rsvd0[2];
1936 u32 rx_drops_no_pbuf;
1937 u32 rx_drops_no_txpb;
1938 u32 rx_drops_no_erx_descr;
1939 u32 rx_drops_no_tpre_descr;
1940 u32 rsvd1[6];
1941 u32 rx_drops_too_many_frags;
1942 u32 rx_drops_invalid_ring;
1943 u32 forwarded_packets;
1944 u32 rx_drops_mtu;
1945 u32 rsvd2[35];
1946};
1947
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001948struct be_hw_stats_v1 {
1949 struct be_rxf_stats_v1 rxf;
1950 u32 rsvd0[BE_TXP_SW_SZ];
1951 struct be_erx_stats_v1 erx;
1952 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001953 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001954};
1955
1956struct be_cmd_req_get_stats_v1 {
1957 struct be_cmd_req_hdr hdr;
1958 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1959};
1960
1961struct be_cmd_resp_get_stats_v1 {
1962 struct be_cmd_resp_hdr hdr;
1963 struct be_hw_stats_v1 hw_stats;
1964};
1965
Ajit Khaparde61000862013-10-03 16:16:33 -05001966struct be_erx_stats_v2 {
1967 u32 rx_drops_no_fragments[136]; /* dwordS 0 to 135*/
1968 u32 rsvd[3];
1969};
1970
1971struct be_hw_stats_v2 {
1972 struct be_rxf_stats_v2 rxf;
1973 u32 rsvd0[BE_TXP_SW_SZ];
1974 struct be_erx_stats_v2 erx;
1975 struct be_pmem_stats pmem;
1976 u32 rsvd1[18];
1977};
1978
1979struct be_cmd_req_get_stats_v2 {
1980 struct be_cmd_req_hdr hdr;
1981 u8 rsvd[sizeof(struct be_hw_stats_v2)];
1982};
1983
1984struct be_cmd_resp_get_stats_v2 {
1985 struct be_cmd_resp_hdr hdr;
1986 struct be_hw_stats_v2 hw_stats;
1987};
1988
Somnath Kotur941a77d2012-05-17 22:59:03 +00001989/************** get fat capabilites *******************/
1990#define MAX_MODULES 27
1991#define MAX_MODES 4
1992#define MODE_UART 0
1993#define FW_LOG_LEVEL_DEFAULT 48
1994#define FW_LOG_LEVEL_FATAL 64
1995
1996struct ext_fat_mode {
1997 u8 mode;
1998 u8 rsvd0;
1999 u16 port_mask;
2000 u32 dbg_lvl;
2001 u64 fun_mask;
2002} __packed;
2003
2004struct ext_fat_modules {
2005 u8 modules_str[32];
2006 u32 modules_id;
2007 u32 num_modes;
2008 struct ext_fat_mode trace_lvl[MAX_MODES];
2009} __packed;
2010
2011struct be_fat_conf_params {
2012 u32 max_log_entries;
2013 u32 log_entry_size;
2014 u8 log_type;
2015 u8 max_log_funs;
2016 u8 max_log_ports;
2017 u8 rsvd0;
2018 u32 supp_modes;
2019 u32 num_modules;
2020 struct ext_fat_modules module[MAX_MODULES];
2021} __packed;
2022
2023struct be_cmd_req_get_ext_fat_caps {
2024 struct be_cmd_req_hdr hdr;
2025 u32 parameter_type;
2026};
2027
2028struct be_cmd_resp_get_ext_fat_caps {
2029 struct be_cmd_resp_hdr hdr;
2030 struct be_fat_conf_params get_params;
2031};
2032
2033struct be_cmd_req_set_ext_fat_caps {
2034 struct be_cmd_req_hdr hdr;
2035 struct be_fat_conf_params set_params;
2036};
2037
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302038#define RESOURCE_DESC_SIZE_V0 72
2039#define RESOURCE_DESC_SIZE_V1 88
2040#define PCIE_RESOURCE_DESC_TYPE_V0 0x40
Vasundhara Volama05f99d2013-04-21 23:28:17 +00002041#define NIC_RESOURCE_DESC_TYPE_V0 0x41
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302042#define PCIE_RESOURCE_DESC_TYPE_V1 0x50
Vasundhara Volama05f99d2013-04-21 23:28:17 +00002043#define NIC_RESOURCE_DESC_TYPE_V1 0x51
Vasundhara Volamf93f1602014-02-12 16:09:25 +05302044#define PORT_RESOURCE_DESC_TYPE_V1 0x55
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302045#define MAX_RESOURCE_DESC 264
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00002046
Vasundhara Volamf2858732015-03-04 00:44:33 -05002047#define IF_CAPS_FLAGS_VALID_SHIFT 0 /* IF caps valid */
Vasundhara Volam10cccf62014-06-30 13:01:31 +05302048#define VFT_SHIFT 3 /* VF template */
Sathya Perlaa4018012014-03-27 10:46:18 +05302049#define IMM_SHIFT 6 /* Immediate */
2050#define NOSV_SHIFT 7 /* No save */
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00002051
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302052struct be_res_desc_hdr {
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002053 u8 desc_type;
2054 u8 desc_len;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302055} __packed;
2056
Sathya Perlaa4018012014-03-27 10:46:18 +05302057struct be_port_res_desc {
2058 struct be_res_desc_hdr hdr;
2059 u8 rsvd0;
2060 u8 flags;
2061 u8 link_num;
2062 u8 mc_type;
2063 u16 rsvd1;
2064
2065#define NV_TYPE_MASK 0x3 /* bits 0-1 */
2066#define NV_TYPE_DISABLED 1
2067#define NV_TYPE_VXLAN 3
2068#define SOCVID_SHIFT 2 /* Strip outer vlan */
2069#define RCVID_SHIFT 4 /* Report vlan */
2070 u8 nv_flags;
2071 u8 rsvd2;
2072 __le16 nv_port; /* vxlan/gre port */
2073 u32 rsvd3[19];
2074} __packed;
2075
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302076struct be_pcie_res_desc {
2077 struct be_res_desc_hdr hdr;
2078 u8 rsvd0;
2079 u8 flags;
2080 u16 rsvd1;
2081 u8 pf_num;
2082 u8 rsvd2;
2083 u32 rsvd3;
2084 u8 sriov_state;
2085 u8 pf_state;
2086 u8 pf_type;
2087 u8 rsvd4;
2088 u16 num_vfs;
2089 u16 rsvd5;
2090 u32 rsvd6[17];
2091} __packed;
2092
2093struct be_nic_res_desc {
2094 struct be_res_desc_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002095 u8 rsvd1;
Sathya Perlaa4018012014-03-27 10:46:18 +05302096
2097#define QUN_SHIFT 4 /* QoS is in absolute units */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002098 u8 flags;
2099 u8 vf_num;
2100 u8 rsvd2;
2101 u8 pf_num;
2102 u8 rsvd3;
2103 u16 unicast_mac_count;
2104 u8 rsvd4[6];
2105 u16 mcc_count;
2106 u16 vlan_count;
2107 u16 mcast_mac_count;
2108 u16 txq_count;
2109 u16 rq_count;
2110 u16 rssq_count;
2111 u16 lro_count;
2112 u16 cq_count;
2113 u16 toe_conn_count;
2114 u16 eq_count;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05302115 u16 vlan_id;
2116 u16 iface_count;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002117 u32 cap_flags;
2118 u8 link_param;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05302119 u8 rsvd6;
2120 u16 channel_id_param;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002121 u32 bw_min;
2122 u32 bw_max;
2123 u8 acpi_params;
2124 u8 wol_param;
2125 u16 rsvd7;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05302126 u16 tunnel_iface_count;
2127 u16 direct_tenant_iface_count;
2128 u32 rsvd8[6];
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302129} __packed;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002130
Vasundhara Volamf93f1602014-02-12 16:09:25 +05302131/************ Multi-Channel type ***********/
2132enum mc_type {
2133 MC_NONE = 0x01,
2134 UMC = 0x02,
2135 FLEX10 = 0x03,
2136 vNIC1 = 0x04,
2137 nPAR = 0x05,
2138 UFP = 0x06,
2139 vNIC2 = 0x07
2140};
2141
Vasundhara Volamf93f1602014-02-12 16:09:25 +05302142/* Is BE in a multi-channel mode */
2143static inline bool be_is_mc(struct be_adapter *adapter)
2144{
2145 return adapter->mc_type > MC_NONE;
2146}
2147
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002148struct be_cmd_req_get_func_config {
2149 struct be_cmd_req_hdr hdr;
2150};
2151
2152struct be_cmd_resp_get_func_config {
Kalesh AP28710c52013-04-28 22:21:13 +00002153 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002154 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302155 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002156};
2157
Vasundhara Volamf2858732015-03-04 00:44:33 -05002158enum {
2159 RESOURCE_LIMITS,
2160 RESOURCE_MODIFIABLE
2161};
2162
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002163struct be_cmd_req_get_profile_config {
2164 struct be_cmd_req_hdr hdr;
2165 u8 rsvd;
Vasundhara Volamf2858732015-03-04 00:44:33 -05002166#define ACTIVE_PROFILE_TYPE 0x2
2167#define QUERY_MODIFIABLE_FIELDS_TYPE BIT(3)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002168 u8 type;
2169 u16 rsvd1;
2170};
2171
2172struct be_cmd_resp_get_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302173 struct be_cmd_resp_hdr hdr;
Vasundhara Volamf2858732015-03-04 00:44:33 -05002174 __le16 desc_count;
2175 u16 rsvd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05302176 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Vasundhara Volama05f99d2013-04-21 23:28:17 +00002177};
2178
Vasundhara Volamf2858732015-03-04 00:44:33 -05002179#define FIELD_MODIFIABLE 0xFFFF
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00002180struct be_cmd_req_set_profile_config {
2181 struct be_cmd_req_hdr hdr;
2182 u32 rsvd;
2183 u32 desc_count;
Vasundhara Volambec84e62014-06-30 13:01:32 +05302184 u8 desc[2 * RESOURCE_DESC_SIZE_V1];
2185} __packed;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00002186
Vasundhara Volam542963b2014-01-15 13:23:33 +05302187struct be_cmd_req_get_active_profile {
2188 struct be_cmd_req_hdr hdr;
2189 u32 rsvd;
2190} __packed;
2191
2192struct be_cmd_resp_get_active_profile {
2193 struct be_cmd_resp_hdr hdr;
2194 u16 active_profile_id;
2195 u16 next_profile_id;
2196} __packed;
2197
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00002198struct be_cmd_enable_disable_vf {
2199 struct be_cmd_req_hdr hdr;
2200 u8 enable;
2201 u8 rsvd[3];
2202};
2203
Somnath Kotur68c45a22013-03-14 02:42:07 +00002204struct be_cmd_req_intr_set {
2205 struct be_cmd_req_hdr hdr;
2206 u8 intr_enabled;
2207 u8 rsvd[3];
2208};
2209
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002210static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
2211{
2212 return flags & adapter->cmd_privileges ? true : false;
2213}
2214
Sathya Perla4c876612013-02-03 20:30:11 +00002215/************** Get IFACE LIST *******************/
2216struct be_if_desc {
2217 u32 if_id;
2218 u32 cap_flags;
2219 u32 en_flags;
2220};
2221
2222struct be_cmd_req_get_iface_list {
2223 struct be_cmd_req_hdr hdr;
2224};
2225
2226struct be_cmd_resp_get_iface_list {
2227 struct be_cmd_req_hdr hdr;
2228 u32 if_cnt;
2229 struct be_if_desc if_desc;
2230};
2231
Suresh Reddybdce2ad2014-03-11 18:53:04 +05302232/*************** Set logical link ********************/
2233#define PLINK_TRACK_SHIFT 8
2234struct be_cmd_req_set_ll_link {
2235 struct be_cmd_req_hdr hdr;
2236 u32 link_config; /* Bit 0: UP_DOWN, Bit 9: PLINK */
2237};
2238
Sathya Perlaa4018012014-03-27 10:46:18 +05302239/************** Manage IFACE Filters *******************/
2240#define OP_CONVERT_NORMAL_TO_TUNNEL 0
2241#define OP_CONVERT_TUNNEL_TO_NORMAL 1
2242
2243struct be_cmd_req_manage_iface_filters {
2244 struct be_cmd_req_hdr hdr;
2245 u8 op;
2246 u8 rsvd0;
2247 u8 flags;
2248 u8 rsvd1;
2249 u32 tunnel_iface_id;
2250 u32 target_iface_id;
2251 u8 mac[6];
2252 u16 vlan_tag;
2253 u32 tenant_id;
2254 u32 filter_id;
2255 u32 cap_flags;
2256 u32 cap_control_flags;
2257} __packed;
2258
Joe Perches31886e82013-09-23 15:11:36 -07002259int be_pci_fnum_get(struct be_adapter *adapter);
2260int be_fw_wait_ready(struct be_adapter *adapter);
2261int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
2262 bool permanent, u32 if_handle, u32 pmac_id);
2263int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr, u32 if_id,
2264 u32 *pmac_id, u32 domain);
2265int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id,
2266 u32 domain);
2267int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
2268 u32 *if_handle, u32 domain);
2269int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle, u32 domain);
2270int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo);
2271int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
2272 struct be_queue_info *eq, bool no_delay,
2273 int num_cqe_dma_coalesce);
2274int be_cmd_mccq_create(struct be_adapter *adapter, struct be_queue_info *mccq,
2275 struct be_queue_info *cq);
2276int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo);
2277int be_cmd_rxq_create(struct be_adapter *adapter, struct be_queue_info *rxq,
2278 u16 cq_id, u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
2279int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
2280 int type);
2281int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q);
2282int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
2283 u8 *link_status, u32 dom);
2284int be_cmd_reset(struct be_adapter *adapter);
2285int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd);
2286int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
2287 struct be_dma_mem *nonemb_cmd);
Kalesh APe97e3cd2014-07-17 16:20:26 +05302288int be_cmd_get_fw_ver(struct be_adapter *adapter);
Sathya Perla2632baf2013-10-01 16:00:00 +05302289int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *, int num);
Joe Perches31886e82013-09-23 15:11:36 -07002290int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Vasundhara Volam435452a2015-03-20 06:28:23 -04002291 u32 num, u32 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002292int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
2293int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc);
2294int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc);
Kalesh APe97e3cd2014-07-17 16:20:26 +05302295int be_cmd_query_fw_cfg(struct be_adapter *adapter);
Joe Perches31886e82013-09-23 15:11:36 -07002296int be_cmd_reset_function(struct be_adapter *adapter);
2297int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002298 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey);
Joe Perches31886e82013-09-23 15:11:36 -07002299int be_process_mcc(struct be_adapter *adapter);
2300int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num, u8 beacon,
2301 u8 status, u8 state);
2302int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num,
2303 u32 *state);
Mark Leonarde36edd92014-09-12 17:39:18 +05302304int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2305 u8 page_num, u8 *data);
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302306int be_cmd_query_cable_type(struct be_adapter *adapter);
Vasundhara Volam21252372015-02-06 08:18:42 -05002307int be_cmd_query_sfp_info(struct be_adapter *adapter);
Joe Perches31886e82013-09-23 15:11:36 -07002308int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002309 u32 flash_oper, u32 flash_opcode, u32 img_offset,
2310 u32 buf_size);
Joe Perches31886e82013-09-23 15:11:36 -07002311int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2312 u32 data_size, u32 data_offset,
2313 const char *obj_name, u32 *data_written,
2314 u8 *change_status, u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002315int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Joe Perches31886e82013-09-23 15:11:36 -07002316 u32 data_size, u32 data_offset, const char *obj_name,
2317 u32 *data_read, u32 *eof, u8 *addn_status);
Kalesh APf0613382014-08-01 17:47:32 +05302318int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002319int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002320 u16 img_optype, u32 img_offset, u32 crc_offset);
Joe Perches31886e82013-09-23 15:11:36 -07002321int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2322 struct be_dma_mem *nonemb_cmd);
2323int be_cmd_fw_init(struct be_adapter *adapter);
2324int be_cmd_fw_clean(struct be_adapter *adapter);
2325void be_async_mcc_enable(struct be_adapter *adapter);
2326void be_async_mcc_disable(struct be_adapter *adapter);
2327int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2328 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2329 u64 pattern);
2330int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern, u32 byte_cnt,
2331 struct be_dma_mem *cmd);
2332int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2333 struct be_dma_mem *nonemb_cmd);
2334int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2335 u8 loopback_type, u8 enable);
2336int be_cmd_get_phy_info(struct be_adapter *adapter);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05302337int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate,
2338 u16 link_speed, u8 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002339void be_detect_error(struct be_adapter *adapter);
2340int be_cmd_get_die_temperature(struct be_adapter *adapter);
2341int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
2342int be_cmd_req_native_mode(struct be_adapter *adapter);
2343int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05302344int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Joe Perches31886e82013-09-23 15:11:36 -07002345int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2346 u32 domain);
2347int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2348 u32 vf_num);
2349int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302350 bool *pmac_id_active, u32 *pmac_id,
2351 u32 if_handle, u8 domain);
2352int be_cmd_get_active_mac(struct be_adapter *adapter, u32 pmac_id, u8 *mac,
2353 u32 if_handle, bool active, u32 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002354int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac);
2355int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array, u8 mac_count,
2356 u32 domain);
2357int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom);
2358int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid, u32 domain,
Kalesh APe7bcbd72015-05-06 05:30:32 -04002359 u16 intf_id, u16 hsw_mode, u8 spoofchk);
Joe Perches31886e82013-09-23 15:11:36 -07002360int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid, u32 domain,
Kalesh APe7bcbd72015-05-06 05:30:32 -04002361 u16 intf_id, u8 *mode, bool *spoofchk);
Joe Perches31886e82013-09-23 15:11:36 -07002362int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05302363int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level);
2364int be_cmd_get_fw_log_level(struct be_adapter *adapter);
Joe Perches31886e82013-09-23 15:11:36 -07002365int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2366 struct be_dma_mem *cmd);
2367int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2368 struct be_dma_mem *cmd,
2369 struct be_fat_conf_params *cfgs);
Joe Perches31886e82013-09-23 15:11:36 -07002370int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask);
2371int lancer_initiate_dump(struct be_adapter *adapter);
Kalesh APf0613382014-08-01 17:47:32 +05302372int lancer_delete_dump(struct be_adapter *adapter);
Joe Perches31886e82013-09-23 15:11:36 -07002373bool dump_present(struct be_adapter *adapter);
2374int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Vasundhara Volam21252372015-02-06 08:18:42 -05002375int be_cmd_query_port_name(struct be_adapter *adapter);
Sathya Perla92bf14a2013-08-27 16:57:32 +05302376int be_cmd_get_func_config(struct be_adapter *adapter,
2377 struct be_resources *res);
2378int be_cmd_get_profile_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05002379 struct be_resources *res, u8 query, u8 domain);
Vasundhara Volam542963b2014-01-15 13:23:33 +05302380int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile);
Joe Perches31886e82013-09-23 15:11:36 -07002381int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
2382 int vf_num);
2383int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
2384int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);
Suresh Reddybdce2ad2014-03-11 18:53:04 +05302385int be_cmd_set_logical_link_config(struct be_adapter *adapter,
2386 int link_state, u8 domain);
Sathya Perlaa4018012014-03-27 10:46:18 +05302387int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port);
2388int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op);
Vasundhara Volambec84e62014-06-30 13:01:32 +05302389int be_cmd_set_sriov_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05002390 struct be_resources res, u16 num_vfs,
2391 u16 num_vf_qs);