blob: e7e3842642024503acc6c8c9a30b7e62a4ccd057 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
27#include <linux/list_sort.h>
28#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
78 if (ring < 2){
79 *out_ring = &adev->vce.ring[ring];
80 } else {
81 DRM_ERROR("only two VCE rings are supported\n");
82 return -EINVAL;
83 }
84 break;
85 }
86 return 0;
87}
88
Christian König91acbeb2015-12-14 16:42:31 +010089static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
90 struct drm_amdgpu_cs_chunk_fence *fence_data)
91{
92 struct drm_gem_object *gobj;
93 uint32_t handle;
94
95 handle = fence_data->handle;
96 gobj = drm_gem_object_lookup(p->adev->ddev, p->filp,
97 fence_data->handle);
98 if (gobj == NULL)
99 return -EINVAL;
100
101 p->uf.bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
102 p->uf.offset = fence_data->offset;
103
Christian Königcc325d12016-02-08 11:08:35 +0100104 if (amdgpu_ttm_tt_get_usermm(p->uf.bo->tbo.ttm)) {
Christian König91acbeb2015-12-14 16:42:31 +0100105 drm_gem_object_unreference_unlocked(gobj);
106 return -EINVAL;
107 }
108
109 p->uf_entry.robj = amdgpu_bo_ref(p->uf.bo);
Christian König91acbeb2015-12-14 16:42:31 +0100110 p->uf_entry.priority = 0;
111 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
112 p->uf_entry.tv.shared = true;
113
114 drm_gem_object_unreference_unlocked(gobj);
115 return 0;
116}
117
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
119{
120 union drm_amdgpu_cs *cs = data;
121 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300122 uint64_t *chunk_array;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Dan Carpenter54313502015-09-25 14:36:55 +0300124 unsigned size;
125 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300126 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127
Dan Carpenter1d263472015-09-23 13:59:28 +0300128 if (cs->in.num_chunks == 0)
129 return 0;
130
131 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
132 if (!chunk_array)
133 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134
Christian König3cb485f2015-05-11 15:34:59 +0200135 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
136 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -EINVAL;
138 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200139 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300140
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200142 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 if (copy_from_user(chunk_array, chunk_array_user,
144 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300145 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100146 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 }
148
149 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800150 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300152 if (!p->chunks) {
153 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100154 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155 }
156
157 for (i = 0; i < p->nchunks; i++) {
158 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
159 struct drm_amdgpu_cs_chunk user_chunk;
160 uint32_t __user *cdata;
161
Arnd Bergmann028423b2015-10-07 09:41:27 +0200162 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400163 if (copy_from_user(&user_chunk, chunk_ptr,
164 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300165 ret = -EFAULT;
166 i--;
167 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169 p->chunks[i].chunk_id = user_chunk.chunk_id;
170 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171
172 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200173 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174
175 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
176 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300177 ret = -ENOMEM;
178 i--;
179 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 }
181 size *= sizeof(uint32_t);
182 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300183 ret = -EFAULT;
184 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
Christian König9a5e8fb2015-06-23 17:07:03 +0200187 switch (p->chunks[i].chunk_id) {
188 case AMDGPU_CHUNK_ID_IB:
189 p->num_ibs++;
190 break;
191
192 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100194 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300195 ret = -EINVAL;
196 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197 }
Christian König91acbeb2015-12-14 16:42:31 +0100198
199 ret = amdgpu_cs_user_fence_chunk(p, (void *)p->chunks[i].kdata);
200 if (ret)
201 goto free_partial_kdata;
202
Christian König9a5e8fb2015-06-23 17:07:03 +0200203 break;
204
Christian König2b48d322015-06-19 17:31:29 +0200205 case AMDGPU_CHUNK_ID_DEPENDENCIES:
206 break;
207
Christian König9a5e8fb2015-06-23 17:07:03 +0200208 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300209 ret = -EINVAL;
210 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400211 }
212 }
213
monk.liue60b3442015-07-17 18:39:25 +0800214
Christian Königb203dd92015-08-18 18:23:16 +0200215 p->ibs = kcalloc(p->num_ibs, sizeof(struct amdgpu_ib), GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300216 if (!p->ibs) {
217 ret = -ENOMEM;
218 goto free_all_kdata;
219 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400220
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300222 return 0;
223
224free_all_kdata:
225 i = p->nchunks - 1;
226free_partial_kdata:
227 for (; i >= 0; i--)
228 drm_free_large(p->chunks[i].kdata);
229 kfree(p->chunks);
Christian König2a7d9bd2015-12-18 20:33:52 +0100230put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300231 amdgpu_ctx_put(p->ctx);
232free_chunk:
233 kfree(chunk_array);
234
235 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400236}
237
238/* Returns how many bytes TTM can move per IB.
239 */
240static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
241{
242 u64 real_vram_size = adev->mc.real_vram_size;
243 u64 vram_usage = atomic64_read(&adev->vram_usage);
244
245 /* This function is based on the current VRAM usage.
246 *
247 * - If all of VRAM is free, allow relocating the number of bytes that
248 * is equal to 1/4 of the size of VRAM for this IB.
249
250 * - If more than one half of VRAM is occupied, only allow relocating
251 * 1 MB of data for this IB.
252 *
253 * - From 0 to one half of used VRAM, the threshold decreases
254 * linearly.
255 * __________________
256 * 1/4 of -|\ |
257 * VRAM | \ |
258 * | \ |
259 * | \ |
260 * | \ |
261 * | \ |
262 * | \ |
263 * | \________|1 MB
264 * |----------------|
265 * VRAM 0 % 100 %
266 * used used
267 *
268 * Note: It's a threshold, not a limit. The threshold must be crossed
269 * for buffer relocations to stop, so any buffer of an arbitrary size
270 * can be moved as long as the threshold isn't crossed before
271 * the relocation takes place. We don't want to disable buffer
272 * relocations completely.
273 *
274 * The idea is that buffers should be placed in VRAM at creation time
275 * and TTM should only do a minimum number of relocations during
276 * command submission. In practice, you need to submit at least
277 * a dozen IBs to move all buffers to VRAM if they are in GTT.
278 *
279 * Also, things can get pretty crazy under memory pressure and actual
280 * VRAM usage can change a lot, so playing safe even at 50% does
281 * consistently increase performance.
282 */
283
284 u64 half_vram = real_vram_size >> 1;
285 u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
286 u64 bytes_moved_threshold = half_free_vram >> 1;
287 return max(bytes_moved_threshold, 1024*1024ull);
288}
289
Christian Königf69f90a12015-12-21 19:47:42 +0100290int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200291 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400292{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400293 struct amdgpu_bo_list_entry *lobj;
Christian Königf69f90a12015-12-21 19:47:42 +0100294 u64 initial_bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400295 int r;
296
Christian Königa5b75052015-09-03 16:40:39 +0200297 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100298 struct amdgpu_bo *bo = lobj->robj;
Christian Königcc325d12016-02-08 11:08:35 +0100299 struct mm_struct *usermm;
Christian König36409d122015-12-21 20:31:35 +0100300 uint32_t domain;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301
Christian Königcc325d12016-02-08 11:08:35 +0100302 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
303 if (usermm && usermm != current->mm)
304 return -EPERM;
305
Christian König36409d122015-12-21 20:31:35 +0100306 if (bo->pin_count)
307 continue;
308
309 /* Avoid moving this one if we have moved too many buffers
310 * for this IB already.
311 *
312 * Note that this allows moving at least one buffer of
313 * any size, because it doesn't take the current "bo"
314 * into account. We don't want to disallow buffer moves
315 * completely.
316 */
317 if (p->bytes_moved <= p->bytes_moved_threshold)
Christian König1ea863f2015-12-18 22:13:12 +0100318 domain = bo->prefered_domains;
Christian König36409d122015-12-21 20:31:35 +0100319 else
Christian König1ea863f2015-12-18 22:13:12 +0100320 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100321
322 retry:
323 amdgpu_ttm_placement_from_domain(bo, domain);
324 initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved);
325 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
326 p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) -
327 initial_bytes_moved;
328
329 if (unlikely(r)) {
Christian König1ea863f2015-12-18 22:13:12 +0100330 if (r != -ERESTARTSYS && domain != bo->allowed_domains) {
331 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100332 goto retry;
333 }
334 return r;
335 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336 }
337 return 0;
338}
339
Christian König2a7d9bd2015-12-18 20:33:52 +0100340static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
341 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342{
343 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian Königa5b75052015-09-03 16:40:39 +0200344 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800345 bool need_mmap_lock = false;
Christian König636ce252015-12-18 21:26:47 +0100346 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400347
Christian König2a7d9bd2015-12-18 20:33:52 +0100348 INIT_LIST_HEAD(&p->validated);
349
350 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800351 if (p->bo_list) {
352 need_mmap_lock = p->bo_list->has_userptr;
Christian König636ce252015-12-18 21:26:47 +0100353 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800354 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400355
Christian König3c0eea62015-12-11 14:39:05 +0100356 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100357 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400358
Christian König91acbeb2015-12-14 16:42:31 +0100359 if (p->uf.bo)
360 list_add(&p->uf_entry.tv.head, &p->validated);
361
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362 if (need_mmap_lock)
363 down_read(&current->mm->mmap_sem);
364
Christian Königa5b75052015-09-03 16:40:39 +0200365 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates);
366 if (unlikely(r != 0))
367 goto error_reserve;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400368
Christian Königee1782c2015-12-11 21:01:23 +0100369 amdgpu_vm_get_pt_bos(&fpriv->vm, &duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100370
Christian Königf69f90a12015-12-21 19:47:42 +0100371 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
372 p->bytes_moved = 0;
373
374 r = amdgpu_cs_list_validate(p, &duplicates);
Christian Königa5b75052015-09-03 16:40:39 +0200375 if (r)
376 goto error_validate;
377
Christian Königf69f90a12015-12-21 19:47:42 +0100378 r = amdgpu_cs_list_validate(p, &p->validated);
Christian Königa8480302016-01-05 16:03:39 +0100379 if (r)
380 goto error_validate;
381
382 if (p->bo_list) {
383 struct amdgpu_vm *vm = &fpriv->vm;
384 unsigned i;
385
386 for (i = 0; i < p->bo_list->num_entries; i++) {
387 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
388
389 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
390 }
391 }
Christian Königa5b75052015-09-03 16:40:39 +0200392
393error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100394 if (r) {
395 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200396 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100397 }
Christian Königa5b75052015-09-03 16:40:39 +0200398
399error_reserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400400 if (need_mmap_lock)
401 up_read(&current->mm->mmap_sem);
402
403 return r;
404}
405
406static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
407{
408 struct amdgpu_bo_list_entry *e;
409 int r;
410
411 list_for_each_entry(e, &p->validated, tv.head) {
412 struct reservation_object *resv = e->robj->tbo.resv;
413 r = amdgpu_sync_resv(p->adev, &p->ibs[0].sync, resv, p->filp);
414
415 if (r)
416 return r;
417 }
418 return 0;
419}
420
421static int cmp_size_smaller_first(void *priv, struct list_head *a,
422 struct list_head *b)
423{
424 struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
425 struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
426
427 /* Sort A before B if A is smaller. */
428 return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
429}
430
Christian König984810f2015-11-14 21:05:35 +0100431/**
432 * cs_parser_fini() - clean parser states
433 * @parser: parser structure holding parsing context.
434 * @error: error number
435 *
436 * If error is set than unvalidate buffer, otherwise just free memory
437 * used by parsing context.
438 **/
439static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800440{
Christian Königeceb8a12016-01-11 15:35:21 +0100441 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100442 unsigned i;
443
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400444 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500445 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
446
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400447 /* Sort the buffer list from the smallest to largest buffer,
448 * which affects the order of buffers in the LRU list.
449 * This assures that the smallest buffers are added first
450 * to the LRU list, so they are likely to be later evicted
451 * first, instead of large buffers whose eviction is more
452 * expensive.
453 *
454 * This slightly lowers the number of bytes moved by TTM
455 * per frame under memory pressure.
456 */
457 list_sort(NULL, &parser->validated, cmp_size_smaller_first);
458
459 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100460 &parser->validated,
461 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400462 } else if (backoff) {
463 ttm_eu_backoff_reservation(&parser->ticket,
464 &parser->validated);
465 }
Christian König984810f2015-11-14 21:05:35 +0100466 fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100467
Christian König3cb485f2015-05-11 15:34:59 +0200468 if (parser->ctx)
469 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800470 if (parser->bo_list)
471 amdgpu_bo_list_put(parser->bo_list);
472
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400473 for (i = 0; i < parser->nchunks; i++)
474 drm_free_large(parser->chunks[i].kdata);
475 kfree(parser->chunks);
Christian Könige4a58a22015-11-05 17:00:25 +0100476 if (parser->ibs)
477 for (i = 0; i < parser->num_ibs; i++)
478 amdgpu_ib_free(parser->adev, &parser->ibs[i]);
479 kfree(parser->ibs);
Christian König91acbeb2015-12-14 16:42:31 +0100480 amdgpu_bo_unref(&parser->uf.bo);
481 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482}
483
484static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
485 struct amdgpu_vm *vm)
486{
487 struct amdgpu_device *adev = p->adev;
488 struct amdgpu_bo_va *bo_va;
489 struct amdgpu_bo *bo;
490 int i, r;
491
492 r = amdgpu_vm_update_page_directory(adev, vm);
493 if (r)
494 return r;
495
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200496 r = amdgpu_sync_fence(adev, &p->ibs[0].sync, vm->page_directory_fence);
497 if (r)
498 return r;
499
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500 r = amdgpu_vm_clear_freed(adev, vm);
501 if (r)
502 return r;
503
504 if (p->bo_list) {
505 for (i = 0; i < p->bo_list->num_entries; i++) {
Christian König91e1a522015-07-06 22:06:40 +0200506 struct fence *f;
507
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400508 /* ignore duplicates */
509 bo = p->bo_list->array[i].robj;
510 if (!bo)
511 continue;
512
513 bo_va = p->bo_list->array[i].bo_va;
514 if (bo_va == NULL)
515 continue;
516
517 r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
518 if (r)
519 return r;
520
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800521 f = bo_va->last_pt_update;
Christian König91e1a522015-07-06 22:06:40 +0200522 r = amdgpu_sync_fence(adev, &p->ibs[0].sync, f);
523 if (r)
524 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 }
Christian Königb495bd32015-09-10 14:00:35 +0200526
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527 }
528
Christian Königb495bd32015-09-10 14:00:35 +0200529 r = amdgpu_vm_clear_invalids(adev, vm, &p->ibs[0].sync);
530
531 if (amdgpu_vm_debug && p->bo_list) {
532 /* Invalidate all BOs to test for userspace bugs */
533 for (i = 0; i < p->bo_list->num_entries; i++) {
534 /* ignore duplicates */
535 bo = p->bo_list->array[i].robj;
536 if (!bo)
537 continue;
538
539 amdgpu_vm_bo_invalidate(adev, bo);
540 }
541 }
542
543 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544}
545
546static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
547 struct amdgpu_cs_parser *parser)
548{
549 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
550 struct amdgpu_vm *vm = &fpriv->vm;
551 struct amdgpu_ring *ring;
552 int i, r;
553
554 if (parser->num_ibs == 0)
555 return 0;
556
557 /* Only for UVD/VCE VM emulation */
558 for (i = 0; i < parser->num_ibs; i++) {
559 ring = parser->ibs[i].ring;
560 if (ring->funcs->parse_cs) {
561 r = amdgpu_ring_parse_cs(ring, parser, i);
562 if (r)
563 return r;
564 }
565 }
566
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400567 r = amdgpu_bo_vm_update_pte(parser, vm);
Christian König984810f2015-11-14 21:05:35 +0100568 if (!r)
569 amdgpu_cs_sync_rings(parser);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571 return r;
572}
573
574static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
575{
576 if (r == -EDEADLK) {
577 r = amdgpu_gpu_reset(adev);
578 if (!r)
579 r = -EAGAIN;
580 }
581 return r;
582}
583
584static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
585 struct amdgpu_cs_parser *parser)
586{
587 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
588 struct amdgpu_vm *vm = &fpriv->vm;
589 int i, j;
590 int r;
591
592 for (i = 0, j = 0; i < parser->nchunks && j < parser->num_ibs; i++) {
593 struct amdgpu_cs_chunk *chunk;
594 struct amdgpu_ib *ib;
595 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400597
598 chunk = &parser->chunks[i];
599 ib = &parser->ibs[j];
600 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
601
602 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
603 continue;
604
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400605 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
606 chunk_ib->ip_instance, chunk_ib->ring,
607 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200608 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610
611 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200612 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200613 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200614 uint64_t offset;
615 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200616
Christian König4802ce12015-06-10 17:20:11 +0200617 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
618 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200619 if (!aobj) {
620 DRM_ERROR("IB va_start is invalid\n");
621 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622 }
623
Christian König4802ce12015-06-10 17:20:11 +0200624 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
625 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
626 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
627 return -EINVAL;
628 }
629
Marek Olšák3ccec532015-06-02 17:44:49 +0200630 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200631 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400632 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633 return r;
634 }
635
Christian König4802ce12015-06-10 17:20:11 +0200636 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
637 kptr += chunk_ib->va_start - offset;
638
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400639 r = amdgpu_ib_get(ring, NULL, chunk_ib->ib_bytes, ib);
640 if (r) {
641 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400642 return r;
643 }
644
645 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
646 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400647 } else {
648 r = amdgpu_ib_get(ring, vm, 0, ib);
649 if (r) {
650 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400651 return r;
652 }
653
654 ib->gpu_addr = chunk_ib->va_start;
655 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400656
Marek Olšák3ccec532015-06-02 17:44:49 +0200657 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800658 ib->flags = chunk_ib->flags;
Christian König3cb485f2015-05-11 15:34:59 +0200659 ib->ctx = parser->ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400660 j++;
661 }
662
663 if (!parser->num_ibs)
664 return 0;
665
666 /* add GDS resources to first IB */
667 if (parser->bo_list) {
668 struct amdgpu_bo *gds = parser->bo_list->gds_obj;
669 struct amdgpu_bo *gws = parser->bo_list->gws_obj;
670 struct amdgpu_bo *oa = parser->bo_list->oa_obj;
671 struct amdgpu_ib *ib = &parser->ibs[0];
672
673 if (gds) {
674 ib->gds_base = amdgpu_bo_gpu_offset(gds);
675 ib->gds_size = amdgpu_bo_size(gds);
676 }
677 if (gws) {
678 ib->gws_base = amdgpu_bo_gpu_offset(gws);
679 ib->gws_size = amdgpu_bo_size(gws);
680 }
681 if (oa) {
682 ib->oa_base = amdgpu_bo_gpu_offset(oa);
683 ib->oa_size = amdgpu_bo_size(oa);
684 }
685 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686 /* wrap the last IB with user fence */
687 if (parser->uf.bo) {
688 struct amdgpu_ib *ib = &parser->ibs[parser->num_ibs - 1];
689
690 /* UVD & VCE fw doesn't support user fences */
691 if (ib->ring->type == AMDGPU_RING_TYPE_UVD ||
692 ib->ring->type == AMDGPU_RING_TYPE_VCE)
693 return -EINVAL;
694
695 ib->user = &parser->uf;
696 }
697
698 return 0;
699}
700
Christian König2b48d322015-06-19 17:31:29 +0200701static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
702 struct amdgpu_cs_parser *p)
703{
Christian König76a1ea62015-07-06 19:42:10 +0200704 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200705 struct amdgpu_ib *ib;
706 int i, j, r;
707
708 if (!p->num_ibs)
709 return 0;
710
711 /* Add dependencies to first IB */
712 ib = &p->ibs[0];
713 for (i = 0; i < p->nchunks; ++i) {
714 struct drm_amdgpu_cs_chunk_dep *deps;
715 struct amdgpu_cs_chunk *chunk;
716 unsigned num_deps;
717
718 chunk = &p->chunks[i];
719
720 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
721 continue;
722
723 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
724 num_deps = chunk->length_dw * 4 /
725 sizeof(struct drm_amdgpu_cs_chunk_dep);
726
727 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200728 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200729 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200730 struct fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200731
732 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
733 deps[j].ip_instance,
734 deps[j].ring, &ring);
735 if (r)
736 return r;
737
Christian König76a1ea62015-07-06 19:42:10 +0200738 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
739 if (ctx == NULL)
740 return -EINVAL;
741
Christian König21c16bf2015-07-07 17:24:49 +0200742 fence = amdgpu_ctx_get_fence(ctx, ring,
743 deps[j].handle);
744 if (IS_ERR(fence)) {
745 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200746 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200747 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200748
749 } else if (fence) {
750 r = amdgpu_sync_fence(adev, &ib->sync, fence);
751 fence_put(fence);
752 amdgpu_ctx_put(ctx);
753 if (r)
754 return r;
Christian König76a1ea62015-07-06 19:42:10 +0200755 }
Christian König2b48d322015-06-19 17:31:29 +0200756 }
757 }
758
759 return 0;
760}
761
Junwei Zhang4c7eb912015-09-09 09:05:55 +0800762static int amdgpu_cs_free_job(struct amdgpu_job *job)
Chunming Zhoubb977d32015-08-18 15:16:40 +0800763{
764 int i;
Junwei Zhang4c7eb912015-09-09 09:05:55 +0800765 if (job->ibs)
766 for (i = 0; i < job->num_ibs; i++)
767 amdgpu_ib_free(job->adev, &job->ibs[i]);
768 kfree(job->ibs);
769 if (job->uf.bo)
Christian Königf3f17692015-12-03 19:55:52 +0100770 amdgpu_bo_unref(&job->uf.bo);
Chunming Zhoubb977d32015-08-18 15:16:40 +0800771 return 0;
772}
773
Christian Königcd75dc62016-01-31 11:30:55 +0100774static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
775 union drm_amdgpu_cs *cs)
776{
777 struct amdgpu_ring * ring = p->ibs->ring;
778 struct amd_sched_fence *fence;
779 struct amdgpu_job *job;
780
781 job = kzalloc(sizeof(struct amdgpu_job), GFP_KERNEL);
782 if (!job)
783 return -ENOMEM;
784
785 job->base.sched = &ring->sched;
786 job->base.s_entity = &p->ctx->rings[ring->idx].entity;
787 job->adev = p->adev;
788 job->owner = p->filp;
789 job->free_job = amdgpu_cs_free_job;
790
791 job->ibs = p->ibs;
792 job->num_ibs = p->num_ibs;
793 p->ibs = NULL;
794 p->num_ibs = 0;
795
796 if (job->ibs[job->num_ibs - 1].user) {
797 job->uf = p->uf;
798 job->ibs[job->num_ibs - 1].user = &job->uf;
799 p->uf.bo = NULL;
800 }
801
802 fence = amd_sched_fence_create(job->base.s_entity, p->filp);
803 if (!fence) {
804 amdgpu_cs_free_job(job);
805 kfree(job);
806 return -ENOMEM;
807 }
808
809 job->base.s_fence = fence;
810 p->fence = fence_get(&fence->base);
811
812 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring,
813 &fence->base);
814 job->ibs[job->num_ibs - 1].sequence = cs->out.handle;
815
816 trace_amdgpu_cs_ioctl(job);
817 amd_sched_entity_push_job(&job->base);
818
819 return 0;
820}
821
Chunming Zhou049fc522015-07-21 14:36:51 +0800822int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
823{
824 struct amdgpu_device *adev = dev->dev_private;
825 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +0100826 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +0200827 bool reserved_buffers = false;
828 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +0800829
Christian König0c418f12015-09-01 15:13:53 +0200830 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +0800831 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +0800832
Christian König7e52a812015-11-04 15:44:39 +0100833 parser.adev = adev;
834 parser.filp = filp;
835
836 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400837 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +0800838 DRM_ERROR("Failed to initialize parser !\n");
Christian König7e52a812015-11-04 15:44:39 +0100839 amdgpu_cs_parser_fini(&parser, r, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400840 r = amdgpu_cs_handle_lockup(adev, r);
841 return r;
842 }
Christian König2a7d9bd2015-12-18 20:33:52 +0100843 r = amdgpu_cs_parser_bos(&parser, data);
Christian König26a69802015-08-18 21:09:33 +0200844 if (r == -ENOMEM)
845 DRM_ERROR("Not enough memory for command submission!\n");
846 else if (r && r != -ERESTARTSYS)
847 DRM_ERROR("Failed to process the buffer list %d!\n", r);
848 else if (!r) {
849 reserved_buffers = true;
Christian König7e52a812015-11-04 15:44:39 +0100850 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200851 }
852
853 if (!r) {
Christian König7e52a812015-11-04 15:44:39 +0100854 r = amdgpu_cs_dependencies(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200855 if (r)
856 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
857 }
858
859 if (r)
860 goto out;
861
Christian König7e52a812015-11-04 15:44:39 +0100862 for (i = 0; i < parser.num_ibs; i++)
863 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +0200864
Christian König7e52a812015-11-04 15:44:39 +0100865 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +0800866 if (r)
867 goto out;
868
Christian Königcd75dc62016-01-31 11:30:55 +0100869 if (parser.num_ibs)
870 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400872out:
Christian König7e52a812015-11-04 15:44:39 +0100873 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874 r = amdgpu_cs_handle_lockup(adev, r);
875 return r;
876}
877
878/**
879 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
880 *
881 * @dev: drm device
882 * @data: data from userspace
883 * @filp: file private
884 *
885 * Wait for the command submission identified by handle to finish.
886 */
887int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
888 struct drm_file *filp)
889{
890 union drm_amdgpu_wait_cs *wait = data;
891 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +0200893 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800894 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200895 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400896 long r;
897
Christian König21c16bf2015-07-07 17:24:49 +0200898 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
899 wait->in.ring, &ring);
900 if (r)
901 return r;
902
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800903 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
904 if (ctx == NULL)
905 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +0800906
907 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
908 if (IS_ERR(fence))
909 r = PTR_ERR(fence);
910 else if (fence) {
911 r = fence_wait_timeout(fence, true, timeout);
912 fence_put(fence);
913 } else
Christian König21c16bf2015-07-07 17:24:49 +0200914 r = 1;
915
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800916 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400917 if (r < 0)
918 return r;
919
920 memset(wait, 0, sizeof(*wait));
921 wait->out.status = (r == 0);
922
923 return 0;
924}
925
926/**
927 * amdgpu_cs_find_bo_va - find bo_va for VM address
928 *
929 * @parser: command submission parser context
930 * @addr: VM address
931 * @bo: resulting BO of the mapping found
932 *
933 * Search the buffer objects in the command submission context for a certain
934 * virtual memory address. Returns allocation structure when found, NULL
935 * otherwise.
936 */
937struct amdgpu_bo_va_mapping *
938amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
939 uint64_t addr, struct amdgpu_bo **bo)
940{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400941 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +0100942 unsigned i;
943
944 if (!parser->bo_list)
945 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946
947 addr /= AMDGPU_GPU_PAGE_SIZE;
948
Christian König15486fd22015-12-22 16:06:12 +0100949 for (i = 0; i < parser->bo_list->num_entries; i++) {
950 struct amdgpu_bo_list_entry *lobj;
951
952 lobj = &parser->bo_list->array[i];
953 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954 continue;
955
Christian König15486fd22015-12-22 16:06:12 +0100956 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +0200957 if (mapping->it.start > addr ||
958 addr > mapping->it.last)
959 continue;
960
Christian König15486fd22015-12-22 16:06:12 +0100961 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +0200962 return mapping;
963 }
964
Christian König15486fd22015-12-22 16:06:12 +0100965 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966 if (mapping->it.start > addr ||
967 addr > mapping->it.last)
968 continue;
969
Christian König15486fd22015-12-22 16:06:12 +0100970 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971 return mapping;
972 }
973 }
974
975 return NULL;
976}