blob: bf7f02743419bf18531026a5f745128ce874c6ad [file] [log] [blame]
Thierry Redingedec4af2012-11-15 21:28:23 +00001/*
2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
11#include <linux/debugfs.h>
12#include <linux/gpio.h>
Thierry Redingac24c222012-11-23 15:14:00 +010013#include <linux/hdmi.h>
Thierry Redingedec4af2012-11-15 21:28:23 +000014#include <linux/module.h>
15#include <linux/of.h>
16#include <linux/platform_device.h>
17#include <linux/regulator/consumer.h>
Prashant Gaikwad61fd2902013-01-11 13:16:26 +053018#include <linux/clk/tegra.h>
Thierry Redingedec4af2012-11-15 21:28:23 +000019
Thierry Redingac24c222012-11-23 15:14:00 +010020#include <drm/drm_edid.h>
21
Thierry Redingedec4af2012-11-15 21:28:23 +000022#include "hdmi.h"
23#include "drm.h"
24#include "dc.h"
Terje Bergstrom692e6d72013-03-22 16:34:07 +020025#include "host1x_client.h"
Thierry Redingedec4af2012-11-15 21:28:23 +000026
27struct tegra_hdmi {
28 struct host1x_client client;
29 struct tegra_output output;
30 struct device *dev;
31
32 struct regulator *vdd;
33 struct regulator *pll;
34
35 void __iomem *regs;
36 unsigned int irq;
37
38 struct clk *clk_parent;
39 struct clk *clk;
40
41 unsigned int audio_source;
42 unsigned int audio_freq;
43 bool stereo;
44 bool dvi;
45
46 struct drm_info_list *debugfs_files;
47 struct drm_minor *minor;
48 struct dentry *debugfs;
49};
50
51static inline struct tegra_hdmi *
52host1x_client_to_hdmi(struct host1x_client *client)
53{
54 return container_of(client, struct tegra_hdmi, client);
55}
56
57static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
58{
59 return container_of(output, struct tegra_hdmi, output);
60}
61
62#define HDMI_AUDIOCLK_FREQ 216000000
63#define HDMI_REKEY_DEFAULT 56
64
65enum {
66 AUTO = 0,
67 SPDIF,
68 HDA,
69};
70
71static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
72 unsigned long reg)
73{
74 return readl(hdmi->regs + (reg << 2));
75}
76
77static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
78 unsigned long reg)
79{
80 writel(val, hdmi->regs + (reg << 2));
81}
82
83struct tegra_hdmi_audio_config {
84 unsigned int pclk;
85 unsigned int n;
86 unsigned int cts;
87 unsigned int aval;
88};
89
90static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
91 { 25200000, 4096, 25200, 24000 },
92 { 27000000, 4096, 27000, 24000 },
93 { 74250000, 4096, 74250, 24000 },
94 { 148500000, 4096, 148500, 24000 },
95 { 0, 0, 0, 0 },
96};
97
98static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
99 { 25200000, 5880, 26250, 25000 },
100 { 27000000, 5880, 28125, 25000 },
101 { 74250000, 4704, 61875, 20000 },
102 { 148500000, 4704, 123750, 20000 },
103 { 0, 0, 0, 0 },
104};
105
106static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
107 { 25200000, 6144, 25200, 24000 },
108 { 27000000, 6144, 27000, 24000 },
109 { 74250000, 6144, 74250, 24000 },
110 { 148500000, 6144, 148500, 24000 },
111 { 0, 0, 0, 0 },
112};
113
114static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
115 { 25200000, 11760, 26250, 25000 },
116 { 27000000, 11760, 28125, 25000 },
117 { 74250000, 9408, 61875, 20000 },
118 { 148500000, 9408, 123750, 20000 },
119 { 0, 0, 0, 0 },
120};
121
122static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
123 { 25200000, 12288, 25200, 24000 },
124 { 27000000, 12288, 27000, 24000 },
125 { 74250000, 12288, 74250, 24000 },
126 { 148500000, 12288, 148500, 24000 },
127 { 0, 0, 0, 0 },
128};
129
130static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
131 { 25200000, 23520, 26250, 25000 },
132 { 27000000, 23520, 28125, 25000 },
133 { 74250000, 18816, 61875, 20000 },
134 { 148500000, 18816, 123750, 20000 },
135 { 0, 0, 0, 0 },
136};
137
138static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
139 { 25200000, 24576, 25200, 24000 },
140 { 27000000, 24576, 27000, 24000 },
141 { 74250000, 24576, 74250, 24000 },
142 { 148500000, 24576, 148500, 24000 },
143 { 0, 0, 0, 0 },
144};
145
146struct tmds_config {
147 unsigned int pclk;
148 u32 pll0;
149 u32 pll1;
150 u32 pe_current;
151 u32 drive_current;
152};
153
154static const struct tmds_config tegra2_tmds_config[] = {
Lucas Stachfa416dd2012-12-19 21:38:55 +0000155 { /* slow pixel clock modes */
Thierry Redingedec4af2012-11-15 21:28:23 +0000156 .pclk = 27000000,
157 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
158 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
159 SOR_PLL_TX_REG_LOAD(3),
160 .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
161 .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
162 PE_CURRENT1(PE_CURRENT_0_0_mA) |
163 PE_CURRENT2(PE_CURRENT_0_0_mA) |
164 PE_CURRENT3(PE_CURRENT_0_0_mA),
165 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
166 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
167 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
168 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
Lucas Stachfa416dd2012-12-19 21:38:55 +0000169 },
170 { /* high pixel clock modes */
Thierry Redingedec4af2012-11-15 21:28:23 +0000171 .pclk = UINT_MAX,
172 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
173 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
174 SOR_PLL_TX_REG_LOAD(3),
175 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
176 .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
177 PE_CURRENT1(PE_CURRENT_6_0_mA) |
178 PE_CURRENT2(PE_CURRENT_6_0_mA) |
179 PE_CURRENT3(PE_CURRENT_6_0_mA),
180 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
181 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
182 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
183 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
184 },
185};
186
187static const struct tmds_config tegra3_tmds_config[] = {
188 { /* 480p modes */
189 .pclk = 27000000,
190 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
191 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
192 SOR_PLL_TX_REG_LOAD(0),
193 .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
194 .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
195 PE_CURRENT1(PE_CURRENT_0_0_mA) |
196 PE_CURRENT2(PE_CURRENT_0_0_mA) |
197 PE_CURRENT3(PE_CURRENT_0_0_mA),
198 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
199 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
200 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
201 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
202 }, { /* 720p modes */
203 .pclk = 74250000,
204 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
205 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
206 SOR_PLL_TX_REG_LOAD(0),
207 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
208 .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
209 PE_CURRENT1(PE_CURRENT_5_0_mA) |
210 PE_CURRENT2(PE_CURRENT_5_0_mA) |
211 PE_CURRENT3(PE_CURRENT_5_0_mA),
212 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
213 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
214 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
215 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
216 }, { /* 1080p modes */
217 .pclk = UINT_MAX,
218 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
219 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
220 SOR_PLL_TX_REG_LOAD(0),
221 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
222 .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
223 PE_CURRENT1(PE_CURRENT_5_0_mA) |
224 PE_CURRENT2(PE_CURRENT_5_0_mA) |
225 PE_CURRENT3(PE_CURRENT_5_0_mA),
226 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
227 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
228 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
229 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
230 },
231};
232
233static const struct tegra_hdmi_audio_config *
234tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
235{
236 const struct tegra_hdmi_audio_config *table;
237
238 switch (audio_freq) {
239 case 32000:
240 table = tegra_hdmi_audio_32k;
241 break;
242
243 case 44100:
244 table = tegra_hdmi_audio_44_1k;
245 break;
246
247 case 48000:
248 table = tegra_hdmi_audio_48k;
249 break;
250
251 case 88200:
252 table = tegra_hdmi_audio_88_2k;
253 break;
254
255 case 96000:
256 table = tegra_hdmi_audio_96k;
257 break;
258
259 case 176400:
260 table = tegra_hdmi_audio_176_4k;
261 break;
262
263 case 192000:
264 table = tegra_hdmi_audio_192k;
265 break;
266
267 default:
268 return NULL;
269 }
270
271 while (table->pclk) {
272 if (table->pclk == pclk)
273 return table;
274
275 table++;
276 }
277
278 return NULL;
279}
280
281static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
282{
283 const unsigned int freqs[] = {
284 32000, 44100, 48000, 88200, 96000, 176400, 192000
285 };
286 unsigned int i;
287
288 for (i = 0; i < ARRAY_SIZE(freqs); i++) {
289 unsigned int f = freqs[i];
290 unsigned int eight_half;
291 unsigned long value;
292 unsigned int delta;
293
294 if (f > 96000)
295 delta = 2;
296 else if (f > 480000)
297 delta = 6;
298 else
299 delta = 9;
300
301 eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
302 value = AUDIO_FS_LOW(eight_half - delta) |
303 AUDIO_FS_HIGH(eight_half + delta);
304 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
305 }
306}
307
308static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
309{
310 struct device_node *node = hdmi->dev->of_node;
311 const struct tegra_hdmi_audio_config *config;
312 unsigned int offset = 0;
313 unsigned long value;
314
315 switch (hdmi->audio_source) {
316 case HDA:
317 value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
318 break;
319
320 case SPDIF:
321 value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
322 break;
323
324 default:
325 value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
326 break;
327 }
328
329 if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
330 value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
331 AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
332 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
333 } else {
334 value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
335 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
336
337 value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
338 AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
339 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
340 }
341
342 config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
343 if (!config) {
344 dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
345 hdmi->audio_freq, pclk);
346 return -EINVAL;
347 }
348
349 tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
350
351 value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
352 AUDIO_N_VALUE(config->n - 1);
353 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
354
355 tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
356 HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
357
358 value = ACR_SUBPACK_CTS(config->cts);
359 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
360
361 value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
362 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
363
364 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
365 value &= ~AUDIO_N_RESETF;
366 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
367
368 if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
369 switch (hdmi->audio_freq) {
370 case 32000:
371 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
372 break;
373
374 case 44100:
375 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
376 break;
377
378 case 48000:
379 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
380 break;
381
382 case 88200:
383 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
384 break;
385
386 case 96000:
387 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
388 break;
389
390 case 176400:
391 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
392 break;
393
394 case 192000:
395 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
396 break;
397 }
398
399 tegra_hdmi_writel(hdmi, config->aval, offset);
400 }
401
402 tegra_hdmi_setup_audio_fs_tables(hdmi);
403
404 return 0;
405}
406
Thierry Redingac24c222012-11-23 15:14:00 +0100407static inline unsigned long tegra_hdmi_subpack(const u8 *ptr, size_t size)
Thierry Redingedec4af2012-11-15 21:28:23 +0000408{
Thierry Redingac24c222012-11-23 15:14:00 +0100409 unsigned long value = 0;
Thierry Redingedec4af2012-11-15 21:28:23 +0000410 size_t i;
Thierry Redingedec4af2012-11-15 21:28:23 +0000411
Thierry Redingac24c222012-11-23 15:14:00 +0100412 for (i = size; i > 0; i--)
413 value = (value << 8) | ptr[i - 1];
Thierry Redingedec4af2012-11-15 21:28:23 +0000414
Thierry Redingac24c222012-11-23 15:14:00 +0100415 return value;
416}
Thierry Redingedec4af2012-11-15 21:28:23 +0000417
Thierry Redingac24c222012-11-23 15:14:00 +0100418static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
419 size_t size)
420{
421 const u8 *ptr = data;
422 unsigned long offset;
423 unsigned long value;
424 size_t i, j;
Thierry Redingedec4af2012-11-15 21:28:23 +0000425
Thierry Redingac24c222012-11-23 15:14:00 +0100426 switch (ptr[0]) {
427 case HDMI_INFOFRAME_TYPE_AVI:
428 offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
429 break;
430
431 case HDMI_INFOFRAME_TYPE_AUDIO:
432 offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
433 break;
434
435 case HDMI_INFOFRAME_TYPE_VENDOR:
436 offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
437 break;
438
439 default:
440 dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
441 ptr[0]);
442 return;
443 }
444
445 value = INFOFRAME_HEADER_TYPE(ptr[0]) |
446 INFOFRAME_HEADER_VERSION(ptr[1]) |
447 INFOFRAME_HEADER_LEN(ptr[2]);
Thierry Redingedec4af2012-11-15 21:28:23 +0000448 tegra_hdmi_writel(hdmi, value, offset);
Thierry Redingac24c222012-11-23 15:14:00 +0100449 offset++;
Thierry Redingedec4af2012-11-15 21:28:23 +0000450
Thierry Redingac24c222012-11-23 15:14:00 +0100451 /*
452 * Each subpack contains 7 bytes, divided into:
453 * - subpack_low: bytes 0 - 3
454 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
Thierry Redingedec4af2012-11-15 21:28:23 +0000455 */
Thierry Redingac24c222012-11-23 15:14:00 +0100456 for (i = 3, j = 0; i < size; i += 7, j += 8) {
457 size_t rem = size - i, num = min_t(size_t, rem, 4);
Thierry Redingedec4af2012-11-15 21:28:23 +0000458
Thierry Redingac24c222012-11-23 15:14:00 +0100459 value = tegra_hdmi_subpack(&ptr[i], num);
460 tegra_hdmi_writel(hdmi, value, offset++);
Thierry Redingedec4af2012-11-15 21:28:23 +0000461
Thierry Redingac24c222012-11-23 15:14:00 +0100462 num = min_t(size_t, rem - num, 3);
Thierry Redingedec4af2012-11-15 21:28:23 +0000463
Thierry Redingac24c222012-11-23 15:14:00 +0100464 value = tegra_hdmi_subpack(&ptr[i + 4], num);
465 tegra_hdmi_writel(hdmi, value, offset++);
Thierry Redingedec4af2012-11-15 21:28:23 +0000466 }
467}
468
469static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
470 struct drm_display_mode *mode)
471{
472 struct hdmi_avi_infoframe frame;
Thierry Redingac24c222012-11-23 15:14:00 +0100473 u8 buffer[17];
474 ssize_t err;
Thierry Redingedec4af2012-11-15 21:28:23 +0000475
476 if (hdmi->dvi) {
477 tegra_hdmi_writel(hdmi, 0,
478 HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
479 return;
480 }
481
Thierry Redingac24c222012-11-23 15:14:00 +0100482 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
483 if (err < 0) {
484 dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
485 return;
Thierry Redingedec4af2012-11-15 21:28:23 +0000486 }
487
Thierry Redingac24c222012-11-23 15:14:00 +0100488 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
489 if (err < 0) {
490 dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
491 return;
492 }
493
494 tegra_hdmi_write_infopack(hdmi, buffer, err);
Thierry Redingedec4af2012-11-15 21:28:23 +0000495
496 tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
497 HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
498}
499
500static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
501{
502 struct hdmi_audio_infoframe frame;
Thierry Redingac24c222012-11-23 15:14:00 +0100503 u8 buffer[14];
504 ssize_t err;
Thierry Redingedec4af2012-11-15 21:28:23 +0000505
506 if (hdmi->dvi) {
507 tegra_hdmi_writel(hdmi, 0,
508 HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
509 return;
510 }
511
Thierry Redingac24c222012-11-23 15:14:00 +0100512 err = hdmi_audio_infoframe_init(&frame);
513 if (err < 0) {
514 dev_err(hdmi->dev, "failed to initialize audio infoframe: %d\n",
515 err);
516 return;
517 }
Thierry Redingedec4af2012-11-15 21:28:23 +0000518
Thierry Redingac24c222012-11-23 15:14:00 +0100519 frame.channels = 2;
520
521 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
522 if (err < 0) {
523 dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
524 err);
525 return;
526 }
527
528 /*
529 * The audio infoframe has only one set of subpack registers, so the
530 * infoframe needs to be truncated. One set of subpack registers can
531 * contain 7 bytes. Including the 3 byte header only the first 10
532 * bytes can be programmed.
533 */
534 tegra_hdmi_write_infopack(hdmi, buffer, min(10, err));
Thierry Redingedec4af2012-11-15 21:28:23 +0000535
536 tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
537 HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
538}
539
540static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
541{
Thierry Redingac24c222012-11-23 15:14:00 +0100542 struct hdmi_vendor_infoframe frame;
Thierry Redingedec4af2012-11-15 21:28:23 +0000543 unsigned long value;
Thierry Redingac24c222012-11-23 15:14:00 +0100544 u8 buffer[10];
545 ssize_t err;
Thierry Redingedec4af2012-11-15 21:28:23 +0000546
547 if (!hdmi->stereo) {
548 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
549 value &= ~GENERIC_CTRL_ENABLE;
550 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
551 return;
552 }
553
554 memset(&frame, 0, sizeof(frame));
Thierry Redingac24c222012-11-23 15:14:00 +0100555
556 frame.type = HDMI_INFOFRAME_TYPE_VENDOR;
557 frame.version = 0x01;
558 frame.length = 6;
559
560 frame.data[0] = 0x03; /* regid0 */
561 frame.data[1] = 0x0c; /* regid1 */
562 frame.data[2] = 0x00; /* regid2 */
563 frame.data[3] = 0x02 << 5; /* video format */
Thierry Redingedec4af2012-11-15 21:28:23 +0000564
565 /* TODO: 74 MHz limit? */
566 if (1) {
Thierry Redingac24c222012-11-23 15:14:00 +0100567 frame.data[4] = 0x00 << 4; /* 3D structure */
Thierry Redingedec4af2012-11-15 21:28:23 +0000568 } else {
Thierry Redingac24c222012-11-23 15:14:00 +0100569 frame.data[4] = 0x08 << 4; /* 3D structure */
570 frame.data[5] = 0x00 << 4; /* 3D ext. data */
Thierry Redingedec4af2012-11-15 21:28:23 +0000571 }
572
Thierry Redingac24c222012-11-23 15:14:00 +0100573 err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
574 if (err < 0) {
575 dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
576 err);
577 return;
578 }
579
580 tegra_hdmi_write_infopack(hdmi, buffer, err);
Thierry Redingedec4af2012-11-15 21:28:23 +0000581
582 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
583 value |= GENERIC_CTRL_ENABLE;
584 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
585}
586
587static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
588 const struct tmds_config *tmds)
589{
590 unsigned long value;
591
592 tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
593 tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
594 tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
595
596 value = tmds->drive_current | DRIVE_CURRENT_FUSE_OVERRIDE;
597 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
598}
599
600static int tegra_output_hdmi_enable(struct tegra_output *output)
601{
602 unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
603 struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
604 struct drm_display_mode *mode = &dc->base.mode;
605 struct tegra_hdmi *hdmi = to_hdmi(output);
606 struct device_node *node = hdmi->dev->of_node;
607 unsigned int pulse_start, div82, pclk;
608 const struct tmds_config *tmds;
609 unsigned int num_tmds;
610 unsigned long value;
611 int retries = 1000;
612 int err;
613
614 pclk = mode->clock * 1000;
615 h_sync_width = mode->hsync_end - mode->hsync_start;
Lucas Stach40495082012-12-19 21:38:52 +0000616 h_back_porch = mode->htotal - mode->hsync_end;
617 h_front_porch = mode->hsync_start - mode->hdisplay;
Thierry Redingedec4af2012-11-15 21:28:23 +0000618
619 err = regulator_enable(hdmi->vdd);
620 if (err < 0) {
621 dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
622 return err;
623 }
624
625 err = regulator_enable(hdmi->pll);
626 if (err < 0) {
627 dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
628 return err;
629 }
630
631 /*
632 * This assumes that the display controller will divide its parent
633 * clock by 2 to generate the pixel clock.
634 */
635 err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
636 if (err < 0) {
637 dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
638 return err;
639 }
640
641 err = clk_set_rate(hdmi->clk, pclk);
642 if (err < 0)
643 return err;
644
645 err = clk_enable(hdmi->clk);
646 if (err < 0) {
647 dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
648 return err;
649 }
650
651 tegra_periph_reset_assert(hdmi->clk);
652 usleep_range(1000, 2000);
653 tegra_periph_reset_deassert(hdmi->clk);
654
655 tegra_dc_writel(dc, VSYNC_H_POSITION(1),
656 DC_DISP_DISP_TIMING_OPTIONS);
657 tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
658 DC_DISP_DISP_COLOR_CONTROL);
659
660 /* video_preamble uses h_pulse2 */
661 pulse_start = 1 + h_sync_width + h_back_porch - 10;
662
663 tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
664
665 value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
666 PULSE_LAST_END_A;
667 tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
668
669 value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
670 tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
671
672 value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
673 VSYNC_WINDOW_ENABLE;
674 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
675
676 if (dc->pipe)
677 value = HDMI_SRC_DISPLAYB;
678 else
679 value = HDMI_SRC_DISPLAYA;
680
681 if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
682 (mode->vdisplay == 576)))
683 tegra_hdmi_writel(hdmi,
684 value | ARM_VIDEO_RANGE_FULL,
685 HDMI_NV_PDISP_INPUT_CONTROL);
686 else
687 tegra_hdmi_writel(hdmi,
688 value | ARM_VIDEO_RANGE_LIMITED,
689 HDMI_NV_PDISP_INPUT_CONTROL);
690
691 div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
692 value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
693 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
694
695 if (!hdmi->dvi) {
696 err = tegra_hdmi_setup_audio(hdmi, pclk);
697 if (err < 0)
698 hdmi->dvi = true;
699 }
700
701 if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
702 /*
703 * TODO: add ELD support
704 */
705 }
706
707 rekey = HDMI_REKEY_DEFAULT;
708 value = HDMI_CTRL_REKEY(rekey);
709 value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
710 h_front_porch - rekey - 18) / 32);
711
712 if (!hdmi->dvi)
713 value |= HDMI_CTRL_ENABLE;
714
715 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
716
717 if (hdmi->dvi)
718 tegra_hdmi_writel(hdmi, 0x0,
719 HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
720 else
721 tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
722 HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
723
724 tegra_hdmi_setup_avi_infoframe(hdmi, mode);
725 tegra_hdmi_setup_audio_infoframe(hdmi);
726 tegra_hdmi_setup_stereo_infoframe(hdmi);
727
728 /* TMDS CONFIG */
729 if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
730 num_tmds = ARRAY_SIZE(tegra3_tmds_config);
731 tmds = tegra3_tmds_config;
732 } else {
733 num_tmds = ARRAY_SIZE(tegra2_tmds_config);
734 tmds = tegra2_tmds_config;
735 }
736
737 for (i = 0; i < num_tmds; i++) {
738 if (pclk <= tmds[i].pclk) {
739 tegra_hdmi_setup_tmds(hdmi, &tmds[i]);
740 break;
741 }
742 }
743
744 tegra_hdmi_writel(hdmi,
745 SOR_SEQ_CTL_PU_PC(0) |
746 SOR_SEQ_PU_PC_ALT(0) |
747 SOR_SEQ_PD_PC(8) |
748 SOR_SEQ_PD_PC_ALT(8),
749 HDMI_NV_PDISP_SOR_SEQ_CTL);
750
751 value = SOR_SEQ_INST_WAIT_TIME(1) |
752 SOR_SEQ_INST_WAIT_UNITS_VSYNC |
753 SOR_SEQ_INST_HALT |
754 SOR_SEQ_INST_PIN_A_LOW |
755 SOR_SEQ_INST_PIN_B_LOW |
756 SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
757
758 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
759 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
760
761 value = 0x1c800;
762 value &= ~SOR_CSTM_ROTCLK(~0);
763 value |= SOR_CSTM_ROTCLK(2);
764 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
765
766 tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
767 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
768 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
769
770 /* start SOR */
771 tegra_hdmi_writel(hdmi,
772 SOR_PWR_NORMAL_STATE_PU |
773 SOR_PWR_NORMAL_START_NORMAL |
774 SOR_PWR_SAFE_STATE_PD |
775 SOR_PWR_SETTING_NEW_TRIGGER,
776 HDMI_NV_PDISP_SOR_PWR);
777 tegra_hdmi_writel(hdmi,
778 SOR_PWR_NORMAL_STATE_PU |
779 SOR_PWR_NORMAL_START_NORMAL |
780 SOR_PWR_SAFE_STATE_PD |
781 SOR_PWR_SETTING_NEW_DONE,
782 HDMI_NV_PDISP_SOR_PWR);
783
784 do {
785 BUG_ON(--retries < 0);
786 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
787 } while (value & SOR_PWR_SETTING_NEW_PENDING);
788
789 value = SOR_STATE_ASY_CRCMODE_COMPLETE |
790 SOR_STATE_ASY_OWNER_HEAD0 |
791 SOR_STATE_ASY_SUBOWNER_BOTH |
792 SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
793 SOR_STATE_ASY_DEPOL_POS;
794
795 /* setup sync polarities */
796 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
797 value |= SOR_STATE_ASY_HSYNCPOL_POS;
798
799 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
800 value |= SOR_STATE_ASY_HSYNCPOL_NEG;
801
802 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
803 value |= SOR_STATE_ASY_VSYNCPOL_POS;
804
805 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
806 value |= SOR_STATE_ASY_VSYNCPOL_NEG;
807
808 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
809
810 value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
811 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
812
813 tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
814 tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
815 tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
816 HDMI_NV_PDISP_SOR_STATE1);
817 tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
818
819 tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
820
821 value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
822 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
823 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
824
825 value = DISP_CTRL_MODE_C_DISPLAY;
826 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
827
828 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
829 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
830
831 /* TODO: add HDCP support */
832
833 return 0;
834}
835
836static int tegra_output_hdmi_disable(struct tegra_output *output)
837{
838 struct tegra_hdmi *hdmi = to_hdmi(output);
839
840 tegra_periph_reset_assert(hdmi->clk);
841 clk_disable(hdmi->clk);
842 regulator_disable(hdmi->pll);
843 regulator_disable(hdmi->vdd);
844
845 return 0;
846}
847
848static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
849 struct clk *clk, unsigned long pclk)
850{
851 struct tegra_hdmi *hdmi = to_hdmi(output);
852 struct clk *base;
853 int err;
854
855 err = clk_set_parent(clk, hdmi->clk_parent);
856 if (err < 0) {
857 dev_err(output->dev, "failed to set parent: %d\n", err);
858 return err;
859 }
860
861 base = clk_get_parent(hdmi->clk_parent);
862
863 /*
864 * This assumes that the parent clock is pll_d_out0 or pll_d2_out
865 * respectively, each of which divides the base pll_d by 2.
866 */
867 err = clk_set_rate(base, pclk * 2);
868 if (err < 0)
869 dev_err(output->dev,
870 "failed to set base clock rate to %lu Hz\n",
871 pclk * 2);
872
873 return 0;
874}
875
876static int tegra_output_hdmi_check_mode(struct tegra_output *output,
877 struct drm_display_mode *mode,
878 enum drm_mode_status *status)
879{
880 struct tegra_hdmi *hdmi = to_hdmi(output);
881 unsigned long pclk = mode->clock * 1000;
882 struct clk *parent;
883 long err;
884
885 parent = clk_get_parent(hdmi->clk_parent);
886
887 err = clk_round_rate(parent, pclk * 4);
888 if (err < 0)
889 *status = MODE_NOCLOCK;
890 else
891 *status = MODE_OK;
892
893 return 0;
894}
895
896static const struct tegra_output_ops hdmi_ops = {
897 .enable = tegra_output_hdmi_enable,
898 .disable = tegra_output_hdmi_disable,
899 .setup_clock = tegra_output_hdmi_setup_clock,
900 .check_mode = tegra_output_hdmi_check_mode,
901};
902
903static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
904{
905 struct drm_info_node *node = s->private;
906 struct tegra_hdmi *hdmi = node->info_ent->data;
Mikko Perttunenccaddfe2013-07-30 11:35:03 +0300907 int err;
908
909 err = clk_enable(hdmi->clk);
910 if (err)
911 return err;
Thierry Redingedec4af2012-11-15 21:28:23 +0000912
913#define DUMP_REG(name) \
914 seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
915 tegra_hdmi_readl(hdmi, name))
916
917 DUMP_REG(HDMI_CTXSW);
918 DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
919 DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
920 DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
921 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
922 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
923 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
924 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
925 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
926 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
927 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
928 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
929 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
930 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
931 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
932 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
933 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
934 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
935 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
936 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
937 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
938 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
939 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
940 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
941 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
942 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
943 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
944 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
945 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
946 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
947 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
948 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
949 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
950 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
951 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
952 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
953 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
954 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
955 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
956 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
957 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
958 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
959 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
960 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
961 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
962 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
963 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
964 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
965 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
966 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
967 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
968 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
969 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
970 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
971 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
972 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
973 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
974 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
975 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
976 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
977 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
978 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
979 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
980 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
981 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
982 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
983 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
984 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
985 DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
986 DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
987 DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
988 DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
989 DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
990 DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
991 DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
992 DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
993 DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
994 DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
995 DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
996 DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
997 DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
998 DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
999 DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
1000 DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
1001 DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
1002 DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
1003 DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
1004 DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
1005 DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
1006 DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
1007 DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
1008 DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
1009 DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
1010 DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
1011 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
1012 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
1013 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
1014 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
1015 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
1016 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
1017 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
1018 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
1019 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
1020 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
1021 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
1022 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
1023 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
1024 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
1025 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
1026 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
1027 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
1028 DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
1029 DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
1030 DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
1031 DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
1032 DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
1033 DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
1034 DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
1035 DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
1036 DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
1037 DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
1038 DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
1039 DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
1040 DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
1041 DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
1042 DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
1043 DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
1044 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
1045 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
1046 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
1047 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
1048 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
1049 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
1050 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
1051 DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
1052 DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
1053 DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
1054 DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
1055 DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
1056 DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
1057 DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
1058 DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
1059 DUMP_REG(HDMI_NV_PDISP_SCRATCH);
1060 DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
1061 DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
1062 DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
1063 DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
1064 DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
1065 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
1066 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
1067 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
1068 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
1069 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
1070 DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
1071 DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
1072 DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
1073 DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
1074
1075#undef DUMP_REG
1076
Mikko Perttunenccaddfe2013-07-30 11:35:03 +03001077 clk_disable(hdmi->clk);
1078
Thierry Redingedec4af2012-11-15 21:28:23 +00001079 return 0;
1080}
1081
1082static struct drm_info_list debugfs_files[] = {
1083 { "regs", tegra_hdmi_show_regs, 0, NULL },
1084};
1085
1086static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
1087 struct drm_minor *minor)
1088{
1089 unsigned int i;
1090 int err;
1091
1092 hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
1093 if (!hdmi->debugfs)
1094 return -ENOMEM;
1095
1096 hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1097 GFP_KERNEL);
1098 if (!hdmi->debugfs_files) {
1099 err = -ENOMEM;
1100 goto remove;
1101 }
1102
1103 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1104 hdmi->debugfs_files[i].data = hdmi;
1105
1106 err = drm_debugfs_create_files(hdmi->debugfs_files,
1107 ARRAY_SIZE(debugfs_files),
1108 hdmi->debugfs, minor);
1109 if (err < 0)
1110 goto free;
1111
1112 hdmi->minor = minor;
1113
1114 return 0;
1115
1116free:
1117 kfree(hdmi->debugfs_files);
1118 hdmi->debugfs_files = NULL;
1119remove:
1120 debugfs_remove(hdmi->debugfs);
1121 hdmi->debugfs = NULL;
1122
1123 return err;
1124}
1125
1126static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
1127{
1128 drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
1129 hdmi->minor);
1130 hdmi->minor = NULL;
1131
1132 kfree(hdmi->debugfs_files);
1133 hdmi->debugfs_files = NULL;
1134
1135 debugfs_remove(hdmi->debugfs);
1136 hdmi->debugfs = NULL;
1137
1138 return 0;
1139}
1140
1141static int tegra_hdmi_drm_init(struct host1x_client *client,
1142 struct drm_device *drm)
1143{
1144 struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
1145 int err;
1146
1147 hdmi->output.type = TEGRA_OUTPUT_HDMI;
1148 hdmi->output.dev = client->dev;
1149 hdmi->output.ops = &hdmi_ops;
1150
1151 err = tegra_output_init(drm, &hdmi->output);
1152 if (err < 0) {
1153 dev_err(client->dev, "output setup failed: %d\n", err);
1154 return err;
1155 }
1156
1157 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1158 err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
1159 if (err < 0)
1160 dev_err(client->dev, "debugfs setup failed: %d\n", err);
1161 }
1162
1163 return 0;
1164}
1165
1166static int tegra_hdmi_drm_exit(struct host1x_client *client)
1167{
1168 struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
1169 int err;
1170
1171 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1172 err = tegra_hdmi_debugfs_exit(hdmi);
1173 if (err < 0)
1174 dev_err(client->dev, "debugfs cleanup failed: %d\n",
1175 err);
1176 }
1177
1178 err = tegra_output_disable(&hdmi->output);
1179 if (err < 0) {
1180 dev_err(client->dev, "output failed to disable: %d\n", err);
1181 return err;
1182 }
1183
1184 err = tegra_output_exit(&hdmi->output);
1185 if (err < 0) {
1186 dev_err(client->dev, "output cleanup failed: %d\n", err);
1187 return err;
1188 }
1189
1190 return 0;
1191}
1192
1193static const struct host1x_client_ops hdmi_client_ops = {
1194 .drm_init = tegra_hdmi_drm_init,
1195 .drm_exit = tegra_hdmi_drm_exit,
1196};
1197
1198static int tegra_hdmi_probe(struct platform_device *pdev)
1199{
Terje Bergstrom692e6d72013-03-22 16:34:07 +02001200 struct host1x_drm *host1x = host1x_get_drm_data(pdev->dev.parent);
Thierry Redingedec4af2012-11-15 21:28:23 +00001201 struct tegra_hdmi *hdmi;
1202 struct resource *regs;
1203 int err;
1204
1205 hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
1206 if (!hdmi)
1207 return -ENOMEM;
1208
1209 hdmi->dev = &pdev->dev;
1210 hdmi->audio_source = AUTO;
1211 hdmi->audio_freq = 44100;
1212 hdmi->stereo = false;
1213 hdmi->dvi = false;
1214
1215 hdmi->clk = devm_clk_get(&pdev->dev, NULL);
1216 if (IS_ERR(hdmi->clk)) {
1217 dev_err(&pdev->dev, "failed to get clock\n");
1218 return PTR_ERR(hdmi->clk);
1219 }
1220
1221 err = clk_prepare(hdmi->clk);
1222 if (err < 0)
1223 return err;
1224
1225 hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
1226 if (IS_ERR(hdmi->clk_parent))
1227 return PTR_ERR(hdmi->clk_parent);
1228
1229 err = clk_prepare(hdmi->clk_parent);
1230 if (err < 0)
1231 return err;
1232
1233 err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
1234 if (err < 0) {
1235 dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
1236 return err;
1237 }
1238
1239 hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
1240 if (IS_ERR(hdmi->vdd)) {
1241 dev_err(&pdev->dev, "failed to get VDD regulator\n");
1242 return PTR_ERR(hdmi->vdd);
1243 }
1244
1245 hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
1246 if (IS_ERR(hdmi->pll)) {
1247 dev_err(&pdev->dev, "failed to get PLL regulator\n");
1248 return PTR_ERR(hdmi->pll);
1249 }
1250
1251 hdmi->output.dev = &pdev->dev;
1252
1253 err = tegra_output_parse_dt(&hdmi->output);
1254 if (err < 0)
1255 return err;
1256
1257 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1258 if (!regs)
1259 return -ENXIO;
1260
Thierry Redingd4ed6022013-01-21 11:09:02 +01001261 hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
1262 if (IS_ERR(hdmi->regs))
1263 return PTR_ERR(hdmi->regs);
Thierry Redingedec4af2012-11-15 21:28:23 +00001264
1265 err = platform_get_irq(pdev, 0);
1266 if (err < 0)
1267 return err;
1268
1269 hdmi->irq = err;
1270
1271 hdmi->client.ops = &hdmi_client_ops;
1272 INIT_LIST_HEAD(&hdmi->client.list);
1273 hdmi->client.dev = &pdev->dev;
1274
1275 err = host1x_register_client(host1x, &hdmi->client);
1276 if (err < 0) {
1277 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1278 err);
1279 return err;
1280 }
1281
1282 platform_set_drvdata(pdev, hdmi);
1283
1284 return 0;
1285}
1286
1287static int tegra_hdmi_remove(struct platform_device *pdev)
1288{
Terje Bergstrom692e6d72013-03-22 16:34:07 +02001289 struct host1x_drm *host1x = host1x_get_drm_data(pdev->dev.parent);
Thierry Redingedec4af2012-11-15 21:28:23 +00001290 struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
1291 int err;
1292
1293 err = host1x_unregister_client(host1x, &hdmi->client);
1294 if (err < 0) {
1295 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1296 err);
1297 return err;
1298 }
1299
1300 clk_unprepare(hdmi->clk_parent);
1301 clk_unprepare(hdmi->clk);
1302
1303 return 0;
1304}
1305
1306static struct of_device_id tegra_hdmi_of_match[] = {
Thierry Redingedec4af2012-11-15 21:28:23 +00001307 { .compatible = "nvidia,tegra30-hdmi", },
Thierry Reding219e8152012-11-21 09:50:41 +01001308 { .compatible = "nvidia,tegra20-hdmi", },
Thierry Redingedec4af2012-11-15 21:28:23 +00001309 { },
1310};
1311
1312struct platform_driver tegra_hdmi_driver = {
1313 .driver = {
1314 .name = "tegra-hdmi",
1315 .owner = THIS_MODULE,
1316 .of_match_table = tegra_hdmi_of_match,
1317 },
1318 .probe = tegra_hdmi_probe,
1319 .remove = tegra_hdmi_remove,
1320};