blob: ba95e5db25011a0801c2ef1f7c27270b713280ee [file] [log] [blame]
Kukjin Kimcc511b82011-12-27 08:18:36 +01001/*
2 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Common Codes for EXYNOS
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
Tomasz Figa68a433f2013-05-25 06:27:29 +090013#include <linux/bitops.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010014#include <linux/interrupt.h>
15#include <linux/irq.h>
Rob Herringa900e5d2013-02-12 16:04:52 -060016#include <linux/irqchip.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010017#include <linux/io.h>
Linus Torvalds7affca32012-01-07 12:03:30 -080018#include <linux/device.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010019#include <linux/gpio.h>
Tomasz Figa68a433f2013-05-25 06:27:29 +090020#include <clocksource/samsung_pwm.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010021#include <linux/sched.h>
22#include <linux/serial_core.h>
Arnd Bergmann237c78b2012-01-07 12:30:20 +000023#include <linux/of.h>
Doug Anderson5b7897d2012-11-27 11:53:14 -080024#include <linux/of_fdt.h>
Arnd Bergmann237c78b2012-01-07 12:30:20 +000025#include <linux/of_irq.h>
Thomas Abraham1e60bc02012-05-15 16:18:35 +090026#include <linux/export.h>
27#include <linux/irqdomain.h>
Thomas Abrahame873a472012-05-15 16:25:23 +090028#include <linux/of_address.h>
Thomas Abraham6923ae42013-03-09 17:03:29 +090029#include <linux/clocksource.h>
30#include <linux/clk-provider.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060031#include <linux/irqchip/arm-gic.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000032#include <linux/irqchip/chained_irq.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010033
34#include <asm/proc-fns.h>
Arnd Bergmann40ba95f2012-01-07 11:51:28 +000035#include <asm/exception.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010036#include <asm/hardware/cache-l2x0.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010037#include <asm/mach/map.h>
38#include <asm/mach/irq.h>
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -080039#include <asm/cacheflush.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010040
41#include <mach/regs-irq.h>
42#include <mach/regs-pmu.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010043
44#include <plat/cpu.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010045#include <plat/pm.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010046#include <plat/regs-serial.h>
47
48#include "common.h"
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -080049#define L2_AUX_VAL 0x7C470001
50#define L2_AUX_MASK 0xC200ffff
Kukjin Kimcc511b82011-12-27 08:18:36 +010051
Kukjin Kimcc511b82011-12-27 08:18:36 +010052static const char name_exynos4210[] = "EXYNOS4210";
53static const char name_exynos4212[] = "EXYNOS4212";
54static const char name_exynos4412[] = "EXYNOS4412";
Kukjin Kim94c7ca72012-02-11 22:15:45 +090055static const char name_exynos5250[] = "EXYNOS5250";
Chander Kashyap191d7542013-06-19 00:29:34 +090056static const char name_exynos5420[] = "EXYNOS5420";
Kukjin Kim2edb36c2012-11-15 15:48:56 +090057static const char name_exynos5440[] = "EXYNOS5440";
Kukjin Kimcc511b82011-12-27 08:18:36 +010058
Kukjin Kim906c7892012-02-11 21:27:08 +090059static void exynos4_map_io(void);
Kukjin Kim94c7ca72012-02-11 22:15:45 +090060static void exynos5_map_io(void);
Kukjin Kim906c7892012-02-11 21:27:08 +090061static int exynos_init(void);
Kukjin Kimcc511b82011-12-27 08:18:36 +010062
63static struct cpu_table cpu_ids[] __initdata = {
64 {
65 .idcode = EXYNOS4210_CPU_ID,
66 .idmask = EXYNOS4_CPU_MASK,
67 .map_io = exynos4_map_io,
Kukjin Kimcc511b82011-12-27 08:18:36 +010068 .init = exynos_init,
69 .name = name_exynos4210,
70 }, {
71 .idcode = EXYNOS4212_CPU_ID,
72 .idmask = EXYNOS4_CPU_MASK,
73 .map_io = exynos4_map_io,
Kukjin Kimcc511b82011-12-27 08:18:36 +010074 .init = exynos_init,
75 .name = name_exynos4212,
76 }, {
77 .idcode = EXYNOS4412_CPU_ID,
78 .idmask = EXYNOS4_CPU_MASK,
79 .map_io = exynos4_map_io,
Kukjin Kimcc511b82011-12-27 08:18:36 +010080 .init = exynos_init,
81 .name = name_exynos4412,
Kukjin Kim94c7ca72012-02-11 22:15:45 +090082 }, {
83 .idcode = EXYNOS5250_SOC_ID,
84 .idmask = EXYNOS5_SOC_MASK,
85 .map_io = exynos5_map_io,
Kukjin Kim94c7ca72012-02-11 22:15:45 +090086 .init = exynos_init,
87 .name = name_exynos5250,
Kukjin Kim2edb36c2012-11-15 15:48:56 +090088 }, {
Chander Kashyap191d7542013-06-19 00:29:34 +090089 .idcode = EXYNOS5420_SOC_ID,
90 .idmask = EXYNOS5_SOC_MASK,
91 .map_io = exynos5_map_io,
92 .init = exynos_init,
93 .name = name_exynos5420,
94 }, {
Kukjin Kim2edb36c2012-11-15 15:48:56 +090095 .idcode = EXYNOS5440_SOC_ID,
96 .idmask = EXYNOS5_SOC_MASK,
Kukjin Kim2edb36c2012-11-15 15:48:56 +090097 .init = exynos_init,
98 .name = name_exynos5440,
Kukjin Kimcc511b82011-12-27 08:18:36 +010099 },
100};
101
102/* Initial IO mappings */
103
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900104static struct map_desc exynos4_iodesc[] __initdata = {
105 {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100106 .virtual = (unsigned long)S3C_VA_SYS,
107 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSCON),
108 .length = SZ_64K,
109 .type = MT_DEVICE,
110 }, {
111 .virtual = (unsigned long)S3C_VA_TIMER,
112 .pfn = __phys_to_pfn(EXYNOS4_PA_TIMER),
113 .length = SZ_16K,
114 .type = MT_DEVICE,
115 }, {
116 .virtual = (unsigned long)S3C_VA_WATCHDOG,
117 .pfn = __phys_to_pfn(EXYNOS4_PA_WATCHDOG),
118 .length = SZ_4K,
119 .type = MT_DEVICE,
120 }, {
121 .virtual = (unsigned long)S5P_VA_SROMC,
122 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
123 .length = SZ_4K,
124 .type = MT_DEVICE,
125 }, {
126 .virtual = (unsigned long)S5P_VA_SYSTIMER,
127 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
128 .length = SZ_4K,
129 .type = MT_DEVICE,
130 }, {
131 .virtual = (unsigned long)S5P_VA_PMU,
132 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
133 .length = SZ_64K,
134 .type = MT_DEVICE,
135 }, {
136 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
137 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
138 .length = SZ_4K,
139 .type = MT_DEVICE,
140 }, {
141 .virtual = (unsigned long)S5P_VA_GIC_CPU,
142 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
143 .length = SZ_64K,
144 .type = MT_DEVICE,
145 }, {
146 .virtual = (unsigned long)S5P_VA_GIC_DIST,
147 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
148 .length = SZ_64K,
149 .type = MT_DEVICE,
150 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100151 .virtual = (unsigned long)S5P_VA_CMU,
152 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
153 .length = SZ_128K,
154 .type = MT_DEVICE,
155 }, {
156 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
157 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
158 .length = SZ_8K,
159 .type = MT_DEVICE,
160 }, {
161 .virtual = (unsigned long)S5P_VA_L2CC,
162 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
163 .length = SZ_4K,
164 .type = MT_DEVICE,
165 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100166 .virtual = (unsigned long)S5P_VA_DMC0,
167 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
MyungJoo Ham2bde0b02011-12-01 15:12:30 +0900168 .length = SZ_64K,
169 .type = MT_DEVICE,
170 }, {
171 .virtual = (unsigned long)S5P_VA_DMC1,
172 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC1),
173 .length = SZ_64K,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100174 .type = MT_DEVICE,
175 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100176 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
177 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
178 .length = SZ_4K,
179 .type = MT_DEVICE,
180 },
181};
182
183static struct map_desc exynos4_iodesc0[] __initdata = {
184 {
185 .virtual = (unsigned long)S5P_VA_SYSRAM,
186 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
187 .length = SZ_4K,
188 .type = MT_DEVICE,
189 },
190};
191
192static struct map_desc exynos4_iodesc1[] __initdata = {
193 {
194 .virtual = (unsigned long)S5P_VA_SYSRAM,
195 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
196 .length = SZ_4K,
197 .type = MT_DEVICE,
198 },
199};
200
Tomasz Figa41de8982012-12-11 13:58:43 +0900201static struct map_desc exynos4210_iodesc[] __initdata = {
202 {
203 .virtual = (unsigned long)S5P_VA_SYSRAM_NS,
204 .pfn = __phys_to_pfn(EXYNOS4210_PA_SYSRAM_NS),
205 .length = SZ_4K,
206 .type = MT_DEVICE,
207 },
208};
209
210static struct map_desc exynos4x12_iodesc[] __initdata = {
211 {
212 .virtual = (unsigned long)S5P_VA_SYSRAM_NS,
213 .pfn = __phys_to_pfn(EXYNOS4x12_PA_SYSRAM_NS),
214 .length = SZ_4K,
215 .type = MT_DEVICE,
216 },
217};
218
219static struct map_desc exynos5250_iodesc[] __initdata = {
220 {
221 .virtual = (unsigned long)S5P_VA_SYSRAM_NS,
222 .pfn = __phys_to_pfn(EXYNOS5250_PA_SYSRAM_NS),
223 .length = SZ_4K,
224 .type = MT_DEVICE,
225 },
226};
227
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900228static struct map_desc exynos5_iodesc[] __initdata = {
229 {
230 .virtual = (unsigned long)S3C_VA_SYS,
231 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSCON),
232 .length = SZ_64K,
233 .type = MT_DEVICE,
234 }, {
235 .virtual = (unsigned long)S3C_VA_TIMER,
236 .pfn = __phys_to_pfn(EXYNOS5_PA_TIMER),
237 .length = SZ_16K,
238 .type = MT_DEVICE,
239 }, {
240 .virtual = (unsigned long)S3C_VA_WATCHDOG,
241 .pfn = __phys_to_pfn(EXYNOS5_PA_WATCHDOG),
242 .length = SZ_4K,
243 .type = MT_DEVICE,
244 }, {
245 .virtual = (unsigned long)S5P_VA_SROMC,
246 .pfn = __phys_to_pfn(EXYNOS5_PA_SROMC),
247 .length = SZ_4K,
248 .type = MT_DEVICE,
249 }, {
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900250 .virtual = (unsigned long)S5P_VA_SYSRAM,
251 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSRAM),
252 .length = SZ_4K,
253 .type = MT_DEVICE,
254 }, {
255 .virtual = (unsigned long)S5P_VA_CMU,
256 .pfn = __phys_to_pfn(EXYNOS5_PA_CMU),
257 .length = 144 * SZ_1K,
258 .type = MT_DEVICE,
259 }, {
260 .virtual = (unsigned long)S5P_VA_PMU,
261 .pfn = __phys_to_pfn(EXYNOS5_PA_PMU),
262 .length = SZ_64K,
263 .type = MT_DEVICE,
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900264 },
265};
266
Robin Holt7b6d8642013-07-08 16:01:40 -0700267void exynos4_restart(enum reboot_mode mode, const char *cmd)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100268{
269 __raw_writel(0x1, S5P_SWRESET);
270}
271
Robin Holt7b6d8642013-07-08 16:01:40 -0700272void exynos5_restart(enum reboot_mode mode, const char *cmd)
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900273{
Thomas Abraham60db7e52013-01-24 10:09:13 -0800274 struct device_node *np;
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900275 u32 val;
276 void __iomem *addr;
277
Chander Kashyapeff4e7c2013-06-19 00:29:35 +0900278 val = 0x1;
279 addr = EXYNOS_SWRESET;
280
281 if (of_machine_is_compatible("samsung,exynos5440")) {
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900282 u32 status;
Thomas Abraham60db7e52013-01-24 10:09:13 -0800283 np = of_find_compatible_node(NULL, NULL, "samsung,exynos5440-clock");
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900284
285 addr = of_iomap(np, 0) + 0xbc;
286 status = __raw_readl(addr);
287
Thomas Abraham60db7e52013-01-24 10:09:13 -0800288 addr = of_iomap(np, 0) + 0xcc;
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900289 val = __raw_readl(addr);
290
291 val = (val & 0xffff0000) | (status & 0xffff);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900292 }
293
294 __raw_writel(val, addr);
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900295}
296
Shawn Guobb13fab2012-04-26 10:35:40 +0800297void __init exynos_init_late(void)
298{
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900299 if (of_machine_is_compatible("samsung,exynos5440"))
300 /* to be supported later */
301 return;
302
Shawn Guobb13fab2012-04-26 10:35:40 +0800303 exynos_pm_late_initcall();
304}
305
Arnd Bergmann564d06b2013-06-19 01:36:56 +0900306static int __init exynos_fdt_map_chipid(unsigned long node, const char *uname,
Thomas Abrahamf5f83c72013-04-23 22:46:53 +0900307 int depth, void *data)
308{
309 struct map_desc iodesc;
310 __be32 *reg;
311 unsigned long len;
312
313 if (!of_flat_dt_is_compatible(node, "samsung,exynos4210-chipid") &&
314 !of_flat_dt_is_compatible(node, "samsung,exynos5440-clock"))
315 return 0;
316
317 reg = of_get_flat_dt_prop(node, "reg", &len);
318 if (reg == NULL || len != (sizeof(unsigned long) * 2))
319 return 0;
320
321 iodesc.pfn = __phys_to_pfn(be32_to_cpu(reg[0]));
322 iodesc.length = be32_to_cpu(reg[1]) - 1;
323 iodesc.virtual = (unsigned long)S5P_VA_CHIPID;
324 iodesc.type = MT_DEVICE;
325 iotable_init(&iodesc, 1);
326 return 1;
327}
Thomas Abrahamf5f83c72013-04-23 22:46:53 +0900328
Kukjin Kimcc511b82011-12-27 08:18:36 +0100329/*
330 * exynos_map_io
331 *
332 * register the standard cpu IO areas
333 */
334
Arnd Bergmann0e2238e2013-06-19 01:36:47 +0900335void __init exynos_init_io(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100336{
Doug Anderson9c1fcdc2013-06-05 13:56:33 -0700337 debug_ll_io_init();
338
Tomasz Figa04fae592013-06-15 09:13:25 +0900339 of_scan_flat_dt(exynos_fdt_map_chipid, NULL);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900340
Kukjin Kimcc511b82011-12-27 08:18:36 +0100341 /* detect cpu id and rev. */
342 s5p_init_cpu(S5P_VA_CHIPID);
343
344 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
345}
346
Kukjin Kim906c7892012-02-11 21:27:08 +0900347static void __init exynos4_map_io(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100348{
349 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
350
351 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
352 iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
353 else
354 iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));
355
Tomasz Figa41de8982012-12-11 13:58:43 +0900356 if (soc_is_exynos4210())
357 iotable_init(exynos4210_iodesc, ARRAY_SIZE(exynos4210_iodesc));
358 if (soc_is_exynos4212() || soc_is_exynos4412())
359 iotable_init(exynos4x12_iodesc, ARRAY_SIZE(exynos4x12_iodesc));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100360}
361
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900362static void __init exynos5_map_io(void)
363{
364 iotable_init(exynos5_iodesc, ARRAY_SIZE(exynos5_iodesc));
Tomasz Figa41de8982012-12-11 13:58:43 +0900365
366 if (soc_is_exynos5250())
367 iotable_init(exynos5250_iodesc, ARRAY_SIZE(exynos5250_iodesc));
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900368}
369
Thomas Abraham6923ae42013-03-09 17:03:29 +0900370void __init exynos_init_time(void)
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900371{
Tomasz Figa3c70348c72013-06-15 09:04:58 +0900372 of_clk_init(NULL);
373 clocksource_of_init();
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900374}
375
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900376struct bus_type exynos_subsys = {
377 .name = "exynos-core",
378 .dev_name = "exynos-core",
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900379};
380
Linus Torvalds7affca32012-01-07 12:03:30 -0800381static struct device exynos4_dev = {
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900382 .bus = &exynos_subsys,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900383};
384
385static int __init exynos_core_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100386{
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900387 return subsys_system_register(&exynos_subsys, NULL);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100388}
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900389core_initcall(exynos_core_init);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100390
Kukjin Kimcc511b82011-12-27 08:18:36 +0100391static int __init exynos4_l2x0_cache_init(void)
392{
Il Hane1b19942012-04-05 07:59:36 -0700393 int ret;
394
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -0800395 ret = l2x0_of_init(L2_AUX_VAL, L2_AUX_MASK);
Arnd Bergmann87107d82013-06-19 01:36:52 +0900396 if (ret)
397 return ret;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100398
Arnd Bergmann87107d82013-06-19 01:36:52 +0900399 l2x0_regs_phys = virt_to_phys(&l2x0_saved_regs);
400 clean_dcache_area(&l2x0_regs_phys, sizeof(unsigned long));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100401 return 0;
402}
Kukjin Kimcc511b82011-12-27 08:18:36 +0100403early_initcall(exynos4_l2x0_cache_init);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100404
Kukjin Kim906c7892012-02-11 21:27:08 +0900405static int __init exynos_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100406{
407 printk(KERN_INFO "EXYNOS: Initializing architecture\n");
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900408
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900409 return device_register(&exynos4_dev);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100410}