blob: 457261c984338815c7620c8c8eeed9c150b61e8d [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/plat-s3c24xx/cpu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://www.simtec.co.uk/products/SWLINUX/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
Heiko Stuebner4a9f52f2012-05-12 16:22:17 +09007 * Common code for S3C24XX machines
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*/
23
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/interrupt.h>
28#include <linux/ioport.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010029#include <linux/serial_core.h>
Tomasz Figa1c161fd2013-04-12 21:17:22 +020030#include <clocksource/samsung_pwm.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010031#include <linux/platform_device.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010032#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010033#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/hardware.h>
Nicolas Pitre92311272011-08-03 11:34:59 -040036#include <mach/regs-clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/irq.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010038#include <asm/cacheflush.h>
David Howells9f97da72012-03-28 18:30:01 +010039#include <asm/system_info.h>
Olof Johansson86dfe442012-03-29 23:22:44 -070040#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <asm/mach/arch.h>
43#include <asm/mach/map.h>
44
Russell Kinga09e64f2008-08-05 16:14:15 +010045#include <mach/regs-gpio.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010046#include <plat/regs-serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ben Dooksa2b7ba92008-10-07 22:26:09 +010048#include <plat/cpu.h>
49#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010050#include <plat/clock.h>
Heiko Stuebner2473f712012-05-12 16:22:18 +090051#include <plat/cpu-freq.h>
52#include <plat/pll.h>
Tomasz Figa1c161fd2013-04-12 21:17:22 +020053#include <plat/pwm-core.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Heiko Stuebnere1a621d2013-02-08 10:31:28 -080055#include "common.h"
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* table of supported CPUs */
58
59static const char name_s3c2410[] = "S3C2410";
Ben Dooks68d9ab32006-06-24 21:21:27 +010060static const char name_s3c2412[] = "S3C2412";
Ben Dooks63b1f512010-04-30 16:32:26 +090061static const char name_s3c2416[] = "S3C2416/S3C2450";
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static const char name_s3c2440[] = "S3C2440";
Ben Dooks96ce2382006-06-18 23:06:41 +010063static const char name_s3c2442[] = "S3C2442";
Harald Weltef5fb9b12009-09-22 21:40:39 +010064static const char name_s3c2442b[] = "S3C2442B";
Ben Dookse4d06e32007-02-16 12:12:31 +010065static const char name_s3c2443[] = "S3C2443";
Linus Torvalds1da177e2005-04-16 15:20:36 -070066static const char name_s3c2410a[] = "S3C2410A";
67static const char name_s3c2440a[] = "S3C2440A";
68
69static struct cpu_table cpu_ids[] __initdata = {
70 {
71 .idcode = 0x32410000,
72 .idmask = 0xffffffff,
73 .map_io = s3c2410_map_io,
74 .init_clocks = s3c2410_init_clocks,
75 .init_uarts = s3c2410_init_uarts,
76 .init = s3c2410_init,
77 .name = name_s3c2410
78 },
79 {
80 .idcode = 0x32410002,
81 .idmask = 0xffffffff,
82 .map_io = s3c2410_map_io,
83 .init_clocks = s3c2410_init_clocks,
84 .init_uarts = s3c2410_init_uarts,
Ben Dooksf0176792009-07-30 23:23:38 +010085 .init = s3c2410a_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 .name = name_s3c2410a
87 },
88 {
89 .idcode = 0x32440000,
90 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +020091 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +010092 .init_clocks = s3c244x_init_clocks,
93 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 .init = s3c2440_init,
95 .name = name_s3c2440
96 },
97 {
98 .idcode = 0x32440001,
99 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200100 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100101 .init_clocks = s3c244x_init_clocks,
102 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 .init = s3c2440_init,
104 .name = name_s3c2440a
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000105 },
106 {
Ben Dooks96ce2382006-06-18 23:06:41 +0100107 .idcode = 0x32440aaa,
108 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200109 .map_io = s3c2442_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100110 .init_clocks = s3c244x_init_clocks,
111 .init_uarts = s3c244x_init_uarts,
112 .init = s3c2442_init,
113 .name = name_s3c2442
114 },
115 {
Harald Weltef5fb9b12009-09-22 21:40:39 +0100116 .idcode = 0x32440aab,
117 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200118 .map_io = s3c2442_map_io,
Harald Weltef5fb9b12009-09-22 21:40:39 +0100119 .init_clocks = s3c244x_init_clocks,
120 .init_uarts = s3c244x_init_uarts,
121 .init = s3c2442_init,
122 .name = name_s3c2442b
123 },
124 {
Ben Dooks68d9ab32006-06-24 21:21:27 +0100125 .idcode = 0x32412001,
126 .idmask = 0xffffffff,
127 .map_io = s3c2412_map_io,
128 .init_clocks = s3c2412_init_clocks,
129 .init_uarts = s3c2412_init_uarts,
130 .init = s3c2412_init,
131 .name = name_s3c2412,
132 },
Ben Dooksd9bc55f2006-09-20 20:39:15 +0100133 { /* a newer version of the s3c2412 */
134 .idcode = 0x32412003,
135 .idmask = 0xffffffff,
136 .map_io = s3c2412_map_io,
137 .init_clocks = s3c2412_init_clocks,
138 .init_uarts = s3c2412_init_uarts,
139 .init = s3c2412_init,
140 .name = name_s3c2412,
141 },
Yauhen Kharuzhyf1290a42010-04-28 18:09:01 +0900142 { /* a strange version of the s3c2416 */
143 .idcode = 0x32450003,
144 .idmask = 0xffffffff,
145 .map_io = s3c2416_map_io,
146 .init_clocks = s3c2416_init_clocks,
147 .init_uarts = s3c2416_init_uarts,
148 .init = s3c2416_init,
149 .name = name_s3c2416,
150 },
Ben Dooks68d9ab32006-06-24 21:21:27 +0100151 {
Ben Dookse4d06e32007-02-16 12:12:31 +0100152 .idcode = 0x32443001,
153 .idmask = 0xffffffff,
154 .map_io = s3c2443_map_io,
155 .init_clocks = s3c2443_init_clocks,
156 .init_uarts = s3c2443_init_uarts,
157 .init = s3c2443_init,
158 .name = name_s3c2443,
159 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160};
161
162/* minimal IO mapping */
163
164static struct map_desc s3c_iodesc[] __initdata = {
165 IODESC_ENT(GPIO),
166 IODESC_ENT(IRQ),
167 IODESC_ENT(MEMCTRL),
168 IODESC_ENT(UART)
169};
170
Ben Dooks74b265d2008-10-21 14:06:31 +0100171/* read cpu identificaiton code */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Ben Dooks68d9ab32006-06-24 21:21:27 +0100173static unsigned long s3c24xx_read_idcode_v5(void)
174{
Ben Dooksd11a7d72010-04-28 18:00:07 +0900175#if defined(CONFIG_CPU_S3C2416)
176 /* s3c2416 is v5, with S3C24XX_GSTATUS1 instead of S3C2412_GSTATUS1 */
177
178 u32 gs = __raw_readl(S3C24XX_GSTATUS1);
179
180 /* test for s3c2416 or similar device */
181 if ((gs >> 16) == 0x3245)
182 return gs;
183#endif
184
Ben Dooks68d9ab32006-06-24 21:21:27 +0100185#if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
186 return __raw_readl(S3C2412_GSTATUS1);
187#else
188 return 1UL; /* don't look like an 2400 */
189#endif
190}
191
192static unsigned long s3c24xx_read_idcode_v4(void)
193{
Ben Dooks68d9ab32006-06-24 21:21:27 +0100194 return __raw_readl(S3C2410_GSTATUS1);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100195}
196
Nicolas Pitre92311272011-08-03 11:34:59 -0400197static void s3c24xx_default_idle(void)
198{
Cong Ding813f13e2013-01-18 08:58:23 -0800199 unsigned long tmp = 0;
Nicolas Pitre92311272011-08-03 11:34:59 -0400200 int i;
201
202 /* idle the system by using the idle mode which will wait for an
203 * interrupt to happen before restarting the system.
204 */
205
206 /* Warning: going into idle state upsets jtag scanning */
207
208 __raw_writel(__raw_readl(S3C2410_CLKCON) | S3C2410_CLKCON_IDLE,
209 S3C2410_CLKCON);
210
211 /* the samsung port seems to do a loop and then unset idle.. */
212 for (i = 0; i < 50; i++)
213 tmp += __raw_readl(S3C2410_CLKCON); /* ensure loop not optimised out */
214
215 /* this bit is not cleared on re-start... */
216
217 __raw_writel(__raw_readl(S3C2410_CLKCON) & ~S3C2410_CLKCON_IDLE,
218 S3C2410_CLKCON);
219}
220
Tomasz Figa1c161fd2013-04-12 21:17:22 +0200221static struct samsung_pwm_variant s3c24xx_pwm_variant = {
222 .bits = 16,
223 .div_base = 1,
224 .has_tint_cstat = false,
225 .tclk_mask = (1 << 4),
226};
227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
229{
Nicolas Pitre92311272011-08-03 11:34:59 -0400230 arm_pm_idle = s3c24xx_default_idle;
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 /* initialise the io descriptors we need for initialisation */
Ben Dooks74b265d2008-10-21 14:06:31 +0100233 iotable_init(mach_desc, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
235
Ben Dooks68d9ab32006-06-24 21:21:27 +0100236 if (cpu_architecture() >= CPU_ARCH_ARMv5) {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900237 samsung_cpu_id = s3c24xx_read_idcode_v5();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100238 } else {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900239 samsung_cpu_id = s3c24xx_read_idcode_v4();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100240 }
Kukjin Kime6d1cb92011-08-20 12:18:07 +0900241 s3c24xx_init_cpu();
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000242
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900243 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
Tomasz Figa1c161fd2013-04-12 21:17:22 +0200244
245 samsung_pwm_set_platdata(&s3c24xx_pwm_variant);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246}
Heiko Stuebner618ae082012-05-12 16:22:17 +0900247
Tomasz Figa42805062013-04-28 02:25:01 +0200248void __init samsung_set_timer_source(unsigned int event, unsigned int source)
249{
250 s3c24xx_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
251 s3c24xx_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
252}
253
254void __init samsung_timer_init(void)
255{
256 unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
257 IRQ_TIMER0, IRQ_TIMER1, IRQ_TIMER2, IRQ_TIMER3, IRQ_TIMER4,
258 };
259
260 samsung_pwm_clocksource_init(S3C_VA_TIMER,
261 timer_irqs, &s3c24xx_pwm_variant);
262}
263
Heiko Stuebner618ae082012-05-12 16:22:17 +0900264/* Serial port registrations */
265
Arnd Bergmann9ee51f02013-04-11 02:04:48 +0200266#define S3C2410_PA_UART0 (S3C24XX_PA_UART)
267#define S3C2410_PA_UART1 (S3C24XX_PA_UART + 0x4000 )
268#define S3C2410_PA_UART2 (S3C24XX_PA_UART + 0x8000 )
269#define S3C2443_PA_UART3 (S3C24XX_PA_UART + 0xC000 )
270
Heiko Stuebner618ae082012-05-12 16:22:17 +0900271static struct resource s3c2410_uart0_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900272 [0] = DEFINE_RES_MEM(S3C2410_PA_UART0, SZ_16K),
273 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX0, \
274 IRQ_S3CUART_ERR0 - IRQ_S3CUART_RX0 + 1, \
275 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900276};
277
278static struct resource s3c2410_uart1_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900279 [0] = DEFINE_RES_MEM(S3C2410_PA_UART1, SZ_16K),
280 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX1, \
281 IRQ_S3CUART_ERR1 - IRQ_S3CUART_RX1 + 1, \
282 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900283};
284
285static struct resource s3c2410_uart2_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900286 [0] = DEFINE_RES_MEM(S3C2410_PA_UART2, SZ_16K),
287 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX2, \
288 IRQ_S3CUART_ERR2 - IRQ_S3CUART_RX2 + 1, \
289 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900290};
291
292static struct resource s3c2410_uart3_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900293 [0] = DEFINE_RES_MEM(S3C2443_PA_UART3, SZ_16K),
294 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX3, \
295 IRQ_S3CUART_ERR3 - IRQ_S3CUART_RX3 + 1, \
296 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900297};
298
299struct s3c24xx_uart_resources s3c2410_uart_resources[] __initdata = {
300 [0] = {
301 .resources = s3c2410_uart0_resource,
302 .nr_resources = ARRAY_SIZE(s3c2410_uart0_resource),
303 },
304 [1] = {
305 .resources = s3c2410_uart1_resource,
306 .nr_resources = ARRAY_SIZE(s3c2410_uart1_resource),
307 },
308 [2] = {
309 .resources = s3c2410_uart2_resource,
310 .nr_resources = ARRAY_SIZE(s3c2410_uart2_resource),
311 },
312 [3] = {
313 .resources = s3c2410_uart3_resource,
314 .nr_resources = ARRAY_SIZE(s3c2410_uart3_resource),
315 },
316};
Heiko Stuebner2473f712012-05-12 16:22:18 +0900317
318/* initialise all the clocks */
319
320void __init_or_cpufreq s3c24xx_setup_clocks(unsigned long fclk,
321 unsigned long hclk,
322 unsigned long pclk)
323{
324 clk_upll.rate = s3c24xx_get_pll(__raw_readl(S3C2410_UPLLCON),
325 clk_xtal.rate);
326
327 clk_mpll.rate = fclk;
328 clk_h.rate = hclk;
329 clk_p.rate = pclk;
330 clk_f.rate = fclk;
331}