blob: 3ca59cad05f33d41ac3e663070d4e44223449a37 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Support for PC -- Routing of Interrupts
3 *
4 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
5 */
6
7#include <linux/config.h>
8#include <linux/types.h>
9#include <linux/kernel.h>
10#include <linux/pci.h>
11#include <linux/init.h>
12#include <linux/slab.h>
13#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/dmi.h>
15#include <asm/io.h>
16#include <asm/smp.h>
17#include <asm/io_apic.h>
Nick Pigginb33fa1f2005-10-01 02:34:42 +100018#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/acpi.h>
20
21#include "pci.h"
22
23#define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
24#define PIRQ_VERSION 0x0100
25
26static int broken_hp_bios_irq9;
27static int acer_tm360_irqrouting;
28
29static struct irq_routing_table *pirq_table;
30
31static int pirq_enable_irq(struct pci_dev *dev);
32
33/*
34 * Never use: 0, 1, 2 (timer, keyboard, and cascade)
35 * Avoid using: 13, 14 and 15 (FP error and IDE).
36 * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
37 */
38unsigned int pcibios_irq_mask = 0xfff8;
39
40static int pirq_penalty[16] = {
41 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
42 0, 0, 0, 0, 1000, 100000, 100000, 100000
43};
44
45struct irq_router {
46 char *name;
47 u16 vendor, device;
48 int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
49 int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
50};
51
52struct irq_router_handler {
53 u16 vendor;
54 int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
55};
56
57int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
David Shaohua Li87bec662005-07-27 23:02:00 -040058void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60/*
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080061 * Check passed address for the PCI IRQ Routing Table signature
62 * and perform checksum verification.
63 */
64
65static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr)
66{
67 struct irq_routing_table *rt;
68 int i;
69 u8 sum;
70
71 rt = (struct irq_routing_table *) addr;
72 if (rt->signature != PIRQ_SIGNATURE ||
73 rt->version != PIRQ_VERSION ||
74 rt->size % 16 ||
75 rt->size < sizeof(struct irq_routing_table))
76 return NULL;
77 sum = 0;
78 for (i=0; i < rt->size; i++)
79 sum += addr[i];
80 if (!sum) {
Daniel Marjamäki81745512005-12-01 18:01:28 +010081 DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt);
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080082 return rt;
83 }
84 return NULL;
85}
86
87
88
89/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
91 */
92
93static struct irq_routing_table * __init pirq_find_routing_table(void)
94{
95 u8 *addr;
96 struct irq_routing_table *rt;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080098 if (pirq_table_addr) {
99 rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
100 if (rt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 return rt;
jayalk@intworks.biz120bb422005-03-21 20:20:42 -0800102 printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
103 }
104 for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
105 rt = pirq_check_routing_table(addr);
106 if (rt)
107 return rt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 }
109 return NULL;
110}
111
112/*
113 * If we have a IRQ routing table, use it to search for peer host
114 * bridges. It's a gross hack, but since there are no other known
115 * ways how to get a list of buses, we have to go this way.
116 */
117
118static void __init pirq_peer_trick(void)
119{
120 struct irq_routing_table *rt = pirq_table;
121 u8 busmap[256];
122 int i;
123 struct irq_info *e;
124
125 memset(busmap, 0, sizeof(busmap));
126 for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
127 e = &rt->slots[i];
128#ifdef DEBUG
129 {
130 int j;
Daniel Marjamäki81745512005-12-01 18:01:28 +0100131 DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 for(j=0; j<4; j++)
133 DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
134 DBG("\n");
135 }
136#endif
137 busmap[e->bus] = 1;
138 }
139 for(i = 1; i < 256; i++) {
140 if (!busmap[i] || pci_find_bus(0, i))
141 continue;
142 if (pci_scan_bus(i, &pci_root_ops, NULL))
143 printk(KERN_INFO "PCI: Discovered primary peer bus %02x [IRQ]\n", i);
144 }
145 pcibios_last_bus = -1;
146}
147
148/*
149 * Code for querying and setting of IRQ routes on various interrupt routers.
150 */
151
152void eisa_set_level_irq(unsigned int irq)
153{
154 unsigned char mask = 1 << (irq & 7);
155 unsigned int port = 0x4d0 + (irq >> 3);
156 unsigned char val;
157 static u16 eisa_irq_mask;
158
159 if (irq >= 16 || (1 << irq) & eisa_irq_mask)
160 return;
161
162 eisa_irq_mask |= (1 << irq);
Daniel Marjamäki81745512005-12-01 18:01:28 +0100163 printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 val = inb(port);
165 if (!(val & mask)) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100166 DBG(KERN_DEBUG " -> edge");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 outb(val | mask, port);
168 }
169}
170
171/*
172 * Common IRQ routing practice: nybbles in config space,
173 * offset by some magic constant.
174 */
175static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
176{
177 u8 x;
178 unsigned reg = offset + (nr >> 1);
179
180 pci_read_config_byte(router, reg, &x);
181 return (nr & 1) ? (x >> 4) : (x & 0xf);
182}
183
184static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
185{
186 u8 x;
187 unsigned reg = offset + (nr >> 1);
188
189 pci_read_config_byte(router, reg, &x);
190 x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
191 pci_write_config_byte(router, reg, x);
192}
193
194/*
195 * ALI pirq entries are damn ugly, and completely undocumented.
196 * This has been figured out from pirq tables, and it's not a pretty
197 * picture.
198 */
199static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
200{
201 static unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
202
203 return irqmap[read_config_nybble(router, 0x48, pirq-1)];
204}
205
206static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
207{
208 static unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
209 unsigned int val = irqmap[irq];
210
211 if (val) {
212 write_config_nybble(router, 0x48, pirq-1, val);
213 return 1;
214 }
215 return 0;
216}
217
218/*
219 * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
220 * just a pointer to the config space.
221 */
222static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
223{
224 u8 x;
225
226 pci_read_config_byte(router, pirq, &x);
227 return (x < 16) ? x : 0;
228}
229
230static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
231{
232 pci_write_config_byte(router, pirq, irq);
233 return 1;
234}
235
236/*
237 * The VIA pirq rules are nibble-based, like ALI,
238 * but without the ugly irq number munging.
239 * However, PIRQD is in the upper instead of lower 4 bits.
240 */
241static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
242{
243 return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
244}
245
246static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
247{
248 write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
249 return 1;
250}
251
252/*
Aleksey Gorelov80bb82a2005-06-23 00:08:29 -0700253 * The VIA pirq rules are nibble-based, like ALI,
254 * but without the ugly irq number munging.
255 * However, for 82C586, nibble map is different .
256 */
257static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
258{
259 static unsigned int pirqmap[4] = { 3, 2, 5, 1 };
260 return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
261}
262
263static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
264{
265 static unsigned int pirqmap[4] = { 3, 2, 5, 1 };
266 write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
267 return 1;
268}
269
270/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 * ITE 8330G pirq rules are nibble-based
272 * FIXME: pirqmap may be { 1, 0, 3, 2 },
273 * 2+3 are both mapped to irq 9 on my system
274 */
275static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
276{
277 static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
278 return read_config_nybble(router,0x43, pirqmap[pirq-1]);
279}
280
281static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
282{
283 static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
284 write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
285 return 1;
286}
287
288/*
289 * OPTI: high four bits are nibble pointer..
290 * I wonder what the low bits do?
291 */
292static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
293{
294 return read_config_nybble(router, 0xb8, pirq >> 4);
295}
296
297static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
298{
299 write_config_nybble(router, 0xb8, pirq >> 4, irq);
300 return 1;
301}
302
303/*
304 * Cyrix: nibble offset 0x5C
305 * 0x5C bits 7:4 is INTB bits 3:0 is INTA
306 * 0x5D bits 7:4 is INTD bits 3:0 is INTC
307 */
308static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
309{
310 return read_config_nybble(router, 0x5C, (pirq-1)^1);
311}
312
313static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
314{
315 write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
316 return 1;
317}
318
319/*
320 * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
321 * We have to deal with the following issues here:
322 * - vendors have different ideas about the meaning of link values
323 * - some onboard devices (integrated in the chipset) have special
324 * links and are thus routed differently (i.e. not via PCI INTA-INTD)
325 * - different revision of the router have a different layout for
326 * the routing registers, particularly for the onchip devices
327 *
328 * For all routing registers the common thing is we have one byte
329 * per routeable link which is defined as:
330 * bit 7 IRQ mapping enabled (0) or disabled (1)
331 * bits [6:4] reserved (sometimes used for onchip devices)
332 * bits [3:0] IRQ to map to
333 * allowed: 3-7, 9-12, 14-15
334 * reserved: 0, 1, 2, 8, 13
335 *
336 * The config-space registers located at 0x41/0x42/0x43/0x44 are
337 * always used to route the normal PCI INT A/B/C/D respectively.
338 * Apparently there are systems implementing PCI routing table using
339 * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
340 * We try our best to handle both link mappings.
341 *
342 * Currently (2003-05-21) it appears most SiS chipsets follow the
343 * definition of routing registers from the SiS-5595 southbridge.
344 * According to the SiS 5595 datasheets the revision id's of the
345 * router (ISA-bridge) should be 0x01 or 0xb0.
346 *
347 * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
348 * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
349 * They seem to work with the current routing code. However there is
350 * some concern because of the two USB-OHCI HCs (original SiS 5595
351 * had only one). YMMV.
352 *
353 * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
354 *
355 * 0x61: IDEIRQ:
356 * bits [6:5] must be written 01
357 * bit 4 channel-select primary (0), secondary (1)
358 *
359 * 0x62: USBIRQ:
360 * bit 6 OHCI function disabled (0), enabled (1)
361 *
362 * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
363 *
364 * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
365 *
366 * We support USBIRQ (in addition to INTA-INTD) and keep the
367 * IDE, ACPI and DAQ routing untouched as set by the BIOS.
368 *
369 * Currently the only reported exception is the new SiS 65x chipset
370 * which includes the SiS 69x southbridge. Here we have the 85C503
371 * router revision 0x04 and there are changes in the register layout
372 * mostly related to the different USB HCs with USB 2.0 support.
373 *
374 * Onchip routing for router rev-id 0x04 (try-and-error observation)
375 *
376 * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
377 * bit 6-4 are probably unused, not like 5595
378 */
379
380#define PIRQ_SIS_IRQ_MASK 0x0f
381#define PIRQ_SIS_IRQ_DISABLE 0x80
382#define PIRQ_SIS_USB_ENABLE 0x40
383
384static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
385{
386 u8 x;
387 int reg;
388
389 reg = pirq;
390 if (reg >= 0x01 && reg <= 0x04)
391 reg += 0x40;
392 pci_read_config_byte(router, reg, &x);
393 return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
394}
395
396static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
397{
398 u8 x;
399 int reg;
400
401 reg = pirq;
402 if (reg >= 0x01 && reg <= 0x04)
403 reg += 0x40;
404 pci_read_config_byte(router, reg, &x);
405 x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
406 x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
407 pci_write_config_byte(router, reg, x);
408 return 1;
409}
410
411
412/*
413 * VLSI: nibble offset 0x74 - educated guess due to routing table and
414 * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
415 * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
416 * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
417 * for the busbridge to the docking station.
418 */
419
420static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
421{
422 if (pirq > 8) {
423 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
424 return 0;
425 }
426 return read_config_nybble(router, 0x74, pirq-1);
427}
428
429static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
430{
431 if (pirq > 8) {
432 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
433 return 0;
434 }
435 write_config_nybble(router, 0x74, pirq-1, irq);
436 return 1;
437}
438
439/*
440 * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
441 * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
442 * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
443 * register is a straight binary coding of desired PIC IRQ (low nibble).
444 *
445 * The 'link' value in the PIRQ table is already in the correct format
446 * for the Index register. There are some special index values:
447 * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
448 * and 0x03 for SMBus.
449 */
450static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
451{
452 outb_p(pirq, 0xc00);
453 return inb(0xc01) & 0xf;
454}
455
456static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
457{
458 outb_p(pirq, 0xc00);
459 outb_p(irq, 0xc01);
460 return 1;
461}
462
463/* Support for AMD756 PCI IRQ Routing
464 * Jhon H. Caicedo <jhcaiced@osso.org.co>
465 * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
466 * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
467 * The AMD756 pirq rules are nibble-based
468 * offset 0x56 0-3 PIRQA 4-7 PIRQB
469 * offset 0x57 0-3 PIRQC 4-7 PIRQD
470 */
471static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
472{
473 u8 irq;
474 irq = 0;
475 if (pirq <= 4)
476 {
477 irq = read_config_nybble(router, 0x56, pirq - 1);
478 }
479 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
480 dev->vendor, dev->device, pirq, irq);
481 return irq;
482}
483
484static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
485{
486 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
487 dev->vendor, dev->device, pirq, irq);
488 if (pirq <= 4)
489 {
490 write_config_nybble(router, 0x56, pirq - 1, irq);
491 }
492 return 1;
493}
494
495#ifdef CONFIG_PCI_BIOS
496
497static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
498{
499 struct pci_dev *bridge;
500 int pin = pci_get_interrupt_pin(dev, &bridge);
501 return pcibios_set_irq_routing(bridge, pin, irq);
502}
503
504#endif
505
506static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
507{
508 static struct pci_device_id pirq_440gx[] = {
509 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
510 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
511 { },
512 };
513
514 /* 440GX has a proprietary PIRQ router -- don't use it */
515 if (pci_dev_present(pirq_440gx))
516 return 0;
517
518 switch(device)
519 {
520 case PCI_DEVICE_ID_INTEL_82371FB_0:
521 case PCI_DEVICE_ID_INTEL_82371SB_0:
522 case PCI_DEVICE_ID_INTEL_82371AB_0:
523 case PCI_DEVICE_ID_INTEL_82371MX:
524 case PCI_DEVICE_ID_INTEL_82443MX_0:
525 case PCI_DEVICE_ID_INTEL_82801AA_0:
526 case PCI_DEVICE_ID_INTEL_82801AB_0:
527 case PCI_DEVICE_ID_INTEL_82801BA_0:
528 case PCI_DEVICE_ID_INTEL_82801BA_10:
529 case PCI_DEVICE_ID_INTEL_82801CA_0:
530 case PCI_DEVICE_ID_INTEL_82801CA_12:
531 case PCI_DEVICE_ID_INTEL_82801DB_0:
532 case PCI_DEVICE_ID_INTEL_82801E_0:
533 case PCI_DEVICE_ID_INTEL_82801EB_0:
534 case PCI_DEVICE_ID_INTEL_ESB_1:
535 case PCI_DEVICE_ID_INTEL_ICH6_0:
536 case PCI_DEVICE_ID_INTEL_ICH6_1:
537 case PCI_DEVICE_ID_INTEL_ICH7_0:
538 case PCI_DEVICE_ID_INTEL_ICH7_1:
Jason Gaston4d24a432005-05-01 08:58:50 -0700539 case PCI_DEVICE_ID_INTEL_ICH7_30:
540 case PCI_DEVICE_ID_INTEL_ICH7_31:
Jason Gastone285f802005-04-16 15:24:41 -0700541 case PCI_DEVICE_ID_INTEL_ESB2_0:
Jason Gastonb6ebb262006-01-09 10:53:45 -0800542 case PCI_DEVICE_ID_INTEL_ICH8_0:
543 case PCI_DEVICE_ID_INTEL_ICH8_1:
544 case PCI_DEVICE_ID_INTEL_ICH8_2:
545 case PCI_DEVICE_ID_INTEL_ICH8_3:
546 case PCI_DEVICE_ID_INTEL_ICH8_4:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 r->name = "PIIX/ICH";
548 r->get = pirq_piix_get;
549 r->set = pirq_piix_set;
550 return 1;
551 }
552 return 0;
553}
554
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800555static __init int via_router_probe(struct irq_router *r,
556 struct pci_dev *router, u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557{
558 /* FIXME: We should move some of the quirk fixup stuff here */
Giancarlo Formicucciaac122592005-07-28 01:07:33 -0700559
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800560 /*
561 * work arounds for some buggy BIOSes
562 */
563 if (device == PCI_DEVICE_ID_VIA_82C586_0) {
564 switch(router->device) {
565 case PCI_DEVICE_ID_VIA_82C686:
566 /*
567 * Asus k7m bios wrongly reports 82C686A
568 * as 586-compatible
569 */
570 device = PCI_DEVICE_ID_VIA_82C686;
571 break;
572 case PCI_DEVICE_ID_VIA_8235:
573 /**
574 * Asus a7v-x bios wrongly reports 8235
575 * as 586-compatible
576 */
577 device = PCI_DEVICE_ID_VIA_8235;
578 break;
579 }
Giancarlo Formicucciaac122592005-07-28 01:07:33 -0700580 }
581
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800582 switch(device) {
583 case PCI_DEVICE_ID_VIA_82C586_0:
584 r->name = "VIA";
585 r->get = pirq_via586_get;
586 r->set = pirq_via586_set;
587 return 1;
588 case PCI_DEVICE_ID_VIA_82C596:
589 case PCI_DEVICE_ID_VIA_82C686:
590 case PCI_DEVICE_ID_VIA_8231:
591 case PCI_DEVICE_ID_VIA_8235:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 /* FIXME: add new ones for 8233/5 */
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800593 r->name = "VIA";
594 r->get = pirq_via_get;
595 r->set = pirq_via_set;
596 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 }
598 return 0;
599}
600
601static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
602{
603 switch(device)
604 {
605 case PCI_DEVICE_ID_VLSI_82C534:
606 r->name = "VLSI 82C534";
607 r->get = pirq_vlsi_get;
608 r->set = pirq_vlsi_set;
609 return 1;
610 }
611 return 0;
612}
613
614
615static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
616{
617 switch(device)
618 {
619 case PCI_DEVICE_ID_SERVERWORKS_OSB4:
620 case PCI_DEVICE_ID_SERVERWORKS_CSB5:
621 r->name = "ServerWorks";
622 r->get = pirq_serverworks_get;
623 r->set = pirq_serverworks_set;
624 return 1;
625 }
626 return 0;
627}
628
629static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
630{
631 if (device != PCI_DEVICE_ID_SI_503)
632 return 0;
633
634 r->name = "SIS";
635 r->get = pirq_sis_get;
636 r->set = pirq_sis_set;
637 return 1;
638}
639
640static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
641{
642 switch(device)
643 {
644 case PCI_DEVICE_ID_CYRIX_5520:
645 r->name = "NatSemi";
646 r->get = pirq_cyrix_get;
647 r->set = pirq_cyrix_set;
648 return 1;
649 }
650 return 0;
651}
652
653static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
654{
655 switch(device)
656 {
657 case PCI_DEVICE_ID_OPTI_82C700:
658 r->name = "OPTI";
659 r->get = pirq_opti_get;
660 r->set = pirq_opti_set;
661 return 1;
662 }
663 return 0;
664}
665
666static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
667{
668 switch(device)
669 {
670 case PCI_DEVICE_ID_ITE_IT8330G_0:
671 r->name = "ITE";
672 r->get = pirq_ite_get;
673 r->set = pirq_ite_set;
674 return 1;
675 }
676 return 0;
677}
678
679static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
680{
681 switch(device)
682 {
683 case PCI_DEVICE_ID_AL_M1533:
684 case PCI_DEVICE_ID_AL_M1563:
Daniel Marjamäki81745512005-12-01 18:01:28 +0100685 printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n");
686 r->name = "ALI";
687 r->get = pirq_ali_get;
688 r->set = pirq_ali_set;
689 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 }
691 return 0;
692}
693
694static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
695{
696 switch(device)
697 {
698 case PCI_DEVICE_ID_AMD_VIPER_740B:
699 r->name = "AMD756";
700 break;
701 case PCI_DEVICE_ID_AMD_VIPER_7413:
702 r->name = "AMD766";
703 break;
704 case PCI_DEVICE_ID_AMD_VIPER_7443:
705 r->name = "AMD768";
706 break;
707 default:
708 return 0;
709 }
710 r->get = pirq_amd756_get;
711 r->set = pirq_amd756_set;
712 return 1;
713}
714
715static __initdata struct irq_router_handler pirq_routers[] = {
716 { PCI_VENDOR_ID_INTEL, intel_router_probe },
717 { PCI_VENDOR_ID_AL, ali_router_probe },
718 { PCI_VENDOR_ID_ITE, ite_router_probe },
719 { PCI_VENDOR_ID_VIA, via_router_probe },
720 { PCI_VENDOR_ID_OPTI, opti_router_probe },
721 { PCI_VENDOR_ID_SI, sis_router_probe },
722 { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
723 { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
724 { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
725 { PCI_VENDOR_ID_AMD, amd_router_probe },
726 /* Someone with docs needs to add the ATI Radeon IGP */
727 { 0, NULL }
728};
729static struct irq_router pirq_router;
730static struct pci_dev *pirq_router_dev;
731
732
733/*
734 * FIXME: should we have an option to say "generic for
735 * chipset" ?
736 */
737
738static void __init pirq_find_router(struct irq_router *r)
739{
740 struct irq_routing_table *rt = pirq_table;
741 struct irq_router_handler *h;
742
743#ifdef CONFIG_PCI_BIOS
744 if (!rt->signature) {
745 printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
746 r->set = pirq_bios_set;
747 r->name = "BIOS";
748 return;
749 }
750#endif
751
752 /* Default unless a driver reloads it */
753 r->name = "default";
754 r->get = NULL;
755 r->set = NULL;
756
Daniel Marjamäki81745512005-12-01 18:01:28 +0100757 DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 rt->rtr_vendor, rt->rtr_device);
759
760 pirq_router_dev = pci_find_slot(rt->rtr_bus, rt->rtr_devfn);
761 if (!pirq_router_dev) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100762 DBG(KERN_DEBUG "PCI: Interrupt router not found at "
763 "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 return;
765 }
766
767 for( h = pirq_routers; h->vendor; h++) {
768 /* First look for a router match */
769 if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
770 break;
771 /* Fall back to a device match */
772 if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
773 break;
774 }
775 printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
776 pirq_router.name,
777 pirq_router_dev->vendor,
778 pirq_router_dev->device,
779 pci_name(pirq_router_dev));
780}
781
782static struct irq_info *pirq_get_info(struct pci_dev *dev)
783{
784 struct irq_routing_table *rt = pirq_table;
785 int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
786 struct irq_info *info;
787
788 for (info = rt->slots; entries--; info++)
789 if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
790 return info;
791 return NULL;
792}
793
794static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
795{
796 u8 pin;
797 struct irq_info *info;
798 int i, pirq, newirq;
799 int irq = 0;
800 u32 mask;
801 struct irq_router *r = &pirq_router;
802 struct pci_dev *dev2 = NULL;
803 char *msg = NULL;
804
805 /* Find IRQ pin */
806 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
807 if (!pin) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100808 DBG(KERN_DEBUG " -> no interrupt pin\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 return 0;
810 }
811 pin = pin - 1;
812
813 /* Find IRQ routing entry */
814
815 if (!pirq_table)
816 return 0;
817
Daniel Marjamäki81745512005-12-01 18:01:28 +0100818 DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 info = pirq_get_info(dev);
820 if (!info) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100821 DBG(" -> not found in routing table\n" KERN_DEBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 return 0;
823 }
824 pirq = info->irq[pin].link;
825 mask = info->irq[pin].bitmap;
826 if (!pirq) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100827 DBG(" -> not routed\n" KERN_DEBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 return 0;
829 }
830 DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
831 mask &= pcibios_irq_mask;
832
833 /* Work around broken HP Pavilion Notebooks which assign USB to
834 IRQ 9 even though it is actually wired to IRQ 11 */
835
836 if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
837 dev->irq = 11;
838 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
839 r->set(pirq_router_dev, dev, pirq, 11);
840 }
841
842 /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
843 if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
844 pirq = 0x68;
845 mask = 0x400;
846 dev->irq = r->get(pirq_router_dev, dev, pirq);
847 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
848 }
849
850 /*
851 * Find the best IRQ to assign: use the one
852 * reported by the device if possible.
853 */
854 newirq = dev->irq;
Linus Torvalds7ed409182006-01-06 08:43:16 -0800855 if (newirq && !((1 << newirq) & mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
Daniel Marjamäki81745512005-12-01 18:01:28 +0100857 else printk("\n" KERN_WARNING
858 "PCI: IRQ %i for device %s doesn't match PIRQ mask "
859 "- try pci=usepirqmask\n" KERN_DEBUG, newirq,
860 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 }
862 if (!newirq && assign) {
863 for (i = 0; i < 16; i++) {
864 if (!(mask & (1 << i)))
865 continue;
866 if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, SA_SHIRQ))
867 newirq = i;
868 }
869 }
870 DBG(" -> newirq=%d", newirq);
871
872 /* Check if it is hardcoded */
873 if ((pirq & 0xf0) == 0xf0) {
874 irq = pirq & 0xf;
875 DBG(" -> hardcoded IRQ %d\n", irq);
876 msg = "Hardcoded";
877 } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
878 ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
879 DBG(" -> got IRQ %d\n", irq);
880 msg = "Found";
881 } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
882 DBG(" -> assigning IRQ %d", newirq);
883 if (r->set(pirq_router_dev, dev, pirq, newirq)) {
884 eisa_set_level_irq(newirq);
885 DBG(" ... OK\n");
886 msg = "Assigned";
887 irq = newirq;
888 }
889 }
890
891 if (!irq) {
892 DBG(" ... failed\n");
893 if (newirq && mask == (1 << newirq)) {
894 msg = "Guessed";
895 irq = newirq;
896 } else
897 return 0;
898 }
899 printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
900
901 /* Update IRQ for all devices with the same pirq value */
902 while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
903 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
904 if (!pin)
905 continue;
906 pin--;
907 info = pirq_get_info(dev2);
908 if (!info)
909 continue;
910 if (info->irq[pin].link == pirq) {
911 /* We refuse to override the dev->irq information. Give a warning! */
912 if ( dev2->irq && dev2->irq != irq && \
913 (!(pci_probe & PCI_USE_PIRQ_MASK) || \
914 ((1 << dev2->irq) & mask)) ) {
915#ifndef CONFIG_PCI_MSI
916 printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
917 pci_name(dev2), dev2->irq, irq);
918#endif
919 continue;
920 }
921 dev2->irq = irq;
922 pirq_penalty[irq]++;
923 if (dev != dev2)
924 printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
925 }
926 }
927 return 1;
928}
929
930static void __init pcibios_fixup_irqs(void)
931{
932 struct pci_dev *dev = NULL;
933 u8 pin;
934
Daniel Marjamäki81745512005-12-01 18:01:28 +0100935 DBG(KERN_DEBUG "PCI: IRQ fixup\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
937 /*
938 * If the BIOS has set an out of range IRQ number, just ignore it.
939 * Also keep track of which IRQ's are already in use.
940 */
941 if (dev->irq >= 16) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100942 DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 dev->irq = 0;
944 }
945 /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
946 if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
947 pirq_penalty[dev->irq] = 0;
948 pirq_penalty[dev->irq]++;
949 }
950
951 dev = NULL;
952 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
953 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
954#ifdef CONFIG_X86_IO_APIC
955 /*
956 * Recalculate IRQ numbers if we use the I/O APIC.
957 */
958 if (io_apic_assign_pci_irqs)
959 {
960 int irq;
961
962 if (pin) {
963 pin--; /* interrupt pins are numbered starting from 1 */
964 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
965 /*
966 * Busses behind bridges are typically not listed in the MP-table.
967 * In this case we have to look up the IRQ based on the parent bus,
968 * parent slot, and pin number. The SMP code detects such bridged
969 * busses itself so we should get into this branch reliably.
970 */
971 if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
972 struct pci_dev * bridge = dev->bus->self;
973
974 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
975 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
976 PCI_SLOT(bridge->devfn), pin);
977 if (irq >= 0)
978 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
979 pci_name(bridge), 'A' + pin, irq);
980 }
981 if (irq >= 0) {
982 if (use_pci_vector() &&
983 !platform_legacy_irq(irq))
984 irq = IO_APIC_VECTOR(irq);
985
986 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
987 pci_name(dev), 'A' + pin, irq);
988 dev->irq = irq;
989 }
990 }
991 }
992#endif
993 /*
994 * Still no IRQ? Try to lookup one...
995 */
996 if (pin && !dev->irq)
997 pcibios_lookup_irq(dev, 0);
998 }
999}
1000
1001/*
1002 * Work around broken HP Pavilion Notebooks which assign USB to
1003 * IRQ 9 even though it is actually wired to IRQ 11
1004 */
1005static int __init fix_broken_hp_bios_irq9(struct dmi_system_id *d)
1006{
1007 if (!broken_hp_bios_irq9) {
1008 broken_hp_bios_irq9 = 1;
1009 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
1010 }
1011 return 0;
1012}
1013
1014/*
1015 * Work around broken Acer TravelMate 360 Notebooks which assign
1016 * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
1017 */
1018static int __init fix_acer_tm360_irqrouting(struct dmi_system_id *d)
1019{
1020 if (!acer_tm360_irqrouting) {
1021 acer_tm360_irqrouting = 1;
1022 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
1023 }
1024 return 0;
1025}
1026
1027static struct dmi_system_id __initdata pciirq_dmi_table[] = {
1028 {
1029 .callback = fix_broken_hp_bios_irq9,
1030 .ident = "HP Pavilion N5400 Series Laptop",
1031 .matches = {
1032 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1033 DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
1034 DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
1035 DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
1036 },
1037 },
1038 {
1039 .callback = fix_acer_tm360_irqrouting,
1040 .ident = "Acer TravelMate 36x Laptop",
1041 .matches = {
1042 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1043 DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
1044 },
1045 },
1046 { }
1047};
1048
1049static int __init pcibios_irq_init(void)
1050{
Daniel Marjamäki81745512005-12-01 18:01:28 +01001051 DBG(KERN_DEBUG "PCI: IRQ init\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 if (pcibios_enable_irq || raw_pci_ops == NULL)
1054 return 0;
1055
1056 dmi_check_system(pciirq_dmi_table);
1057
1058 pirq_table = pirq_find_routing_table();
1059
1060#ifdef CONFIG_PCI_BIOS
1061 if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
1062 pirq_table = pcibios_get_irq_routing_table();
1063#endif
1064 if (pirq_table) {
1065 pirq_peer_trick();
1066 pirq_find_router(&pirq_router);
1067 if (pirq_table->exclusive_irqs) {
1068 int i;
1069 for (i=0; i<16; i++)
1070 if (!(pirq_table->exclusive_irqs & (1 << i)))
1071 pirq_penalty[i] += 100;
1072 }
1073 /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
1074 if (io_apic_assign_pci_irqs)
1075 pirq_table = NULL;
1076 }
1077
1078 pcibios_enable_irq = pirq_enable_irq;
1079
1080 pcibios_fixup_irqs();
1081 return 0;
1082}
1083
1084subsys_initcall(pcibios_irq_init);
1085
1086
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001087static void pirq_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088{
1089 /*
1090 * If any ISAPnP device reports an IRQ in its list of possible
1091 * IRQ's, we try to avoid assigning it to PCI devices.
1092 */
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001093 if (irq < 16) {
1094 if (active)
1095 pirq_penalty[irq] += 1000;
1096 else
1097 pirq_penalty[irq] += 100;
1098 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099}
1100
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001101void pcibios_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
Len Brown6153df7b2005-08-25 12:27:09 -04001103#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 if (!acpi_noirq)
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001105 acpi_penalize_isa_irq(irq, active);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 else
1107#endif
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001108 pirq_penalize_isa_irq(irq, active);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109}
1110
1111static int pirq_enable_irq(struct pci_dev *dev)
1112{
1113 u8 pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 struct pci_dev *temp_dev;
1115
1116 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1117 if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
1118 char *msg = "";
1119
1120 pin--; /* interrupt pins are numbered starting from 1 */
1121
1122 if (io_apic_assign_pci_irqs) {
1123 int irq;
1124
1125 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
1126 /*
1127 * Busses behind bridges are typically not listed in the MP-table.
1128 * In this case we have to look up the IRQ based on the parent bus,
1129 * parent slot, and pin number. The SMP code detects such bridged
1130 * busses itself so we should get into this branch reliably.
1131 */
1132 temp_dev = dev;
1133 while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
1134 struct pci_dev * bridge = dev->bus->self;
1135
1136 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1137 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
1138 PCI_SLOT(bridge->devfn), pin);
1139 if (irq >= 0)
1140 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
1141 pci_name(bridge), 'A' + pin, irq);
1142 dev = bridge;
1143 }
1144 dev = temp_dev;
1145 if (irq >= 0) {
1146#ifdef CONFIG_PCI_MSI
1147 if (!platform_legacy_irq(irq))
1148 irq = IO_APIC_VECTOR(irq);
1149#endif
1150 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
1151 pci_name(dev), 'A' + pin, irq);
1152 dev->irq = irq;
1153 return 0;
1154 } else
1155 msg = " Probably buggy MP table.";
1156 } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
1157 msg = "";
1158 else
1159 msg = " Please try using pci=biosirq.";
1160
1161 /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
1162 if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
1163 return 0;
1164
1165 printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
1166 'A' + pin, pci_name(dev), msg);
1167 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 return 0;
1169}
1170
1171int pci_vector_resources(int last, int nr_released)
1172{
1173 int count = nr_released;
1174
1175 int next = last;
1176 int offset = (last % 8);
1177
1178 while (next < FIRST_SYSTEM_VECTOR) {
1179 next += 8;
1180#ifdef CONFIG_X86_64
1181 if (next == IA32_SYSCALL_VECTOR)
1182 continue;
1183#else
1184 if (next == SYSCALL_VECTOR)
1185 continue;
1186#endif
1187 count++;
1188 if (next >= FIRST_SYSTEM_VECTOR) {
1189 if (offset%8) {
1190 next = FIRST_DEVICE_VECTOR + offset;
1191 offset++;
1192 continue;
1193 }
1194 count--;
1195 }
1196 }
1197
1198 return count;
1199}