blob: b5c134a16ecb35a78b823a5eabc40cbf3ddbe2cf [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright © 2007-2008 Intel Corporation
3 * Jesse Barnes <jesse.barnes@intel.com>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 */
23#ifndef __DRM_EDID_H__
24#define __DRM_EDID_H__
25
26#include <linux/types.h>
27
Daniel Vettercdc3d092016-08-31 18:09:06 +020028struct drm_device;
29struct i2c_adapter;
30
Dave Airlief453ba02008-11-07 14:05:41 -080031#define EDID_LENGTH 128
32#define DDC_ADDR 0x50
Dave Airlieb49b55b2014-10-20 16:13:19 +100033#define DDC_ADDR2 0x52 /* E-DDC 1.2 - where DisplayID can hide */
Dave Airlief453ba02008-11-07 14:05:41 -080034
Adam Jackson4d76a222010-08-03 14:38:17 -040035#define CEA_EXT 0x02
36#define VTB_EXT 0x10
37#define DI_EXT 0x40
38#define LS_EXT 0x50
39#define MI_EXT 0x60
Dave Airlieb49b55b2014-10-20 16:13:19 +100040#define DISPLAYID_EXT 0x70
Adam Jackson4d76a222010-08-03 14:38:17 -040041
Dave Airlief453ba02008-11-07 14:05:41 -080042struct est_timings {
43 u8 t1;
44 u8 t2;
45 u8 mfg_rsvd;
46} __attribute__((packed));
47
Michel Dänzer0454bea2009-06-15 16:56:07 +020048/* 00=16:10, 01=4:3, 10=5:4, 11=16:9 */
Michel Dänzere14cbee2009-06-23 12:36:32 +020049#define EDID_TIMING_ASPECT_SHIFT 6
Michel Dänzer0454bea2009-06-15 16:56:07 +020050#define EDID_TIMING_ASPECT_MASK (0x3 << EDID_TIMING_ASPECT_SHIFT)
51
52/* need to add 60 */
Michel Dänzere14cbee2009-06-23 12:36:32 +020053#define EDID_TIMING_VFREQ_SHIFT 0
Michel Dänzer0454bea2009-06-15 16:56:07 +020054#define EDID_TIMING_VFREQ_MASK (0x3f << EDID_TIMING_VFREQ_SHIFT)
55
Dave Airlief453ba02008-11-07 14:05:41 -080056struct std_timing {
57 u8 hsize; /* need to multiply by 8 then add 248 */
Michel Dänzer0454bea2009-06-15 16:56:07 +020058 u8 vfreq_aspect;
Dave Airlief453ba02008-11-07 14:05:41 -080059} __attribute__((packed));
60
Michel Dänzere14cbee2009-06-23 12:36:32 +020061#define DRM_EDID_PT_HSYNC_POSITIVE (1 << 1)
62#define DRM_EDID_PT_VSYNC_POSITIVE (1 << 2)
Michel Dänzer0454bea2009-06-15 16:56:07 +020063#define DRM_EDID_PT_SEPARATE_SYNC (3 << 3)
Michel Dänzere14cbee2009-06-23 12:36:32 +020064#define DRM_EDID_PT_STEREO (1 << 5)
65#define DRM_EDID_PT_INTERLACED (1 << 7)
Michel Dänzer0454bea2009-06-15 16:56:07 +020066
Dave Airlief453ba02008-11-07 14:05:41 -080067/* If detailed data is pixel timing */
68struct detailed_pixel_timing {
69 u8 hactive_lo;
70 u8 hblank_lo;
Michel Dänzer0454bea2009-06-15 16:56:07 +020071 u8 hactive_hblank_hi;
Dave Airlief453ba02008-11-07 14:05:41 -080072 u8 vactive_lo;
73 u8 vblank_lo;
Michel Dänzer0454bea2009-06-15 16:56:07 +020074 u8 vactive_vblank_hi;
Dave Airlief453ba02008-11-07 14:05:41 -080075 u8 hsync_offset_lo;
76 u8 hsync_pulse_width_lo;
Michel Dänzer0454bea2009-06-15 16:56:07 +020077 u8 vsync_offset_pulse_width_lo;
78 u8 hsync_vsync_offset_pulse_width_hi;
Dave Airlief453ba02008-11-07 14:05:41 -080079 u8 width_mm_lo;
80 u8 height_mm_lo;
Michel Dänzer0454bea2009-06-15 16:56:07 +020081 u8 width_height_mm_hi;
Dave Airlief453ba02008-11-07 14:05:41 -080082 u8 hborder;
83 u8 vborder;
Michel Dänzer0454bea2009-06-15 16:56:07 +020084 u8 misc;
Dave Airlief453ba02008-11-07 14:05:41 -080085} __attribute__((packed));
86
87/* If it's not pixel timing, it'll be one of the below */
88struct detailed_data_string {
89 u8 str[13];
90} __attribute__((packed));
91
92struct detailed_data_monitor_range {
93 u8 min_vfreq;
94 u8 max_vfreq;
95 u8 min_hfreq_khz;
96 u8 max_hfreq_khz;
97 u8 pixel_clock_mhz; /* need to multiply by 10 */
Adam Jacksoneeefa4b2012-04-13 16:33:37 -040098 u8 flags;
99 union {
100 struct {
101 u8 reserved;
102 u8 hfreq_start_khz; /* need to multiply by 2 */
103 u8 c; /* need to divide by 2 */
104 __le16 m;
105 u8 k;
106 u8 j; /* need to divide by 2 */
Takashi Iwai8353e6c2012-04-23 17:40:49 +0100107 } __attribute__((packed)) gtf2;
Adam Jacksoneeefa4b2012-04-13 16:33:37 -0400108 struct {
109 u8 version;
110 u8 data1; /* high 6 bits: extra clock resolution */
111 u8 data2; /* plus low 2 of above: max hactive */
112 u8 supported_aspects;
113 u8 flags; /* preferred aspect and blanking support */
114 u8 supported_scalings;
115 u8 preferred_refresh;
Takashi Iwai8353e6c2012-04-23 17:40:49 +0100116 } __attribute__((packed)) cvt;
Adam Jacksoneeefa4b2012-04-13 16:33:37 -0400117 } formula;
Dave Airlief453ba02008-11-07 14:05:41 -0800118} __attribute__((packed));
119
120struct detailed_data_wpindex {
Michel Dänzere14cbee2009-06-23 12:36:32 +0200121 u8 white_yx_lo; /* Lower 2 bits each */
Dave Airlief453ba02008-11-07 14:05:41 -0800122 u8 white_x_hi;
123 u8 white_y_hi;
124 u8 gamma; /* need to divide by 100 then add 1 */
125} __attribute__((packed));
126
127struct detailed_data_color_point {
128 u8 windex1;
129 u8 wpindex1[3];
130 u8 windex2;
131 u8 wpindex2[3];
132} __attribute__((packed));
133
Adam Jackson9340d8c2009-12-03 17:44:40 -0500134struct cvt_timing {
135 u8 code[3];
136} __attribute__((packed));
137
Dave Airlief453ba02008-11-07 14:05:41 -0800138struct detailed_non_pixel {
139 u8 pad1;
140 u8 type; /* ff=serial, fe=string, fd=monitor range, fc=monitor name
141 fb=color point data, fa=standard timing data,
142 f9=undefined, f8=mfg. reserved */
143 u8 pad2;
144 union {
145 struct detailed_data_string str;
146 struct detailed_data_monitor_range range;
147 struct detailed_data_wpindex color;
Dan Carpenter96525a22010-05-14 13:06:19 +0200148 struct std_timing timings[6];
Adam Jackson9340d8c2009-12-03 17:44:40 -0500149 struct cvt_timing cvt[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800150 } data;
151} __attribute__((packed));
152
Adam Jackson2dbdc522009-12-03 17:44:39 -0500153#define EDID_DETAIL_EST_TIMINGS 0xf7
154#define EDID_DETAIL_CVT_3BYTE 0xf8
155#define EDID_DETAIL_COLOR_MGMT_DATA 0xf9
Dave Airlief453ba02008-11-07 14:05:41 -0800156#define EDID_DETAIL_STD_MODES 0xfa
157#define EDID_DETAIL_MONITOR_CPDATA 0xfb
158#define EDID_DETAIL_MONITOR_NAME 0xfc
159#define EDID_DETAIL_MONITOR_RANGE 0xfd
160#define EDID_DETAIL_MONITOR_STRING 0xfe
161#define EDID_DETAIL_MONITOR_SERIAL 0xff
162
163struct detailed_timing {
Michel Dänzer0454bea2009-06-15 16:56:07 +0200164 __le16 pixel_clock; /* need to multiply by 10 KHz */
Dave Airlief453ba02008-11-07 14:05:41 -0800165 union {
166 struct detailed_pixel_timing pixel_data;
167 struct detailed_non_pixel other_data;
168 } data;
169} __attribute__((packed));
170
Michel Dänzere14cbee2009-06-23 12:36:32 +0200171#define DRM_EDID_INPUT_SERRATION_VSYNC (1 << 0)
172#define DRM_EDID_INPUT_SYNC_ON_GREEN (1 << 1)
173#define DRM_EDID_INPUT_COMPOSITE_SYNC (1 << 2)
Michel Dänzer0454bea2009-06-15 16:56:07 +0200174#define DRM_EDID_INPUT_SEPARATE_SYNCS (1 << 3)
Michel Dänzere14cbee2009-06-23 12:36:32 +0200175#define DRM_EDID_INPUT_BLANK_TO_BLACK (1 << 4)
176#define DRM_EDID_INPUT_VIDEO_LEVEL (3 << 5)
Jesse Barnes3b112282011-04-15 12:49:23 -0700177#define DRM_EDID_INPUT_DIGITAL (1 << 7)
178#define DRM_EDID_DIGITAL_DEPTH_MASK (7 << 4)
179#define DRM_EDID_DIGITAL_DEPTH_UNDEF (0 << 4)
180#define DRM_EDID_DIGITAL_DEPTH_6 (1 << 4)
181#define DRM_EDID_DIGITAL_DEPTH_8 (2 << 4)
182#define DRM_EDID_DIGITAL_DEPTH_10 (3 << 4)
183#define DRM_EDID_DIGITAL_DEPTH_12 (4 << 4)
184#define DRM_EDID_DIGITAL_DEPTH_14 (5 << 4)
185#define DRM_EDID_DIGITAL_DEPTH_16 (6 << 4)
186#define DRM_EDID_DIGITAL_DEPTH_RSVD (7 << 4)
187#define DRM_EDID_DIGITAL_TYPE_UNDEF (0)
188#define DRM_EDID_DIGITAL_TYPE_DVI (1)
189#define DRM_EDID_DIGITAL_TYPE_HDMI_A (2)
190#define DRM_EDID_DIGITAL_TYPE_HDMI_B (3)
191#define DRM_EDID_DIGITAL_TYPE_MDDI (4)
192#define DRM_EDID_DIGITAL_TYPE_DP (5)
Michel Dänzer0454bea2009-06-15 16:56:07 +0200193
Michel Dänzere14cbee2009-06-23 12:36:32 +0200194#define DRM_EDID_FEATURE_DEFAULT_GTF (1 << 0)
195#define DRM_EDID_FEATURE_PREFERRED_TIMING (1 << 1)
196#define DRM_EDID_FEATURE_STANDARD_COLOR (1 << 2)
Jesse Barnesda05a5a72011-04-15 13:48:57 -0700197/* If analog */
Michel Dänzer0454bea2009-06-15 16:56:07 +0200198#define DRM_EDID_FEATURE_DISPLAY_TYPE (3 << 3) /* 00=mono, 01=rgb, 10=non-rgb, 11=unknown */
Jesse Barnesda05a5a72011-04-15 13:48:57 -0700199/* If digital */
200#define DRM_EDID_FEATURE_COLOR_MASK (3 << 3)
201#define DRM_EDID_FEATURE_RGB (0 << 3)
202#define DRM_EDID_FEATURE_RGB_YCRCB444 (1 << 3)
203#define DRM_EDID_FEATURE_RGB_YCRCB422 (2 << 3)
204#define DRM_EDID_FEATURE_RGB_YCRCB (3 << 3) /* both 4:4:4 and 4:2:2 */
205
Michel Dänzere14cbee2009-06-23 12:36:32 +0200206#define DRM_EDID_FEATURE_PM_ACTIVE_OFF (1 << 5)
207#define DRM_EDID_FEATURE_PM_SUSPEND (1 << 6)
208#define DRM_EDID_FEATURE_PM_STANDBY (1 << 7)
Michel Dänzer0454bea2009-06-15 16:56:07 +0200209
Mario Kleinerd0c94692014-03-27 19:59:39 +0100210#define DRM_EDID_HDMI_DC_48 (1 << 6)
211#define DRM_EDID_HDMI_DC_36 (1 << 5)
212#define DRM_EDID_HDMI_DC_30 (1 << 4)
213#define DRM_EDID_HDMI_DC_Y444 (1 << 3)
214
Abhinav Kumarcd187512017-06-30 01:02:36 -0700215/* YCBCR 420 deep color modes */
216#define DRM_EDID_YCBCR420_DC_48 (1 << 2)
217#define DRM_EDID_YCBCR420_DC_36 (1 << 1)
218#define DRM_EDID_YCBCR420_DC_30 (1 << 0)
219
Chirag Khurana9986aac2019-11-20 17:50:10 +0530220#define DRM_EDID_COLORIMETRY_xvYCC_601 (1 << 0)
221#define DRM_EDID_COLORIMETRY_xvYCC_709 (1 << 1)
222#define DRM_EDID_COLORIMETRY_sYCC_601 (1 << 2)
223#define DRM_EDID_COLORIMETRY_ADBYCC_601 (1 << 3)
224#define DRM_EDID_COLORIMETRY_ADB_RGB (1 << 4)
225#define DRM_EDID_COLORIMETRY_BT2020_CYCC (1 << 5)
226#define DRM_EDID_COLORIMETRY_BT2020_YCC (1 << 6)
227#define DRM_EDID_COLORIMETRY_BT2020_RGB (1 << 7)
228
Jani Nikulababc9492014-10-28 16:20:47 +0200229/* ELD Header Block */
230#define DRM_ELD_HEADER_BLOCK_SIZE 4
231
232#define DRM_ELD_VER 0
233# define DRM_ELD_VER_SHIFT 3
234# define DRM_ELD_VER_MASK (0x1f << 3)
Jani Nikula1b54bdb2015-04-13 10:57:14 +0300235# define DRM_ELD_VER_CEA861D (2 << 3) /* supports 861D or below */
236# define DRM_ELD_VER_CANNED (0x1f << 3)
Jani Nikulababc9492014-10-28 16:20:47 +0200237
238#define DRM_ELD_BASELINE_ELD_LEN 2 /* in dwords! */
239
240/* ELD Baseline Block for ELD_Ver == 2 */
241#define DRM_ELD_CEA_EDID_VER_MNL 4
242# define DRM_ELD_CEA_EDID_VER_SHIFT 5
243# define DRM_ELD_CEA_EDID_VER_MASK (7 << 5)
244# define DRM_ELD_CEA_EDID_VER_NONE (0 << 5)
245# define DRM_ELD_CEA_EDID_VER_CEA861 (1 << 5)
246# define DRM_ELD_CEA_EDID_VER_CEA861A (2 << 5)
247# define DRM_ELD_CEA_EDID_VER_CEA861BCD (3 << 5)
248# define DRM_ELD_MNL_SHIFT 0
249# define DRM_ELD_MNL_MASK (0x1f << 0)
250
251#define DRM_ELD_SAD_COUNT_CONN_TYPE 5
252# define DRM_ELD_SAD_COUNT_SHIFT 4
253# define DRM_ELD_SAD_COUNT_MASK (0xf << 4)
254# define DRM_ELD_CONN_TYPE_SHIFT 2
255# define DRM_ELD_CONN_TYPE_MASK (3 << 2)
256# define DRM_ELD_CONN_TYPE_HDMI (0 << 2)
257# define DRM_ELD_CONN_TYPE_DP (1 << 2)
258# define DRM_ELD_SUPPORTS_AI (1 << 1)
259# define DRM_ELD_SUPPORTS_HDCP (1 << 0)
260
261#define DRM_ELD_AUD_SYNCH_DELAY 6 /* in units of 2 ms */
262# define DRM_ELD_AUD_SYNCH_DELAY_MAX 0xfa /* 500 ms */
263
264#define DRM_ELD_SPEAKER 7
265# define DRM_ELD_SPEAKER_RLRC (1 << 6)
266# define DRM_ELD_SPEAKER_FLRC (1 << 5)
267# define DRM_ELD_SPEAKER_RC (1 << 4)
268# define DRM_ELD_SPEAKER_RLR (1 << 3)
269# define DRM_ELD_SPEAKER_FC (1 << 2)
270# define DRM_ELD_SPEAKER_LFE (1 << 1)
271# define DRM_ELD_SPEAKER_FLR (1 << 0)
272
273#define DRM_ELD_PORT_ID 8 /* offsets 8..15 inclusive */
274# define DRM_ELD_PORT_ID_LEN 8
275
276#define DRM_ELD_MANUFACTURER_NAME0 16
277#define DRM_ELD_MANUFACTURER_NAME1 17
278
279#define DRM_ELD_PRODUCT_CODE0 18
280#define DRM_ELD_PRODUCT_CODE1 19
281
282#define DRM_ELD_MONITOR_NAME_STRING 20 /* offsets 20..(20+mnl-1) inclusive */
283
284#define DRM_ELD_CEA_SAD(mnl, sad) (20 + (mnl) + 3 * (sad))
285
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -0700286/* HDMI 2.0 */
287#define DRM_EDID_3D_INDEPENDENT_VIEW (1 << 2)
288#define DRM_EDID_3D_DUAL_VIEW (1 << 1)
289#define DRM_EDID_3D_OSD_DISPARITY (1 << 0)
290
Dave Airlief453ba02008-11-07 14:05:41 -0800291struct edid {
292 u8 header[8];
293 /* Vendor & product info */
294 u8 mfg_id[2];
295 u8 prod_code[2];
296 u32 serial; /* FIXME: byte order */
297 u8 mfg_week;
298 u8 mfg_year;
299 /* EDID version */
300 u8 version;
301 u8 revision;
302 /* Display info: */
Michel Dänzer0454bea2009-06-15 16:56:07 +0200303 u8 input;
Dave Airlief453ba02008-11-07 14:05:41 -0800304 u8 width_cm;
305 u8 height_cm;
306 u8 gamma;
Michel Dänzer0454bea2009-06-15 16:56:07 +0200307 u8 features;
Dave Airlief453ba02008-11-07 14:05:41 -0800308 /* Color characteristics */
309 u8 red_green_lo;
310 u8 black_white_lo;
311 u8 red_x;
312 u8 red_y;
313 u8 green_x;
314 u8 green_y;
315 u8 blue_x;
316 u8 blue_y;
317 u8 white_x;
318 u8 white_y;
319 /* Est. timings and mfg rsvd timings*/
320 struct est_timings established_timings;
321 /* Standard timings 1-8*/
322 struct std_timing standard_timings[8];
323 /* Detailing timings 1-4 */
324 struct detailed_timing detailed_timings[4];
325 /* Number of 128 byte ext. blocks */
326 u8 extensions;
327 /* Checksum */
328 u8 checksum;
329} __attribute__((packed));
330
Dave Airlief453ba02008-11-07 14:05:41 -0800331#define EDID_PRODUCT_ID(e) ((e)->prod_code[0] | ((e)->prod_code[1] << 8))
332
Rafał Miłeckife214162013-04-19 19:01:25 +0200333/* Short Audio Descriptor */
334struct cea_sad {
335 u8 format;
336 u8 channels; /* max number of channels - 1 */
337 u8 freq;
338 u8 byte2; /* meaning depends on format */
339};
340
Wu Fengguang76adaa342011-09-05 14:23:20 +0800341struct drm_encoder;
342struct drm_connector;
343struct drm_display_mode;
Thierry Reding10a85122012-11-21 15:31:35 +0100344struct hdmi_avi_infoframe;
Lespiau, Damien83dd0002013-08-19 16:59:03 +0100345struct hdmi_vendor_infoframe;
Thierry Reding10a85122012-11-21 15:31:35 +0100346
Wu Fengguang76adaa342011-09-05 14:23:20 +0800347void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid);
Rafał Miłeckife214162013-04-19 19:01:25 +0200348int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads);
Alex Deucherd105f472013-07-25 15:55:32 -0400349int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb);
Wu Fengguang76adaa342011-09-05 14:23:20 +0800350int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +0300351 const struct drm_display_mode *mode);
Ville Syrjälä9e5a3b52015-09-07 18:22:57 +0300352struct drm_connector *drm_select_eld(struct drm_encoder *encoder);
Ezequiel Garciaba34d582016-04-19 14:40:37 -0300353
354#ifdef CONFIG_DRM_LOAD_EDID_FIRMWARE
Carsten Emdeda0df922012-03-18 22:37:33 +0100355int drm_load_edid_firmware(struct drm_connector *connector);
Ezequiel Garciaba34d582016-04-19 14:40:37 -0300356#else
357static inline int drm_load_edid_firmware(struct drm_connector *connector)
358{
359 return 0;
360}
361#endif
Wu Fengguang76adaa342011-09-05 14:23:20 +0800362
Thierry Reding10a85122012-11-21 15:31:35 +0100363int
364drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
365 const struct drm_display_mode *mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +0100366int
367drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
368 const struct drm_display_mode *mode);
Thierry Reding10a85122012-11-21 15:31:35 +0100369
Jani Nikulababc9492014-10-28 16:20:47 +0200370/**
371 * drm_eld_mnl - Get ELD monitor name length in bytes.
372 * @eld: pointer to an eld memory structure with mnl set
373 */
374static inline int drm_eld_mnl(const uint8_t *eld)
375{
376 return (eld[DRM_ELD_CEA_EDID_VER_MNL] & DRM_ELD_MNL_MASK) >> DRM_ELD_MNL_SHIFT;
377}
378
379/**
Russell King1c73d3b2015-03-28 18:13:52 +0000380 * drm_eld_sad - Get ELD SAD structures.
381 * @eld: pointer to an eld memory structure with sad_count set
382 */
383static inline const uint8_t *drm_eld_sad(const uint8_t *eld)
384{
385 unsigned int ver, mnl;
386
387 ver = (eld[DRM_ELD_VER] & DRM_ELD_VER_MASK) >> DRM_ELD_VER_SHIFT;
388 if (ver != 2 && ver != 31)
389 return NULL;
390
391 mnl = drm_eld_mnl(eld);
392 if (mnl > 16)
393 return NULL;
394
395 return eld + DRM_ELD_CEA_SAD(mnl, 0);
396}
397
398/**
Jani Nikulababc9492014-10-28 16:20:47 +0200399 * drm_eld_sad_count - Get ELD SAD count.
400 * @eld: pointer to an eld memory structure with sad_count set
401 */
402static inline int drm_eld_sad_count(const uint8_t *eld)
403{
404 return (eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_SAD_COUNT_MASK) >>
405 DRM_ELD_SAD_COUNT_SHIFT;
406}
407
408/**
409 * drm_eld_calc_baseline_block_size - Calculate baseline block size in bytes
410 * @eld: pointer to an eld memory structure with mnl and sad_count set
411 *
412 * This is a helper for determining the payload size of the baseline block, in
413 * bytes, for e.g. setting the Baseline_ELD_Len field in the ELD header block.
414 */
415static inline int drm_eld_calc_baseline_block_size(const uint8_t *eld)
416{
417 return DRM_ELD_MONITOR_NAME_STRING - DRM_ELD_HEADER_BLOCK_SIZE +
418 drm_eld_mnl(eld) + drm_eld_sad_count(eld) * 3;
419}
420
421/**
422 * drm_eld_size - Get ELD size in bytes
423 * @eld: pointer to a complete eld memory structure
424 *
425 * The returned value does not include the vendor block. It's vendor specific,
426 * and comprises of the remaining bytes in the ELD memory buffer after
427 * drm_eld_size() bytes of header and baseline block.
428 *
429 * The returned value is guaranteed to be a multiple of 4.
430 */
431static inline int drm_eld_size(const uint8_t *eld)
432{
433 return DRM_ELD_HEADER_BLOCK_SIZE + eld[DRM_ELD_BASELINE_ELD_LEN] * 4;
434}
435
Subhransu S. Prusty1aa8ec22016-02-12 07:46:08 +0530436/**
437 * drm_eld_get_conn_type - Get device type hdmi/dp connected
438 * @eld: pointer to an ELD memory structure
439 *
440 * The caller need to use %DRM_ELD_CONN_TYPE_HDMI or %DRM_ELD_CONN_TYPE_DP to
441 * identify the display type connected.
442 */
443static inline u8 drm_eld_get_conn_type(const uint8_t *eld)
444{
445 return eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_CONN_TYPE_MASK;
446}
447
Daniel Vettercdc3d092016-08-31 18:09:06 +0200448bool drm_probe_ddc(struct i2c_adapter *adapter);
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +0200449struct edid *drm_do_get_edid(struct drm_connector *connector,
450 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
451 size_t len),
452 void *data);
Daniel Vettercdc3d092016-08-31 18:09:06 +0200453struct edid *drm_get_edid(struct drm_connector *connector,
454 struct i2c_adapter *adapter);
455struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
456 struct i2c_adapter *adapter);
457struct edid *drm_edid_duplicate(const struct edid *edid);
458int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid);
459
460u8 drm_match_cea_mode(const struct drm_display_mode *to_match);
461enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code);
462bool drm_detect_hdmi_monitor(struct edid *edid);
463bool drm_detect_monitor_audio(struct edid *edid);
464bool drm_rgb_quant_range_selectable(struct edid *edid);
465int drm_add_modes_noedid(struct drm_connector *connector,
466 int hdisplay, int vdisplay);
467void drm_set_preferred_mode(struct drm_connector *connector,
468 int hpref, int vpref);
469
470int drm_edid_header_is_valid(const u8 *raw_edid);
471bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
472 bool *edid_corrupt);
473bool drm_edid_is_valid(struct edid *edid);
474void drm_edid_get_monitor_name(struct edid *edid, char *name,
475 int buflen);
476struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
477 int hsize, int vsize, int fresh,
478 bool rb);
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +0200479
Dave Airlief453ba02008-11-07 14:05:41 -0800480#endif /* __DRM_EDID_H__ */