blob: acfe3177364383da409c9db2fd1d017ab5530b21 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for CLPS711x serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright 1999 ARM Limited
7 * Copyright (C) 2000 Deep Blue Solutions Ltd.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#if defined(CONFIG_SERIAL_CLPS711X_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
16#define SUPPORT_SYSRQ
17#endif
18
19#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/device.h>
Alexander Shiyana1c25f22012-10-14 11:05:34 +040021#include <linux/console.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/serial_core.h>
23#include <linux/serial.h>
Alexander Shiyanc08f0152012-10-14 11:05:26 +040024#include <linux/clk.h>
Alexander Shiyanbc000242013-12-11 19:50:50 +040025#include <linux/io.h>
Alexander Shiyana1c25f22012-10-14 11:05:34 +040026#include <linux/tty.h>
27#include <linux/tty_flip.h>
28#include <linux/ioport.h>
Alexander Shiyanbc000242013-12-11 19:50:50 +040029#include <linux/of.h>
Alexander Shiyan95113722012-10-14 11:05:23 +040030#include <linux/platform_device.h>
Alexander Shiyanbc000242013-12-11 19:50:50 +040031#include <linux/regmap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Alexander Shiyanbc000242013-12-11 19:50:50 +040033#include <linux/mfd/syscon.h>
34#include <linux/mfd/syscon/clps711x.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Alexander Shiyan62b0a1b2014-09-06 07:20:15 +040036#include "serial_mctrl_gpio.h"
37
Alexander Shiyanbc000242013-12-11 19:50:50 +040038#define UART_CLPS711X_DEVNAME "ttyCL"
Alexander Shiyan117d5d42012-10-14 11:05:24 +040039#define UART_CLPS711X_NR 2
40#define UART_CLPS711X_MAJOR 204
41#define UART_CLPS711X_MINOR 40
Alexander Shiyan95113722012-10-14 11:05:23 +040042
Alexander Shiyanbc000242013-12-11 19:50:50 +040043#define UARTDR_OFFSET (0x00)
44#define UBRLCR_OFFSET (0x40)
45
46#define UARTDR_FRMERR (1 << 8)
47#define UARTDR_PARERR (1 << 9)
48#define UARTDR_OVERR (1 << 10)
49
50#define UBRLCR_BAUD_MASK ((1 << 12) - 1)
51#define UBRLCR_BREAK (1 << 12)
52#define UBRLCR_PRTEN (1 << 13)
53#define UBRLCR_EVENPRT (1 << 14)
54#define UBRLCR_XSTOP (1 << 15)
55#define UBRLCR_FIFOEN (1 << 16)
56#define UBRLCR_WRDLEN5 (0 << 17)
57#define UBRLCR_WRDLEN6 (1 << 17)
58#define UBRLCR_WRDLEN7 (2 << 17)
59#define UBRLCR_WRDLEN8 (3 << 17)
60#define UBRLCR_WRDLEN_MASK (3 << 17)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Alexander Shiyan117d5d42012-10-14 11:05:24 +040062struct clps711x_port {
Alexander Shiyanbc000242013-12-11 19:50:50 +040063 struct uart_port port;
64 unsigned int tx_enabled;
65 int rx_irq;
66 struct regmap *syscon;
Alexander Shiyan62b0a1b2014-09-06 07:20:15 +040067 struct mctrl_gpios *gpios;
Alexander Shiyanbc000242013-12-11 19:50:50 +040068};
69
70static struct uart_driver clps711x_uart = {
71 .owner = THIS_MODULE,
72 .driver_name = UART_CLPS711X_DEVNAME,
73 .dev_name = UART_CLPS711X_DEVNAME,
74 .major = UART_CLPS711X_MAJOR,
75 .minor = UART_CLPS711X_MINOR,
76 .nr = UART_CLPS711X_NR,
Alexander Shiyan117d5d42012-10-14 11:05:24 +040077};
78
Alexander Shiyana1c25f22012-10-14 11:05:34 +040079static void uart_clps711x_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080{
Alexander Shiyan3c7e9eb2012-10-14 11:05:25 +040081 struct clps711x_port *s = dev_get_drvdata(port->dev);
82
Alexander Shiyanbc000242013-12-11 19:50:50 +040083 if (s->tx_enabled) {
84 disable_irq(port->irq);
85 s->tx_enabled = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 }
87}
88
Alexander Shiyana1c25f22012-10-14 11:05:34 +040089static void uart_clps711x_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090{
Alexander Shiyan3c7e9eb2012-10-14 11:05:25 +040091 struct clps711x_port *s = dev_get_drvdata(port->dev);
92
Alexander Shiyanbc000242013-12-11 19:50:50 +040093 if (!s->tx_enabled) {
94 s->tx_enabled = 1;
95 enable_irq(port->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 }
97}
98
Alexander Shiyan135cc792012-10-14 11:05:31 +040099static irqreturn_t uart_clps711x_int_rx(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100{
101 struct uart_port *port = dev_id;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400102 struct clps711x_port *s = dev_get_drvdata(port->dev);
103 unsigned int status, flg;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400104 u16 ch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
Alexander Shiyanf27de952012-10-14 11:05:30 +0400106 for (;;) {
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400107 u32 sysflg = 0;
108
Alexander Shiyanbc000242013-12-11 19:50:50 +0400109 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
110 if (sysflg & SYSFLG_URXFE)
Alexander Shiyanf27de952012-10-14 11:05:30 +0400111 break;
112
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400113 ch = readw(port->membase + UARTDR_OFFSET);
Alexander Shiyanf27de952012-10-14 11:05:30 +0400114 status = ch & (UARTDR_FRMERR | UARTDR_PARERR | UARTDR_OVERR);
115 ch &= 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 port->icount.rx++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 flg = TTY_NORMAL;
119
Alexander Shiyanf27de952012-10-14 11:05:30 +0400120 if (unlikely(status)) {
121 if (status & UARTDR_PARERR)
Russell King2a9604b2005-04-26 15:32:00 +0100122 port->icount.parity++;
Alexander Shiyanf27de952012-10-14 11:05:30 +0400123 else if (status & UARTDR_FRMERR)
Russell King2a9604b2005-04-26 15:32:00 +0100124 port->icount.frame++;
Alexander Shiyanf27de952012-10-14 11:05:30 +0400125 else if (status & UARTDR_OVERR)
Russell King2a9604b2005-04-26 15:32:00 +0100126 port->icount.overrun++;
127
Alexander Shiyanf27de952012-10-14 11:05:30 +0400128 status &= port->read_status_mask;
Russell King2a9604b2005-04-26 15:32:00 +0100129
Alexander Shiyanf27de952012-10-14 11:05:30 +0400130 if (status & UARTDR_PARERR)
Russell King2a9604b2005-04-26 15:32:00 +0100131 flg = TTY_PARITY;
Alexander Shiyanf27de952012-10-14 11:05:30 +0400132 else if (status & UARTDR_FRMERR)
Russell King2a9604b2005-04-26 15:32:00 +0100133 flg = TTY_FRAME;
Alexander Shiyanf27de952012-10-14 11:05:30 +0400134 else if (status & UARTDR_OVERR)
135 flg = TTY_OVERRUN;
Russell King2a9604b2005-04-26 15:32:00 +0100136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
David Howells7d12e782006-10-05 14:55:46 +0100138 if (uart_handle_sysrq_char(port, ch))
Alexander Shiyanf27de952012-10-14 11:05:30 +0400139 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Alexander Shiyanf27de952012-10-14 11:05:30 +0400141 if (status & port->ignore_status_mask)
142 continue;
Russell King2a9604b2005-04-26 15:32:00 +0100143
Alexander Shiyanf27de952012-10-14 11:05:30 +0400144 uart_insert_char(port, status, UARTDR_OVERR, ch, flg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 }
Alexander Shiyanf27de952012-10-14 11:05:30 +0400146
Jiri Slaby2e124b42013-01-03 15:53:06 +0100147 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf27de952012-10-14 11:05:30 +0400148
Russell King2a9604b2005-04-26 15:32:00 +0100149 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
151
Alexander Shiyan135cc792012-10-14 11:05:31 +0400152static irqreturn_t uart_clps711x_int_tx(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
154 struct uart_port *port = dev_id;
Alexander Shiyan3c7e9eb2012-10-14 11:05:25 +0400155 struct clps711x_port *s = dev_get_drvdata(port->dev);
Alan Coxebd2c8f2009-09-19 13:13:28 -0700156 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158 if (port->x_char) {
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400159 writew(port->x_char, port->membase + UARTDR_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 port->icount.tx++;
161 port->x_char = 0;
162 return IRQ_HANDLED;
163 }
Alexander Shiyan7a6fbc92012-03-27 12:22:49 +0400164
Alexander Shiyan3c7e9eb2012-10-14 11:05:25 +0400165 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
Alexander Shiyanbc000242013-12-11 19:50:50 +0400166 if (s->tx_enabled) {
167 disable_irq_nosync(port->irq);
168 s->tx_enabled = 0;
169 }
Alexander Shiyan3c7e9eb2012-10-14 11:05:25 +0400170 return IRQ_HANDLED;
171 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Alexander Shiyancf03a882012-10-14 11:05:27 +0400173 while (!uart_circ_empty(xmit)) {
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400174 u32 sysflg = 0;
175
176 writew(xmit->buf[xmit->tail], port->membase + UARTDR_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
178 port->icount.tx++;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400179
180 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
181 if (sysflg & SYSFLG_UTXFF)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 break;
Alexander Shiyancf03a882012-10-14 11:05:27 +0400183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
186 uart_write_wakeup(port);
187
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 return IRQ_HANDLED;
189}
190
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400191static unsigned int uart_clps711x_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400193 struct clps711x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400194 u32 sysflg = 0;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400195
196 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
197
198 return (sysflg & SYSFLG_UBUSY) ? 0 : TIOCSER_TEMT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199}
200
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400201static unsigned int uart_clps711x_get_mctrl(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
Alexander Shiyan62b0a1b2014-09-06 07:20:15 +0400203 unsigned int result = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400204 struct clps711x_port *s = dev_get_drvdata(port->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
Alexander Shiyan62b0a1b2014-09-06 07:20:15 +0400206 return mctrl_gpio_get(s->gpios, &result);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}
208
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400209static void uart_clps711x_set_mctrl(struct uart_port *port, unsigned int mctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210{
Alexander Shiyan62b0a1b2014-09-06 07:20:15 +0400211 struct clps711x_port *s = dev_get_drvdata(port->dev);
212
213 mctrl_gpio_set(s->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214}
215
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400216static void uart_clps711x_break_ctl(struct uart_port *port, int break_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 unsigned int ubrlcr;
219
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400220 ubrlcr = readl(port->membase + UBRLCR_OFFSET);
Alexander Shiyanec335522012-10-14 11:05:29 +0400221 if (break_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 ubrlcr |= UBRLCR_BREAK;
223 else
224 ubrlcr &= ~UBRLCR_BREAK;
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400225 writel(ubrlcr, port->membase + UBRLCR_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
Alexander Shiyan71b9e8c2013-12-31 20:49:41 +0400228static void uart_clps711x_set_ldisc(struct uart_port *port, int ld)
229{
230 if (!port->line) {
231 struct clps711x_port *s = dev_get_drvdata(port->dev);
232
233 regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON1_SIREN,
234 (ld == N_IRDA) ? SYSCON1_SIREN : 0);
235 }
236}
237
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400238static int uart_clps711x_startup(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Alexander Shiyan3c7e9eb2012-10-14 11:05:25 +0400240 struct clps711x_port *s = dev_get_drvdata(port->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Alexander Shiyanf52ede22012-10-14 11:05:32 +0400242 /* Disable break */
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400243 writel(readl(port->membase + UBRLCR_OFFSET) & ~UBRLCR_BREAK,
244 port->membase + UBRLCR_OFFSET);
Alexander Shiyanf52ede22012-10-14 11:05:32 +0400245
246 /* Enable the port */
Alexander Shiyanbc000242013-12-11 19:50:50 +0400247 return regmap_update_bits(s->syscon, SYSCON_OFFSET,
248 SYSCON_UARTEN, SYSCON_UARTEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249}
250
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400251static void uart_clps711x_shutdown(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400253 struct clps711x_port *s = dev_get_drvdata(port->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Alexander Shiyanf52ede22012-10-14 11:05:32 +0400255 /* Disable the port */
Alexander Shiyanbc000242013-12-11 19:50:50 +0400256 regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400259static void uart_clps711x_set_termios(struct uart_port *port,
260 struct ktermios *termios,
261 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400263 u32 ubrlcr;
264 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Alexander Shiyan7ae75e92012-10-14 11:05:33 +0400266 /* Mask termios capabilities we don't support */
267 termios->c_cflag &= ~CMSPAR;
268 termios->c_iflag &= ~(BRKINT | IGNBRK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Alexander Shiyanc08f0152012-10-14 11:05:26 +0400270 /* Ask the core to calculate the divisor for us */
271 baud = uart_get_baud_rate(port, termios, old, port->uartclk / 4096,
272 port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 quot = uart_get_divisor(port, baud);
274
275 switch (termios->c_cflag & CSIZE) {
276 case CS5:
277 ubrlcr = UBRLCR_WRDLEN5;
278 break;
279 case CS6:
280 ubrlcr = UBRLCR_WRDLEN6;
281 break;
282 case CS7:
283 ubrlcr = UBRLCR_WRDLEN7;
284 break;
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400285 case CS8:
286 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 ubrlcr = UBRLCR_WRDLEN8;
288 break;
289 }
Alexander Shiyan7ae75e92012-10-14 11:05:33 +0400290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 if (termios->c_cflag & CSTOPB)
292 ubrlcr |= UBRLCR_XSTOP;
Alexander Shiyan7ae75e92012-10-14 11:05:33 +0400293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 if (termios->c_cflag & PARENB) {
295 ubrlcr |= UBRLCR_PRTEN;
296 if (!(termios->c_cflag & PARODD))
297 ubrlcr |= UBRLCR_EVENPRT;
298 }
Alexander Shiyancf03a882012-10-14 11:05:27 +0400299
300 /* Enable FIFO */
301 ubrlcr |= UBRLCR_FIFOEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Alexander Shiyan7ae75e92012-10-14 11:05:33 +0400303 /* Set read status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 port->read_status_mask = UARTDR_OVERR;
305 if (termios->c_iflag & INPCK)
306 port->read_status_mask |= UARTDR_PARERR | UARTDR_FRMERR;
307
Alexander Shiyan7ae75e92012-10-14 11:05:33 +0400308 /* Set status ignore mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 port->ignore_status_mask = 0;
Alexander Shiyan7ae75e92012-10-14 11:05:33 +0400310 if (!(termios->c_cflag & CREAD))
311 port->ignore_status_mask |= UARTDR_OVERR | UARTDR_PARERR |
312 UARTDR_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Alexander Shiyan7ae75e92012-10-14 11:05:33 +0400314 uart_update_timeout(port, termios->c_cflag, baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400316 writel(ubrlcr | (quot - 1), port->membase + UBRLCR_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317}
318
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400319static const char *uart_clps711x_type(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400321 return (port->type == PORT_CLPS711X) ? "CLPS711X" : NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322}
323
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400324static void uart_clps711x_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
326 if (flags & UART_CONFIG_TYPE)
327 port->type = PORT_CLPS711X;
328}
329
Alexander Shiyanbc000242013-12-11 19:50:50 +0400330static void uart_clps711x_nop_void(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331{
332}
333
Alexander Shiyanbc000242013-12-11 19:50:50 +0400334static int uart_clps711x_nop_int(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
336 return 0;
337}
338
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400339static const struct uart_ops uart_clps711x_ops = {
340 .tx_empty = uart_clps711x_tx_empty,
341 .set_mctrl = uart_clps711x_set_mctrl,
342 .get_mctrl = uart_clps711x_get_mctrl,
343 .stop_tx = uart_clps711x_stop_tx,
344 .start_tx = uart_clps711x_start_tx,
Alexander Shiyanbc000242013-12-11 19:50:50 +0400345 .stop_rx = uart_clps711x_nop_void,
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400346 .break_ctl = uart_clps711x_break_ctl,
Alexander Shiyan71b9e8c2013-12-31 20:49:41 +0400347 .set_ldisc = uart_clps711x_set_ldisc,
Alexander Shiyana1c25f22012-10-14 11:05:34 +0400348 .startup = uart_clps711x_startup,
349 .shutdown = uart_clps711x_shutdown,
350 .set_termios = uart_clps711x_set_termios,
351 .type = uart_clps711x_type,
352 .config_port = uart_clps711x_config_port,
Alexander Shiyanbc000242013-12-11 19:50:50 +0400353 .release_port = uart_clps711x_nop_void,
354 .request_port = uart_clps711x_nop_int,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355};
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357#ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400358static void uart_clps711x_console_putchar(struct uart_port *port, int ch)
Russell Kingd3587882006-03-20 20:00:09 +0000359{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400360 struct clps711x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan2f310b82014-03-27 13:38:19 +0400361 u32 sysflg = 0;
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400362
Alexander Shiyan63e3ad32014-03-11 15:30:01 +0400363 /* Wait for FIFO is not full */
Alexander Shiyan2f310b82014-03-27 13:38:19 +0400364 do {
Alexander Shiyanbc000242013-12-11 19:50:50 +0400365 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
Alexander Shiyan2f310b82014-03-27 13:38:19 +0400366 } while (sysflg & SYSFLG_UTXFF);
Alexander Shiyanbc000242013-12-11 19:50:50 +0400367
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400368 writew(ch, port->membase + UARTDR_OFFSET);
Russell Kingd3587882006-03-20 20:00:09 +0000369}
370
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400371static void uart_clps711x_console_write(struct console *co, const char *c,
372 unsigned n)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400374 struct uart_port *port = clps711x_uart.state[co->index].uart_port;
375 struct clps711x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan2f310b82014-03-27 13:38:19 +0400376 u32 sysflg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400378 uart_console_write(port, c, n, uart_clps711x_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400380 /* Wait for transmitter to become empty */
Alexander Shiyan2f310b82014-03-27 13:38:19 +0400381 do {
Alexander Shiyanbc000242013-12-11 19:50:50 +0400382 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
Alexander Shiyan2f310b82014-03-27 13:38:19 +0400383 } while (sysflg & SYSFLG_UBUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384}
385
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400386static int uart_clps711x_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400388 int baud = 38400, bits = 8, parity = 'n', flow = 'n';
Alexander Shiyanbc000242013-12-11 19:50:50 +0400389 int ret, index = co->index;
390 struct clps711x_port *s;
391 struct uart_port *port;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400392 unsigned int quot;
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400393 u32 ubrlcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Alexander Shiyanbc000242013-12-11 19:50:50 +0400395 if (index < 0 || index >= UART_CLPS711X_NR)
396 return -EINVAL;
397
398 port = clps711x_uart.state[index].uart_port;
399 if (!port)
400 return -ENODEV;
401
402 s = dev_get_drvdata(port->dev);
403
404 if (!options) {
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400405 u32 syscon = 0;
406
Alexander Shiyanbc000242013-12-11 19:50:50 +0400407 regmap_read(s->syscon, SYSCON_OFFSET, &syscon);
408 if (syscon & SYSCON_UARTEN) {
Alexander Shiyan093a9e22013-12-31 20:49:42 +0400409 ubrlcr = readl(port->membase + UBRLCR_OFFSET);
Alexander Shiyanbc000242013-12-11 19:50:50 +0400410
411 if (ubrlcr & UBRLCR_PRTEN) {
412 if (ubrlcr & UBRLCR_EVENPRT)
413 parity = 'e';
414 else
415 parity = 'o';
416 }
417
418 if ((ubrlcr & UBRLCR_WRDLEN_MASK) == UBRLCR_WRDLEN7)
419 bits = 7;
420
421 quot = ubrlcr & UBRLCR_BAUD_MASK;
422 baud = port->uartclk / (16 * (quot + 1));
423 }
424 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 uart_parse_options(options, &baud, &parity, &bits, &flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Alexander Shiyanbc000242013-12-11 19:50:50 +0400427 ret = uart_set_options(port, co, baud, parity, bits, flow);
428 if (ret)
429 return ret;
430
431 return regmap_update_bits(s->syscon, SYSCON_OFFSET,
432 SYSCON_UARTEN, SYSCON_UARTEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433}
Alexander Shiyanbc000242013-12-11 19:50:50 +0400434
435static struct console clps711x_console = {
436 .name = UART_CLPS711X_DEVNAME,
437 .device = uart_console_device,
438 .write = uart_clps711x_console_write,
439 .setup = uart_clps711x_console_setup,
440 .flags = CON_PRINTBUFFER,
441 .index = -1,
442};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443#endif
444
Bill Pemberton9671f092012-11-19 13:21:50 -0500445static int uart_clps711x_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400447 struct device_node *np = pdev->dev.of_node;
448 int ret, index = np ? of_alias_get_id(np, "serial") : pdev->id;
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400449 struct clps711x_port *s;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400450 struct resource *res;
451 struct clk *uart_clk;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Alexander Shiyanbc000242013-12-11 19:50:50 +0400453 if (index < 0 || index >= UART_CLPS711X_NR)
454 return -EINVAL;
455
456 s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL);
457 if (!s)
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400458 return -ENOMEM;
Alexander Shiyanbc000242013-12-11 19:50:50 +0400459
460 uart_clk = devm_clk_get(&pdev->dev, NULL);
461 if (IS_ERR(uart_clk))
462 return PTR_ERR(uart_clk);
463
464 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
465 s->port.membase = devm_ioremap_resource(&pdev->dev, res);
466 if (IS_ERR(s->port.membase))
467 return PTR_ERR(s->port.membase);
468
469 s->port.irq = platform_get_irq(pdev, 0);
470 if (IS_ERR_VALUE(s->port.irq))
471 return s->port.irq;
472
473 s->rx_irq = platform_get_irq(pdev, 1);
474 if (IS_ERR_VALUE(s->rx_irq))
475 return s->rx_irq;
476
477 if (!np) {
478 char syscon_name[9];
479
480 sprintf(syscon_name, "syscon.%i", index + 1);
481 s->syscon = syscon_regmap_lookup_by_pdevname(syscon_name);
482 if (IS_ERR(s->syscon))
483 return PTR_ERR(s->syscon);
Alexander Shiyanbc000242013-12-11 19:50:50 +0400484 } else {
485 s->syscon = syscon_regmap_lookup_by_phandle(np, "syscon");
486 if (IS_ERR(s->syscon))
487 return PTR_ERR(s->syscon);
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400488 }
Alexander Shiyanbc000242013-12-11 19:50:50 +0400489
490 s->port.line = index;
491 s->port.dev = &pdev->dev;
492 s->port.iotype = UPIO_MEM32;
493 s->port.mapbase = res->start;
494 s->port.type = PORT_CLPS711X;
495 s->port.fifosize = 16;
496 s->port.flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
497 s->port.uartclk = clk_get_rate(uart_clk);
498 s->port.ops = &uart_clps711x_ops;
499
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400500 platform_set_drvdata(pdev, s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
Alexander Shiyan62b0a1b2014-09-06 07:20:15 +0400502 s->gpios = mctrl_gpio_init(&pdev->dev, 0);
503
Alexander Shiyanbc000242013-12-11 19:50:50 +0400504 ret = uart_add_one_port(&clps711x_uart, &s->port);
505 if (ret)
506 return ret;
Alexander Shiyanc08f0152012-10-14 11:05:26 +0400507
Alexander Shiyanbc000242013-12-11 19:50:50 +0400508 /* Disable port */
509 if (!uart_console(&s->port))
510 regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
511
512 s->tx_enabled = 1;
513
514 ret = devm_request_irq(&pdev->dev, s->port.irq, uart_clps711x_int_tx, 0,
515 dev_name(&pdev->dev), &s->port);
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400516 if (ret) {
Alexander Shiyanbc000242013-12-11 19:50:50 +0400517 uart_remove_one_port(&clps711x_uart, &s->port);
Jingoo Han43b829b2013-06-25 10:08:49 +0900518 return ret;
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400519 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Alexander Shiyanbc000242013-12-11 19:50:50 +0400521 ret = devm_request_irq(&pdev->dev, s->rx_irq, uart_clps711x_int_rx, 0,
522 dev_name(&pdev->dev), &s->port);
523 if (ret)
524 uart_remove_one_port(&clps711x_uart, &s->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Alexander Shiyanbc000242013-12-11 19:50:50 +0400526 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527}
528
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500529static int uart_clps711x_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
Alexander Shiyan117d5d42012-10-14 11:05:24 +0400531 struct clps711x_port *s = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Alexander Shiyanbc000242013-12-11 19:50:50 +0400533 return uart_remove_one_port(&clps711x_uart, &s->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534}
535
Alexander Shiyanbc000242013-12-11 19:50:50 +0400536static const struct of_device_id __maybe_unused clps711x_uart_dt_ids[] = {
537 { .compatible = "cirrus,clps711x-uart", },
538 { }
539};
540MODULE_DEVICE_TABLE(of, clps711x_uart_dt_ids);
541
542static struct platform_driver clps711x_uart_platform = {
Alexander Shiyan95113722012-10-14 11:05:23 +0400543 .driver = {
Alexander Shiyanbc000242013-12-11 19:50:50 +0400544 .name = "clps711x-uart",
545 .owner = THIS_MODULE,
546 .of_match_table = of_match_ptr(clps711x_uart_dt_ids),
Alexander Shiyan95113722012-10-14 11:05:23 +0400547 },
548 .probe = uart_clps711x_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500549 .remove = uart_clps711x_remove,
Alexander Shiyan95113722012-10-14 11:05:23 +0400550};
Alexander Shiyan95113722012-10-14 11:05:23 +0400551
552static int __init uart_clps711x_init(void)
553{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400554 int ret;
555
556#ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
557 clps711x_uart.cons = &clps711x_console;
558 clps711x_console.data = &clps711x_uart;
559#endif
560
561 ret = uart_register_driver(&clps711x_uart);
562 if (ret)
563 return ret;
564
565 return platform_driver_register(&clps711x_uart_platform);
Alexander Shiyan95113722012-10-14 11:05:23 +0400566}
567module_init(uart_clps711x_init);
568
569static void __exit uart_clps711x_exit(void)
570{
Alexander Shiyanbc000242013-12-11 19:50:50 +0400571 platform_driver_unregister(&clps711x_uart_platform);
572 uart_unregister_driver(&clps711x_uart);
Alexander Shiyan95113722012-10-14 11:05:23 +0400573}
574module_exit(uart_clps711x_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
576MODULE_AUTHOR("Deep Blue Solutions Ltd");
Alexander Shiyan95113722012-10-14 11:05:23 +0400577MODULE_DESCRIPTION("CLPS711X serial driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578MODULE_LICENSE("GPL");