blob: f2c6d7909ae2d66ffa73ebe77d7c3b06d46403f7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2008 Intel Corporation
3 * Jesse Barnes <jesse.barnes@intel.com>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 *
27 */
28
29/** @file
30 * Integrated TV-out support for the 915GM and 945GM.
31 */
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
39
40enum tv_margin {
41 TV_MARGIN_LEFT, TV_MARGIN_TOP,
42 TV_MARGIN_RIGHT, TV_MARGIN_BOTTOM
43};
44
45/** Private structure for the integrated TV support */
Chris Wilsonea5b2132010-08-04 13:50:23 +010046struct intel_tv {
47 struct intel_encoder base;
48
Jesse Barnes79e53942008-11-07 14:24:08 -080049 int type;
Chris Wilson763a4a02010-09-05 00:52:34 +010050 const char *tv_format;
Jesse Barnes79e53942008-11-07 14:24:08 -080051 int margin[4];
52 u32 save_TV_H_CTL_1;
53 u32 save_TV_H_CTL_2;
54 u32 save_TV_H_CTL_3;
55 u32 save_TV_V_CTL_1;
56 u32 save_TV_V_CTL_2;
57 u32 save_TV_V_CTL_3;
58 u32 save_TV_V_CTL_4;
59 u32 save_TV_V_CTL_5;
60 u32 save_TV_V_CTL_6;
61 u32 save_TV_V_CTL_7;
62 u32 save_TV_SC_CTL_1, save_TV_SC_CTL_2, save_TV_SC_CTL_3;
63
64 u32 save_TV_CSC_Y;
65 u32 save_TV_CSC_Y2;
66 u32 save_TV_CSC_U;
67 u32 save_TV_CSC_U2;
68 u32 save_TV_CSC_V;
69 u32 save_TV_CSC_V2;
70 u32 save_TV_CLR_KNOBS;
71 u32 save_TV_CLR_LEVEL;
72 u32 save_TV_WIN_POS;
73 u32 save_TV_WIN_SIZE;
74 u32 save_TV_FILTER_CTL_1;
75 u32 save_TV_FILTER_CTL_2;
76 u32 save_TV_FILTER_CTL_3;
77
78 u32 save_TV_H_LUMA[60];
79 u32 save_TV_H_CHROMA[60];
80 u32 save_TV_V_LUMA[43];
81 u32 save_TV_V_CHROMA[43];
82
83 u32 save_TV_DAC;
84 u32 save_TV_CTL;
85};
86
87struct video_levels {
88 int blank, black, burst;
89};
90
91struct color_conversion {
92 u16 ry, gy, by, ay;
93 u16 ru, gu, bu, au;
94 u16 rv, gv, bv, av;
95};
96
97static const u32 filter_table[] = {
98 0xB1403000, 0x2E203500, 0x35002E20, 0x3000B140,
99 0x35A0B160, 0x2DC02E80, 0xB1403480, 0xB1603000,
100 0x2EA03640, 0x34002D80, 0x3000B120, 0x36E0B160,
101 0x2D202EF0, 0xB1203380, 0xB1603000, 0x2F303780,
102 0x33002CC0, 0x3000B100, 0x3820B160, 0x2C802F50,
103 0xB10032A0, 0xB1603000, 0x2F9038C0, 0x32202C20,
104 0x3000B0E0, 0x3980B160, 0x2BC02FC0, 0xB0E031C0,
105 0xB1603000, 0x2FF03A20, 0x31602B60, 0xB020B0C0,
106 0x3AE0B160, 0x2B001810, 0xB0C03120, 0xB140B020,
107 0x18283BA0, 0x30C02A80, 0xB020B0A0, 0x3C60B140,
108 0x2A201838, 0xB0A03080, 0xB120B020, 0x18383D20,
109 0x304029C0, 0xB040B080, 0x3DE0B100, 0x29601848,
110 0xB0803000, 0xB100B040, 0x18483EC0, 0xB0402900,
111 0xB040B060, 0x3F80B0C0, 0x28801858, 0xB060B080,
112 0xB0A0B060, 0x18602820, 0xB0A02820, 0x0000B060,
113 0xB1403000, 0x2E203500, 0x35002E20, 0x3000B140,
114 0x35A0B160, 0x2DC02E80, 0xB1403480, 0xB1603000,
115 0x2EA03640, 0x34002D80, 0x3000B120, 0x36E0B160,
116 0x2D202EF0, 0xB1203380, 0xB1603000, 0x2F303780,
117 0x33002CC0, 0x3000B100, 0x3820B160, 0x2C802F50,
118 0xB10032A0, 0xB1603000, 0x2F9038C0, 0x32202C20,
119 0x3000B0E0, 0x3980B160, 0x2BC02FC0, 0xB0E031C0,
120 0xB1603000, 0x2FF03A20, 0x31602B60, 0xB020B0C0,
121 0x3AE0B160, 0x2B001810, 0xB0C03120, 0xB140B020,
122 0x18283BA0, 0x30C02A80, 0xB020B0A0, 0x3C60B140,
123 0x2A201838, 0xB0A03080, 0xB120B020, 0x18383D20,
124 0x304029C0, 0xB040B080, 0x3DE0B100, 0x29601848,
125 0xB0803000, 0xB100B040, 0x18483EC0, 0xB0402900,
126 0xB040B060, 0x3F80B0C0, 0x28801858, 0xB060B080,
127 0xB0A0B060, 0x18602820, 0xB0A02820, 0x0000B060,
128 0x36403000, 0x2D002CC0, 0x30003640, 0x2D0036C0,
129 0x35C02CC0, 0x37403000, 0x2C802D40, 0x30003540,
130 0x2D8037C0, 0x34C02C40, 0x38403000, 0x2BC02E00,
131 0x30003440, 0x2E2038C0, 0x34002B80, 0x39803000,
132 0x2B402E40, 0x30003380, 0x2E603A00, 0x33402B00,
133 0x3A803040, 0x2A802EA0, 0x30403300, 0x2EC03B40,
134 0x32802A40, 0x3C003040, 0x2A002EC0, 0x30803240,
135 0x2EC03C80, 0x320029C0, 0x3D403080, 0x29402F00,
136 0x308031C0, 0x2F203DC0, 0x31802900, 0x3E8030C0,
137 0x28802F40, 0x30C03140, 0x2F203F40, 0x31402840,
138 0x28003100, 0x28002F00, 0x00003100, 0x36403000,
139 0x2D002CC0, 0x30003640, 0x2D0036C0,
140 0x35C02CC0, 0x37403000, 0x2C802D40, 0x30003540,
141 0x2D8037C0, 0x34C02C40, 0x38403000, 0x2BC02E00,
142 0x30003440, 0x2E2038C0, 0x34002B80, 0x39803000,
143 0x2B402E40, 0x30003380, 0x2E603A00, 0x33402B00,
144 0x3A803040, 0x2A802EA0, 0x30403300, 0x2EC03B40,
145 0x32802A40, 0x3C003040, 0x2A002EC0, 0x30803240,
146 0x2EC03C80, 0x320029C0, 0x3D403080, 0x29402F00,
147 0x308031C0, 0x2F203DC0, 0x31802900, 0x3E8030C0,
148 0x28802F40, 0x30C03140, 0x2F203F40, 0x31402840,
149 0x28003100, 0x28002F00, 0x00003100,
150};
151
152/*
153 * Color conversion values have 3 separate fixed point formats:
154 *
155 * 10 bit fields (ay, au)
156 * 1.9 fixed point (b.bbbbbbbbb)
157 * 11 bit fields (ry, by, ru, gu, gv)
158 * exp.mantissa (ee.mmmmmmmmm)
159 * ee = 00 = 10^-1 (0.mmmmmmmmm)
160 * ee = 01 = 10^-2 (0.0mmmmmmmmm)
161 * ee = 10 = 10^-3 (0.00mmmmmmmmm)
162 * ee = 11 = 10^-4 (0.000mmmmmmmmm)
163 * 12 bit fields (gy, rv, bu)
164 * exp.mantissa (eee.mmmmmmmmm)
165 * eee = 000 = 10^-1 (0.mmmmmmmmm)
166 * eee = 001 = 10^-2 (0.0mmmmmmmmm)
167 * eee = 010 = 10^-3 (0.00mmmmmmmmm)
168 * eee = 011 = 10^-4 (0.000mmmmmmmmm)
169 * eee = 100 = reserved
170 * eee = 101 = reserved
171 * eee = 110 = reserved
172 * eee = 111 = 10^0 (m.mmmmmmmm) (only usable for 1.0 representation)
173 *
174 * Saturation and contrast are 8 bits, with their own representation:
175 * 8 bit field (saturation, contrast)
176 * exp.mantissa (ee.mmmmmm)
177 * ee = 00 = 10^-1 (0.mmmmmm)
178 * ee = 01 = 10^0 (m.mmmmm)
179 * ee = 10 = 10^1 (mm.mmmm)
180 * ee = 11 = 10^2 (mmm.mmm)
181 *
182 * Simple conversion function:
183 *
184 * static u32
185 * float_to_csc_11(float f)
186 * {
187 * u32 exp;
188 * u32 mant;
189 * u32 ret;
190 *
191 * if (f < 0)
192 * f = -f;
193 *
194 * if (f >= 1) {
195 * exp = 0x7;
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 * mant = 1 << 8;
Jesse Barnes79e53942008-11-07 14:24:08 -0800197 * } else {
198 * for (exp = 0; exp < 3 && f < 0.5; exp++)
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 * f *= 2.0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800200 * mant = (f * (1 << 9) + 0.5);
201 * if (mant >= (1 << 9))
202 * mant = (1 << 9) - 1;
203 * }
204 * ret = (exp << 9) | mant;
205 * return ret;
206 * }
207 */
208
209/*
210 * Behold, magic numbers! If we plant them they might grow a big
211 * s-video cable to the sky... or something.
212 *
213 * Pre-converted to appropriate hex value.
214 */
215
216/*
217 * PAL & NTSC values for composite & s-video connections
218 */
219static const struct color_conversion ntsc_m_csc_composite = {
220 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800221 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
222 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800223};
224
225static const struct video_levels ntsc_m_levels_composite = {
226 .blank = 225, .black = 267, .burst = 113,
227};
228
229static const struct color_conversion ntsc_m_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800230 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
231 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
232 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800233};
234
235static const struct video_levels ntsc_m_levels_svideo = {
236 .blank = 266, .black = 316, .burst = 133,
237};
238
239static const struct color_conversion ntsc_j_csc_composite = {
240 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0119,
Zhenyu Wangba010792009-03-04 20:23:02 +0800241 .ru = 0x074c, .gu = 0x0546, .bu = 0x05ec, .au = 0x0200,
242 .rv = 0x035a, .gv = 0x0322, .bv = 0x06e1, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800243};
244
245static const struct video_levels ntsc_j_levels_composite = {
246 .blank = 225, .black = 225, .burst = 113,
247};
248
249static const struct color_conversion ntsc_j_csc_svideo = {
250 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x014c,
Zhenyu Wangba010792009-03-04 20:23:02 +0800251 .ru = 0x0788, .gu = 0x0581, .bu = 0x0322, .au = 0x0200,
252 .rv = 0x0399, .gv = 0x0356, .bv = 0x070a, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800253};
254
255static const struct video_levels ntsc_j_levels_svideo = {
256 .blank = 266, .black = 266, .burst = 133,
257};
258
259static const struct color_conversion pal_csc_composite = {
260 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0113,
Zhenyu Wangba010792009-03-04 20:23:02 +0800261 .ru = 0x0745, .gu = 0x053f, .bu = 0x05e1, .au = 0x0200,
262 .rv = 0x0353, .gv = 0x031c, .bv = 0x06dc, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800263};
264
265static const struct video_levels pal_levels_composite = {
266 .blank = 237, .black = 237, .burst = 118,
267};
268
269static const struct color_conversion pal_csc_svideo = {
270 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0145,
Zhenyu Wangba010792009-03-04 20:23:02 +0800271 .ru = 0x0780, .gu = 0x0579, .bu = 0x031c, .au = 0x0200,
272 .rv = 0x0390, .gv = 0x034f, .bv = 0x0705, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800273};
274
275static const struct video_levels pal_levels_svideo = {
276 .blank = 280, .black = 280, .burst = 139,
277};
278
279static const struct color_conversion pal_m_csc_composite = {
280 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800281 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
282 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800283};
284
285static const struct video_levels pal_m_levels_composite = {
286 .blank = 225, .black = 267, .burst = 113,
287};
288
289static const struct color_conversion pal_m_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800290 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
291 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
292 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800293};
294
295static const struct video_levels pal_m_levels_svideo = {
296 .blank = 266, .black = 316, .burst = 133,
297};
298
299static const struct color_conversion pal_n_csc_composite = {
300 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800301 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
302 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800303};
304
305static const struct video_levels pal_n_levels_composite = {
306 .blank = 225, .black = 267, .burst = 118,
307};
308
309static const struct color_conversion pal_n_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800310 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
311 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
312 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800313};
314
315static const struct video_levels pal_n_levels_svideo = {
316 .blank = 266, .black = 316, .burst = 139,
317};
318
319/*
320 * Component connections
321 */
322static const struct color_conversion sdtv_csc_yprpb = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800323 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0145,
324 .ru = 0x0559, .gu = 0x0353, .bu = 0x0100, .au = 0x0200,
325 .rv = 0x0100, .gv = 0x03ad, .bv = 0x074d, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800326};
327
328static const struct color_conversion sdtv_csc_rgb = {
329 .ry = 0x0000, .gy = 0x0f00, .by = 0x0000, .ay = 0x0166,
330 .ru = 0x0000, .gu = 0x0000, .bu = 0x0f00, .au = 0x0166,
331 .rv = 0x0f00, .gv = 0x0000, .bv = 0x0000, .av = 0x0166,
332};
333
334static const struct color_conversion hdtv_csc_yprpb = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800335 .ry = 0x05b3, .gy = 0x016e, .by = 0x0728, .ay = 0x0145,
336 .ru = 0x07d5, .gu = 0x038b, .bu = 0x0100, .au = 0x0200,
337 .rv = 0x0100, .gv = 0x03d1, .bv = 0x06bc, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800338};
339
340static const struct color_conversion hdtv_csc_rgb = {
341 .ry = 0x0000, .gy = 0x0f00, .by = 0x0000, .ay = 0x0166,
342 .ru = 0x0000, .gu = 0x0000, .bu = 0x0f00, .au = 0x0166,
343 .rv = 0x0f00, .gv = 0x0000, .bv = 0x0000, .av = 0x0166,
344};
345
346static const struct video_levels component_levels = {
347 .blank = 279, .black = 279, .burst = 0,
348};
349
350
351struct tv_mode {
Chris Wilson763a4a02010-09-05 00:52:34 +0100352 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 int clock;
354 int refresh; /* in millihertz (for precision) */
355 u32 oversample;
356 int hsync_end, hblank_start, hblank_end, htotal;
357 bool progressive, trilevel_sync, component_only;
358 int vsync_start_f1, vsync_start_f2, vsync_len;
359 bool veq_ena;
360 int veq_start_f1, veq_start_f2, veq_len;
361 int vi_end_f1, vi_end_f2, nbr_end;
362 bool burst_ena;
363 int hburst_start, hburst_len;
364 int vburst_start_f1, vburst_end_f1;
365 int vburst_start_f2, vburst_end_f2;
366 int vburst_start_f3, vburst_end_f3;
367 int vburst_start_f4, vburst_end_f4;
368 /*
369 * subcarrier programming
370 */
371 int dda2_size, dda3_size, dda1_inc, dda2_inc, dda3_inc;
372 u32 sc_reset;
373 bool pal_burst;
374 /*
375 * blank/black levels
376 */
377 const struct video_levels *composite_levels, *svideo_levels;
378 const struct color_conversion *composite_color, *svideo_color;
379 const u32 *filter_table;
380 int max_srcw;
381};
382
383
384/*
385 * Sub carrier DDA
386 *
387 * I think this works as follows:
388 *
389 * subcarrier freq = pixel_clock * (dda1_inc + dda2_inc / dda2_size) / 4096
390 *
391 * Presumably, when dda3 is added in, it gets to adjust the dda2_inc value
392 *
393 * So,
394 * dda1_ideal = subcarrier/pixel * 4096
395 * dda1_inc = floor (dda1_ideal)
396 * dda2 = dda1_ideal - dda1_inc
397 *
398 * then pick a ratio for dda2 that gives the closest approximation. If
399 * you can't get close enough, you can play with dda3 as well. This
400 * seems likely to happen when dda2 is small as the jumps would be larger
401 *
402 * To invert this,
403 *
404 * pixel_clock = subcarrier * 4096 / (dda1_inc + dda2_inc / dda2_size)
405 *
406 * The constants below were all computed using a 107.520MHz clock
407 */
408
409/**
410 * Register programming values for TV modes.
411 *
412 * These values account for -1s required.
413 */
414
Tobias Klauser005568b2009-02-09 22:02:42 +0100415static const struct tv_mode tv_modes[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 {
417 .name = "NTSC-M",
Zhenyu Wangba010792009-03-04 20:23:02 +0800418 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200419 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800420 .oversample = TV_OVERSAMPLE_8X,
421 .component_only = 0,
422 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
423
424 .hsync_end = 64, .hblank_end = 124,
425 .hblank_start = 836, .htotal = 857,
426
427 .progressive = false, .trilevel_sync = false,
428
429 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
430 .vsync_len = 6,
431
Akshay Joshi0206e352011-08-16 15:34:10 -0400432 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 .veq_start_f2 = 1, .veq_len = 18,
434
435 .vi_end_f1 = 20, .vi_end_f2 = 21,
436 .nbr_end = 240,
437
438 .burst_ena = true,
439 .hburst_start = 72, .hburst_len = 34,
440 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
441 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
442 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
443 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
444
445 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800446 .dda1_inc = 135,
447 .dda2_inc = 20800, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800448 .dda3_inc = 0, .dda3_size = 0,
449 .sc_reset = TV_SC_RESET_EVERY_4,
450 .pal_burst = false,
451
452 .composite_levels = &ntsc_m_levels_composite,
453 .composite_color = &ntsc_m_csc_composite,
454 .svideo_levels = &ntsc_m_levels_svideo,
455 .svideo_color = &ntsc_m_csc_svideo,
456
457 .filter_table = filter_table,
458 },
459 {
460 .name = "NTSC-443",
Zhenyu Wangba010792009-03-04 20:23:02 +0800461 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200462 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 .oversample = TV_OVERSAMPLE_8X,
464 .component_only = 0,
465 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 4.43MHz */
466 .hsync_end = 64, .hblank_end = 124,
467 .hblank_start = 836, .htotal = 857,
468
469 .progressive = false, .trilevel_sync = false,
470
471 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
472 .vsync_len = 6,
473
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 .veq_start_f2 = 1, .veq_len = 18,
476
477 .vi_end_f1 = 20, .vi_end_f2 = 21,
478 .nbr_end = 240,
479
Chris Wilson3ca87e82010-06-06 15:40:23 +0100480 .burst_ena = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 .hburst_start = 72, .hburst_len = 34,
482 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
483 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
484 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
485 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
486
487 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
488 .dda1_inc = 168,
Zhenyu Wangba010792009-03-04 20:23:02 +0800489 .dda2_inc = 4093, .dda2_size = 27456,
490 .dda3_inc = 310, .dda3_size = 525,
491 .sc_reset = TV_SC_RESET_NEVER,
492 .pal_burst = false,
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 .composite_levels = &ntsc_m_levels_composite,
495 .composite_color = &ntsc_m_csc_composite,
496 .svideo_levels = &ntsc_m_levels_svideo,
497 .svideo_color = &ntsc_m_csc_svideo,
498
499 .filter_table = filter_table,
500 },
501 {
502 .name = "NTSC-J",
Zhenyu Wangba010792009-03-04 20:23:02 +0800503 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200504 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 .oversample = TV_OVERSAMPLE_8X,
506 .component_only = 0,
507
508 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
509 .hsync_end = 64, .hblank_end = 124,
510 .hblank_start = 836, .htotal = 857,
511
512 .progressive = false, .trilevel_sync = false,
513
514 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
515 .vsync_len = 6,
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 .veq_start_f2 = 1, .veq_len = 18,
519
520 .vi_end_f1 = 20, .vi_end_f2 = 21,
521 .nbr_end = 240,
522
523 .burst_ena = true,
524 .hburst_start = 72, .hburst_len = 34,
525 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
526 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
527 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
528 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
529
530 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800531 .dda1_inc = 135,
532 .dda2_inc = 20800, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 .dda3_inc = 0, .dda3_size = 0,
534 .sc_reset = TV_SC_RESET_EVERY_4,
535 .pal_burst = false,
536
537 .composite_levels = &ntsc_j_levels_composite,
538 .composite_color = &ntsc_j_csc_composite,
539 .svideo_levels = &ntsc_j_levels_svideo,
540 .svideo_color = &ntsc_j_csc_svideo,
541
542 .filter_table = filter_table,
543 },
544 {
545 .name = "PAL-M",
Zhenyu Wangba010792009-03-04 20:23:02 +0800546 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200547 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 .oversample = TV_OVERSAMPLE_8X,
549 .component_only = 0,
550
551 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
552 .hsync_end = 64, .hblank_end = 124,
553 .hblank_start = 836, .htotal = 857,
554
555 .progressive = false, .trilevel_sync = false,
556
557 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
558 .vsync_len = 6,
559
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800561 .veq_start_f2 = 1, .veq_len = 18,
562
563 .vi_end_f1 = 20, .vi_end_f2 = 21,
564 .nbr_end = 240,
565
566 .burst_ena = true,
567 .hburst_start = 72, .hburst_len = 34,
568 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
569 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
570 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
571 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
572
573 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800574 .dda1_inc = 135,
575 .dda2_inc = 16704, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 .dda3_inc = 0, .dda3_size = 0,
Zhenyu Wangba010792009-03-04 20:23:02 +0800577 .sc_reset = TV_SC_RESET_EVERY_8,
578 .pal_burst = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 .composite_levels = &pal_m_levels_composite,
581 .composite_color = &pal_m_csc_composite,
582 .svideo_levels = &pal_m_levels_svideo,
583 .svideo_color = &pal_m_csc_svideo,
584
585 .filter_table = filter_table,
586 },
587 {
588 /* 625 Lines, 50 Fields, 15.625KHz line, Sub-Carrier 4.434MHz */
589 .name = "PAL-N",
Zhenyu Wangba010792009-03-04 20:23:02 +0800590 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200591 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 .oversample = TV_OVERSAMPLE_8X,
593 .component_only = 0,
594
595 .hsync_end = 64, .hblank_end = 128,
596 .hblank_start = 844, .htotal = 863,
597
598 .progressive = false, .trilevel_sync = false,
599
600
601 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
602 .vsync_len = 6,
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 .veq_start_f2 = 1, .veq_len = 18,
606
607 .vi_end_f1 = 24, .vi_end_f2 = 25,
608 .nbr_end = 286,
609
610 .burst_ena = true,
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 .hburst_start = 73, .hburst_len = 34,
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 .vburst_start_f1 = 8, .vburst_end_f1 = 285,
613 .vburst_start_f2 = 8, .vburst_end_f2 = 286,
614 .vburst_start_f3 = 9, .vburst_end_f3 = 286,
615 .vburst_start_f4 = 9, .vburst_end_f4 = 285,
616
617
618 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800619 .dda1_inc = 135,
620 .dda2_inc = 23578, .dda2_size = 27648,
621 .dda3_inc = 134, .dda3_size = 625,
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 .sc_reset = TV_SC_RESET_EVERY_8,
623 .pal_burst = true,
624
625 .composite_levels = &pal_n_levels_composite,
626 .composite_color = &pal_n_csc_composite,
627 .svideo_levels = &pal_n_levels_svideo,
628 .svideo_color = &pal_n_csc_svideo,
629
630 .filter_table = filter_table,
631 },
632 {
633 /* 625 Lines, 50 Fields, 15.625KHz line, Sub-Carrier 4.434MHz */
634 .name = "PAL",
Zhenyu Wangba010792009-03-04 20:23:02 +0800635 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200636 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 .oversample = TV_OVERSAMPLE_8X,
638 .component_only = 0,
639
Zhenyu Wangba010792009-03-04 20:23:02 +0800640 .hsync_end = 64, .hblank_end = 142,
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 .hblank_start = 844, .htotal = 863,
642
643 .progressive = false, .trilevel_sync = false,
644
645 .vsync_start_f1 = 5, .vsync_start_f2 = 6,
646 .vsync_len = 5,
647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 .veq_start_f2 = 1, .veq_len = 15,
650
651 .vi_end_f1 = 24, .vi_end_f2 = 25,
652 .nbr_end = 286,
653
654 .burst_ena = true,
655 .hburst_start = 73, .hburst_len = 32,
656 .vburst_start_f1 = 8, .vburst_end_f1 = 285,
657 .vburst_start_f2 = 8, .vburst_end_f2 = 286,
658 .vburst_start_f3 = 9, .vburst_end_f3 = 286,
659 .vburst_start_f4 = 9, .vburst_end_f4 = 285,
660
661 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
662 .dda1_inc = 168,
Zhenyu Wangba010792009-03-04 20:23:02 +0800663 .dda2_inc = 4122, .dda2_size = 27648,
664 .dda3_inc = 67, .dda3_size = 625,
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 .sc_reset = TV_SC_RESET_EVERY_8,
666 .pal_burst = true,
667
668 .composite_levels = &pal_levels_composite,
669 .composite_color = &pal_csc_composite,
670 .svideo_levels = &pal_levels_svideo,
671 .svideo_color = &pal_csc_svideo,
672
673 .filter_table = filter_table,
674 },
675 {
Rodrigo Vivi95899192012-05-22 15:23:24 -0300676 .name = "480p",
677 .clock = 107520,
678 .refresh = 59940,
679 .oversample = TV_OVERSAMPLE_4X,
680 .component_only = 1,
681
682 .hsync_end = 64, .hblank_end = 122,
683 .hblank_start = 842, .htotal = 857,
684
685 .progressive = true, .trilevel_sync = false,
686
687 .vsync_start_f1 = 12, .vsync_start_f2 = 12,
688 .vsync_len = 12,
689
690 .veq_ena = false,
691
692 .vi_end_f1 = 44, .vi_end_f2 = 44,
693 .nbr_end = 479,
694
695 .burst_ena = false,
696
697 .filter_table = filter_table,
698 },
699 {
700 .name = "576p",
701 .clock = 107520,
702 .refresh = 50000,
703 .oversample = TV_OVERSAMPLE_4X,
704 .component_only = 1,
705
706 .hsync_end = 64, .hblank_end = 139,
707 .hblank_start = 859, .htotal = 863,
708
709 .progressive = true, .trilevel_sync = false,
710
711 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
712 .vsync_len = 10,
713
714 .veq_ena = false,
715
716 .vi_end_f1 = 48, .vi_end_f2 = 48,
717 .nbr_end = 575,
718
719 .burst_ena = false,
720
721 .filter_table = filter_table,
722 },
723 {
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 .name = "720p@60Hz",
725 .clock = 148800,
726 .refresh = 60000,
727 .oversample = TV_OVERSAMPLE_2X,
728 .component_only = 1,
729
730 .hsync_end = 80, .hblank_end = 300,
731 .hblank_start = 1580, .htotal = 1649,
732
Akshay Joshi0206e352011-08-16 15:34:10 -0400733 .progressive = true, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800734
735 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
736 .vsync_len = 10,
737
738 .veq_ena = false,
739
740 .vi_end_f1 = 29, .vi_end_f2 = 29,
741 .nbr_end = 719,
742
743 .burst_ena = false,
744
745 .filter_table = filter_table,
746 },
747 {
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 .name = "720p@50Hz",
749 .clock = 148800,
750 .refresh = 50000,
751 .oversample = TV_OVERSAMPLE_2X,
752 .component_only = 1,
753
754 .hsync_end = 80, .hblank_end = 300,
755 .hblank_start = 1580, .htotal = 1979,
756
Akshay Joshi0206e352011-08-16 15:34:10 -0400757 .progressive = true, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800758
759 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
760 .vsync_len = 10,
761
762 .veq_ena = false,
763
764 .vi_end_f1 = 29, .vi_end_f2 = 29,
765 .nbr_end = 719,
766
767 .burst_ena = false,
768
769 .filter_table = filter_table,
770 .max_srcw = 800
771 },
772 {
773 .name = "1080i@50Hz",
774 .clock = 148800,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200775 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800776 .oversample = TV_OVERSAMPLE_2X,
777 .component_only = 1,
778
779 .hsync_end = 88, .hblank_end = 235,
780 .hblank_start = 2155, .htotal = 2639,
781
Akshay Joshi0206e352011-08-16 15:34:10 -0400782 .progressive = false, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800783
784 .vsync_start_f1 = 4, .vsync_start_f2 = 5,
785 .vsync_len = 10,
786
Akshay Joshi0206e352011-08-16 15:34:10 -0400787 .veq_ena = true, .veq_start_f1 = 4,
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 .veq_start_f2 = 4, .veq_len = 10,
789
790
791 .vi_end_f1 = 21, .vi_end_f2 = 22,
792 .nbr_end = 539,
793
794 .burst_ena = false,
795
796 .filter_table = filter_table,
797 },
798 {
799 .name = "1080i@60Hz",
800 .clock = 148800,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200801 .refresh = 60000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800802 .oversample = TV_OVERSAMPLE_2X,
803 .component_only = 1,
804
805 .hsync_end = 88, .hblank_end = 235,
806 .hblank_start = 2155, .htotal = 2199,
807
Akshay Joshi0206e352011-08-16 15:34:10 -0400808 .progressive = false, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800809
810 .vsync_start_f1 = 4, .vsync_start_f2 = 5,
811 .vsync_len = 10,
812
Akshay Joshi0206e352011-08-16 15:34:10 -0400813 .veq_ena = true, .veq_start_f1 = 4,
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 .veq_start_f2 = 4, .veq_len = 10,
815
816
817 .vi_end_f1 = 21, .vi_end_f2 = 22,
818 .nbr_end = 539,
819
820 .burst_ena = false,
821
822 .filter_table = filter_table,
823 },
Jesse Barnes79e53942008-11-07 14:24:08 -0800824};
825
Daniel Vettercd91ef22013-07-21 21:37:02 +0200826static struct intel_tv *enc_to_tv(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100827{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200828 return container_of(encoder, struct intel_tv, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100829}
830
Chris Wilsondf0e9242010-09-09 16:20:55 +0100831static struct intel_tv *intel_attached_tv(struct drm_connector *connector)
832{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200833 return enc_to_tv(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100834}
835
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200836static bool
837intel_tv_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800838{
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200839 struct drm_device *dev = encoder->base.dev;
840 struct drm_i915_private *dev_priv = dev->dev_private;
841 u32 tmp = I915_READ(TV_CTL);
842
843 if (!(tmp & TV_ENC_ENABLE))
844 return false;
845
846 *pipe = PORT_TO_PIPE(tmp);
847
848 return true;
849}
850
Jesse Barnes79e53942008-11-07 14:24:08 -0800851static void
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200852intel_enable_tv(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -0800853{
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200854 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800855 struct drm_i915_private *dev_priv = dev->dev_private;
856
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200857 I915_WRITE(TV_CTL, I915_READ(TV_CTL) | TV_ENC_ENABLE);
858}
859
860static void
861intel_disable_tv(struct intel_encoder *encoder)
862{
863 struct drm_device *dev = encoder->base.dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865
866 I915_WRITE(TV_CTL, I915_READ(TV_CTL) & ~TV_ENC_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800867}
868
Jesse Barnes79e53942008-11-07 14:24:08 -0800869static const struct tv_mode *
Chris Wilson763a4a02010-09-05 00:52:34 +0100870intel_tv_mode_lookup(const char *tv_format)
Jesse Barnes79e53942008-11-07 14:24:08 -0800871{
872 int i;
873
Dave Airlie3801a7f2012-04-20 13:13:54 +0100874 for (i = 0; i < ARRAY_SIZE(tv_modes); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800875 const struct tv_mode *tv_mode = &tv_modes[i];
876
877 if (!strcmp(tv_format, tv_mode->name))
878 return tv_mode;
879 }
880 return NULL;
881}
882
883static const struct tv_mode *
Chris Wilson763a4a02010-09-05 00:52:34 +0100884intel_tv_mode_find(struct intel_tv *intel_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -0800885{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100886 return intel_tv_mode_lookup(intel_tv->tv_format);
Jesse Barnes79e53942008-11-07 14:24:08 -0800887}
888
889static enum drm_mode_status
Chris Wilson763a4a02010-09-05 00:52:34 +0100890intel_tv_mode_valid(struct drm_connector *connector,
891 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800892{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100893 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100894 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800895
896 /* Ensure TV refresh is close to desired refresh */
Zhao Yakui0d0884c2009-09-29 16:31:49 +0800897 if (tv_mode && abs(tv_mode->refresh - drm_mode_vrefresh(mode) * 1000)
898 < 1000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800899 return MODE_OK;
Chris Wilson763a4a02010-09-05 00:52:34 +0100900
Jesse Barnes79e53942008-11-07 14:24:08 -0800901 return MODE_CLOCK_RANGE;
902}
903
904
905static bool
Daniel Vetter5d2d38d2013-03-27 00:45:01 +0100906intel_tv_compute_config(struct intel_encoder *encoder,
907 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800908{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200909 struct intel_tv *intel_tv = enc_to_tv(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100910 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800911
912 if (!tv_mode)
913 return false;
914
Daniel Vetter5d2d38d2013-03-27 00:45:01 +0100915 pipe_config->adjusted_mode.clock = tv_mode->clock;
916 DRM_DEBUG_KMS("forcing bpc to 8 for TV\n");
917 pipe_config->pipe_bpp = 8*3;
918
Jesse Barnes79e53942008-11-07 14:24:08 -0800919 return true;
920}
921
Daniel Vettercd91ef22013-07-21 21:37:02 +0200922static void intel_tv_mode_set(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -0800923{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200924 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettercd91ef22013-07-21 21:37:02 +0200926 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
927 struct intel_tv *intel_tv = enc_to_tv(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100928 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800929 u32 tv_ctl;
930 u32 hctl1, hctl2, hctl3;
931 u32 vctl1, vctl2, vctl3, vctl4, vctl5, vctl6, vctl7;
932 u32 scctl1, scctl2, scctl3;
933 int i, j;
934 const struct video_levels *video_levels;
935 const struct color_conversion *color_conversion;
936 bool burst_ena;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800937 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -0800938
939 if (!tv_mode)
940 return; /* can't happen (mode_prepare prevents this) */
941
Zhenyu Wangd2d9f232009-03-04 19:36:02 +0800942 tv_ctl = I915_READ(TV_CTL);
943 tv_ctl &= TV_CTL_SAVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800944
Chris Wilsonea5b2132010-08-04 13:50:23 +0100945 switch (intel_tv->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800946 default:
947 case DRM_MODE_CONNECTOR_Unknown:
948 case DRM_MODE_CONNECTOR_Composite:
949 tv_ctl |= TV_ENC_OUTPUT_COMPOSITE;
950 video_levels = tv_mode->composite_levels;
951 color_conversion = tv_mode->composite_color;
952 burst_ena = tv_mode->burst_ena;
953 break;
954 case DRM_MODE_CONNECTOR_Component:
955 tv_ctl |= TV_ENC_OUTPUT_COMPONENT;
956 video_levels = &component_levels;
957 if (tv_mode->burst_ena)
958 color_conversion = &sdtv_csc_yprpb;
959 else
960 color_conversion = &hdtv_csc_yprpb;
961 burst_ena = false;
962 break;
963 case DRM_MODE_CONNECTOR_SVIDEO:
964 tv_ctl |= TV_ENC_OUTPUT_SVIDEO;
965 video_levels = tv_mode->svideo_levels;
966 color_conversion = tv_mode->svideo_color;
967 burst_ena = tv_mode->burst_ena;
968 break;
969 }
970 hctl1 = (tv_mode->hsync_end << TV_HSYNC_END_SHIFT) |
971 (tv_mode->htotal << TV_HTOTAL_SHIFT);
972
973 hctl2 = (tv_mode->hburst_start << 16) |
974 (tv_mode->hburst_len << TV_HBURST_LEN_SHIFT);
975
976 if (burst_ena)
977 hctl2 |= TV_BURST_ENA;
978
979 hctl3 = (tv_mode->hblank_start << TV_HBLANK_START_SHIFT) |
980 (tv_mode->hblank_end << TV_HBLANK_END_SHIFT);
981
982 vctl1 = (tv_mode->nbr_end << TV_NBR_END_SHIFT) |
983 (tv_mode->vi_end_f1 << TV_VI_END_F1_SHIFT) |
984 (tv_mode->vi_end_f2 << TV_VI_END_F2_SHIFT);
985
986 vctl2 = (tv_mode->vsync_len << TV_VSYNC_LEN_SHIFT) |
987 (tv_mode->vsync_start_f1 << TV_VSYNC_START_F1_SHIFT) |
988 (tv_mode->vsync_start_f2 << TV_VSYNC_START_F2_SHIFT);
989
990 vctl3 = (tv_mode->veq_len << TV_VEQ_LEN_SHIFT) |
991 (tv_mode->veq_start_f1 << TV_VEQ_START_F1_SHIFT) |
992 (tv_mode->veq_start_f2 << TV_VEQ_START_F2_SHIFT);
993
994 if (tv_mode->veq_ena)
995 vctl3 |= TV_EQUAL_ENA;
996
997 vctl4 = (tv_mode->vburst_start_f1 << TV_VBURST_START_F1_SHIFT) |
998 (tv_mode->vburst_end_f1 << TV_VBURST_END_F1_SHIFT);
999
1000 vctl5 = (tv_mode->vburst_start_f2 << TV_VBURST_START_F2_SHIFT) |
1001 (tv_mode->vburst_end_f2 << TV_VBURST_END_F2_SHIFT);
1002
1003 vctl6 = (tv_mode->vburst_start_f3 << TV_VBURST_START_F3_SHIFT) |
1004 (tv_mode->vburst_end_f3 << TV_VBURST_END_F3_SHIFT);
1005
1006 vctl7 = (tv_mode->vburst_start_f4 << TV_VBURST_START_F4_SHIFT) |
1007 (tv_mode->vburst_end_f4 << TV_VBURST_END_F4_SHIFT);
1008
1009 if (intel_crtc->pipe == 1)
1010 tv_ctl |= TV_ENC_PIPEB_SELECT;
1011 tv_ctl |= tv_mode->oversample;
1012
1013 if (tv_mode->progressive)
1014 tv_ctl |= TV_PROGRESSIVE;
1015 if (tv_mode->trilevel_sync)
1016 tv_ctl |= TV_TRILEVEL_SYNC;
1017 if (tv_mode->pal_burst)
1018 tv_ctl |= TV_PAL_BURST;
Jesse Barnes79e53942008-11-07 14:24:08 -08001019
Chris Wilsond2718172009-11-27 13:06:56 +00001020 scctl1 = 0;
1021 if (tv_mode->dda1_inc)
1022 scctl1 |= TV_SC_DDA1_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001023 if (tv_mode->dda2_inc)
1024 scctl1 |= TV_SC_DDA2_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001025 if (tv_mode->dda3_inc)
1026 scctl1 |= TV_SC_DDA3_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001027 scctl1 |= tv_mode->sc_reset;
Chris Wilsond2718172009-11-27 13:06:56 +00001028 if (video_levels)
1029 scctl1 |= video_levels->burst << TV_BURST_LEVEL_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001030 scctl1 |= tv_mode->dda1_inc << TV_SCDDA1_INC_SHIFT;
1031
1032 scctl2 = tv_mode->dda2_size << TV_SCDDA2_SIZE_SHIFT |
1033 tv_mode->dda2_inc << TV_SCDDA2_INC_SHIFT;
1034
1035 scctl3 = tv_mode->dda3_size << TV_SCDDA3_SIZE_SHIFT |
1036 tv_mode->dda3_inc << TV_SCDDA3_INC_SHIFT;
1037
1038 /* Enable two fixes for the chips that need them. */
1039 if (dev->pci_device < 0x2772)
1040 tv_ctl |= TV_ENC_C0_FIX | TV_ENC_SDP_FIX;
1041
1042 I915_WRITE(TV_H_CTL_1, hctl1);
1043 I915_WRITE(TV_H_CTL_2, hctl2);
1044 I915_WRITE(TV_H_CTL_3, hctl3);
1045 I915_WRITE(TV_V_CTL_1, vctl1);
1046 I915_WRITE(TV_V_CTL_2, vctl2);
1047 I915_WRITE(TV_V_CTL_3, vctl3);
1048 I915_WRITE(TV_V_CTL_4, vctl4);
1049 I915_WRITE(TV_V_CTL_5, vctl5);
1050 I915_WRITE(TV_V_CTL_6, vctl6);
1051 I915_WRITE(TV_V_CTL_7, vctl7);
1052 I915_WRITE(TV_SC_CTL_1, scctl1);
1053 I915_WRITE(TV_SC_CTL_2, scctl2);
1054 I915_WRITE(TV_SC_CTL_3, scctl3);
1055
1056 if (color_conversion) {
1057 I915_WRITE(TV_CSC_Y, (color_conversion->ry << 16) |
1058 color_conversion->gy);
Akshay Joshi0206e352011-08-16 15:34:10 -04001059 I915_WRITE(TV_CSC_Y2, (color_conversion->by << 16) |
Jesse Barnes79e53942008-11-07 14:24:08 -08001060 color_conversion->ay);
1061 I915_WRITE(TV_CSC_U, (color_conversion->ru << 16) |
1062 color_conversion->gu);
1063 I915_WRITE(TV_CSC_U2, (color_conversion->bu << 16) |
1064 color_conversion->au);
1065 I915_WRITE(TV_CSC_V, (color_conversion->rv << 16) |
1066 color_conversion->gv);
1067 I915_WRITE(TV_CSC_V2, (color_conversion->bv << 16) |
1068 color_conversion->av);
1069 }
1070
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001071 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001072 I915_WRITE(TV_CLR_KNOBS, 0x00404000);
1073 else
1074 I915_WRITE(TV_CLR_KNOBS, 0x00606000);
1075
Jesse Barnes79e53942008-11-07 14:24:08 -08001076 if (video_levels)
1077 I915_WRITE(TV_CLR_LEVEL,
1078 ((video_levels->black << TV_BLACK_LEVEL_SHIFT) |
1079 (video_levels->blank << TV_BLANK_LEVEL_SHIFT)));
1080 {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001081 int pipeconf_reg = PIPECONF(pipe);
Sitsofe Wheelerccacfec2011-04-12 06:51:39 +01001082 int dspcntr_reg = DSPCNTR(intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08001083 int pipeconf = I915_READ(pipeconf_reg);
1084 int dspcntr = I915_READ(dspcntr_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001085 int xpos = 0x0, ypos = 0x0;
1086 unsigned int xsize, ysize;
1087 /* Pipe must be off here */
1088 I915_WRITE(dspcntr_reg, dspcntr & ~DISPLAY_PLANE_ENABLE);
Damien Lespiauf5d84912012-10-29 15:25:35 +00001089 intel_flush_display_plane(dev_priv, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08001090
1091 /* Wait for vblank for the disable to take effect */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001092 if (IS_GEN2(dev))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001093 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001094
Chris Wilson5eddb702010-09-11 13:48:45 +01001095 I915_WRITE(pipeconf_reg, pipeconf & ~PIPECONF_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001096 /* Wait for vblank for the disable to take effect. */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001097 intel_wait_for_pipe_off(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001098
1099 /* Filter ctl must be set before TV_WIN_SIZE */
1100 I915_WRITE(TV_FILTER_CTL_1, TV_AUTO_SCALE);
1101 xsize = tv_mode->hblank_start - tv_mode->hblank_end;
1102 if (tv_mode->progressive)
1103 ysize = tv_mode->nbr_end + 1;
1104 else
1105 ysize = 2*tv_mode->nbr_end + 1;
1106
Chris Wilsonea5b2132010-08-04 13:50:23 +01001107 xpos += intel_tv->margin[TV_MARGIN_LEFT];
1108 ypos += intel_tv->margin[TV_MARGIN_TOP];
1109 xsize -= (intel_tv->margin[TV_MARGIN_LEFT] +
1110 intel_tv->margin[TV_MARGIN_RIGHT]);
1111 ysize -= (intel_tv->margin[TV_MARGIN_TOP] +
1112 intel_tv->margin[TV_MARGIN_BOTTOM]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001113 I915_WRITE(TV_WIN_POS, (xpos<<16)|ypos);
1114 I915_WRITE(TV_WIN_SIZE, (xsize<<16)|ysize);
1115
1116 I915_WRITE(pipeconf_reg, pipeconf);
1117 I915_WRITE(dspcntr_reg, dspcntr);
Damien Lespiauf5d84912012-10-29 15:25:35 +00001118 intel_flush_display_plane(dev_priv, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08001119 }
1120
1121 j = 0;
1122 for (i = 0; i < 60; i++)
1123 I915_WRITE(TV_H_LUMA_0 + (i<<2), tv_mode->filter_table[j++]);
1124 for (i = 0; i < 60; i++)
1125 I915_WRITE(TV_H_CHROMA_0 + (i<<2), tv_mode->filter_table[j++]);
1126 for (i = 0; i < 43; i++)
1127 I915_WRITE(TV_V_LUMA_0 + (i<<2), tv_mode->filter_table[j++]);
1128 for (i = 0; i < 43; i++)
1129 I915_WRITE(TV_V_CHROMA_0 + (i<<2), tv_mode->filter_table[j++]);
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001130 I915_WRITE(TV_DAC, I915_READ(TV_DAC) & TV_DAC_SAVE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001131 I915_WRITE(TV_CTL, tv_ctl);
1132}
1133
1134static const struct drm_display_mode reported_modes[] = {
1135 {
1136 .name = "NTSC 480i",
1137 .clock = 107520,
1138 .hdisplay = 1280,
1139 .hsync_start = 1368,
1140 .hsync_end = 1496,
1141 .htotal = 1712,
1142
1143 .vdisplay = 1024,
1144 .vsync_start = 1027,
1145 .vsync_end = 1034,
1146 .vtotal = 1104,
1147 .type = DRM_MODE_TYPE_DRIVER,
1148 },
1149};
1150
1151/**
1152 * Detects TV presence by checking for load.
1153 *
1154 * Requires that the current pipe's DPLL is active.
1155
1156 * \return true if TV is connected.
1157 * \return false if TV is disconnected.
1158 */
1159static int
Akshay Joshi0206e352011-08-16 15:34:10 -04001160intel_tv_detect_type(struct intel_tv *intel_tv,
Chris Wilson8102e122011-02-10 10:05:35 +00001161 struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001162{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001163 struct drm_encoder *encoder = &intel_tv->base.base;
Keith Packard835bff72011-05-12 17:10:57 -07001164 struct drm_crtc *crtc = encoder->crtc;
1165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001166 struct drm_device *dev = encoder->dev;
1167 struct drm_i915_private *dev_priv = dev->dev_private;
1168 unsigned long irqflags;
1169 u32 tv_ctl, save_tv_ctl;
1170 u32 tv_dac, save_tv_dac;
Chris Wilson974b9332010-09-05 00:44:20 +01001171 int type;
Jesse Barnes79e53942008-11-07 14:24:08 -08001172
1173 /* Disable TV interrupts around load detect or we'll recurse */
Chris Wilson8102e122011-02-10 10:05:35 +00001174 if (connector->polled & DRM_CONNECTOR_POLL_HPD) {
1175 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1176 i915_disable_pipestat(dev_priv, 0,
1177 PIPE_HOTPLUG_INTERRUPT_ENABLE |
1178 PIPE_HOTPLUG_TV_INTERRUPT_ENABLE);
1179 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1180 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001181
Chris Wilson974b9332010-09-05 00:44:20 +01001182 save_tv_dac = tv_dac = I915_READ(TV_DAC);
1183 save_tv_ctl = tv_ctl = I915_READ(TV_CTL);
1184
1185 /* Poll for TV detection */
1186 tv_ctl &= ~(TV_ENC_ENABLE | TV_TEST_MODE_MASK);
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001187 tv_ctl |= TV_TEST_MODE_MONITOR_DETECT;
Keith Packard835bff72011-05-12 17:10:57 -07001188 if (intel_crtc->pipe == 1)
1189 tv_ctl |= TV_ENC_PIPEB_SELECT;
1190 else
1191 tv_ctl &= ~TV_ENC_PIPEB_SELECT;
Chris Wilson974b9332010-09-05 00:44:20 +01001192
1193 tv_dac &= ~(TVDAC_SENSE_MASK | DAC_A_MASK | DAC_B_MASK | DAC_C_MASK);
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001194 tv_dac |= (TVDAC_STATE_CHG_EN |
1195 TVDAC_A_SENSE_CTL |
1196 TVDAC_B_SENSE_CTL |
1197 TVDAC_C_SENSE_CTL |
1198 DAC_CTL_OVERRIDE |
1199 DAC_A_0_7_V |
1200 DAC_B_0_7_V |
1201 DAC_C_0_7_V);
Chris Wilson974b9332010-09-05 00:44:20 +01001202
Daniel Vetterd42c9e22012-03-25 22:56:14 +02001203
1204 /*
1205 * The TV sense state should be cleared to zero on cantiga platform. Otherwise
1206 * the TV is misdetected. This is hardware requirement.
1207 */
1208 if (IS_GM45(dev))
1209 tv_dac &= ~(TVDAC_STATE_CHG_EN | TVDAC_A_SENSE_CTL |
1210 TVDAC_B_SENSE_CTL | TVDAC_C_SENSE_CTL);
1211
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001212 I915_WRITE(TV_CTL, tv_ctl);
1213 I915_WRITE(TV_DAC, tv_dac);
Pekka Enberg4f233ef2010-09-04 19:24:04 +03001214 POSTING_READ(TV_DAC);
Pekka Enberg4f233ef2010-09-04 19:24:04 +03001215
Chris Wilson29e13162010-09-22 19:10:09 +01001216 intel_wait_for_vblank(intel_tv->base.base.dev,
1217 to_intel_crtc(intel_tv->base.base.crtc)->pipe);
1218
Chris Wilson974b9332010-09-05 00:44:20 +01001219 type = -1;
Keith Packard2bf71162011-05-12 17:10:58 -07001220 tv_dac = I915_READ(TV_DAC);
1221 DRM_DEBUG_KMS("TV detected: %x, %x\n", tv_ctl, tv_dac);
1222 /*
1223 * A B C
1224 * 0 1 1 Composite
1225 * 1 0 X svideo
1226 * 0 0 0 Component
1227 */
1228 if ((tv_dac & TVDAC_SENSE_MASK) == (TVDAC_B_SENSE | TVDAC_C_SENSE)) {
1229 DRM_DEBUG_KMS("Detected Composite TV connection\n");
1230 type = DRM_MODE_CONNECTOR_Composite;
1231 } else if ((tv_dac & (TVDAC_A_SENSE|TVDAC_B_SENSE)) == TVDAC_A_SENSE) {
1232 DRM_DEBUG_KMS("Detected S-Video TV connection\n");
1233 type = DRM_MODE_CONNECTOR_SVIDEO;
1234 } else if ((tv_dac & TVDAC_SENSE_MASK) == 0) {
1235 DRM_DEBUG_KMS("Detected Component TV connection\n");
1236 type = DRM_MODE_CONNECTOR_Component;
1237 } else {
1238 DRM_DEBUG_KMS("Unrecognised TV connection\n");
1239 type = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08001240 }
1241
Chris Wilson974b9332010-09-05 00:44:20 +01001242 I915_WRITE(TV_DAC, save_tv_dac & ~TVDAC_STATE_CHG_EN);
1243 I915_WRITE(TV_CTL, save_tv_ctl);
Daniel Vetterbf2125e2012-05-22 21:41:25 +02001244 POSTING_READ(TV_CTL);
1245
1246 /* For unknown reasons the hw barfs if we don't do this vblank wait. */
1247 intel_wait_for_vblank(intel_tv->base.base.dev,
1248 to_intel_crtc(intel_tv->base.base.crtc)->pipe);
Chris Wilson974b9332010-09-05 00:44:20 +01001249
Jesse Barnes79e53942008-11-07 14:24:08 -08001250 /* Restore interrupt config */
Chris Wilson8102e122011-02-10 10:05:35 +00001251 if (connector->polled & DRM_CONNECTOR_POLL_HPD) {
1252 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1253 i915_enable_pipestat(dev_priv, 0,
1254 PIPE_HOTPLUG_INTERRUPT_ENABLE |
1255 PIPE_HOTPLUG_TV_INTERRUPT_ENABLE);
1256 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1257 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001258
1259 return type;
1260}
1261
Ma Ling213c2e62009-08-24 13:50:25 +08001262/*
1263 * Here we set accurate tv format according to connector type
1264 * i.e Component TV should not be assigned by NTSC or PAL
1265 */
1266static void intel_tv_find_better_format(struct drm_connector *connector)
1267{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001268 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001269 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Ma Ling213c2e62009-08-24 13:50:25 +08001270 int i;
1271
Chris Wilsonea5b2132010-08-04 13:50:23 +01001272 if ((intel_tv->type == DRM_MODE_CONNECTOR_Component) ==
Ma Ling213c2e62009-08-24 13:50:25 +08001273 tv_mode->component_only)
1274 return;
1275
1276
1277 for (i = 0; i < sizeof(tv_modes) / sizeof(*tv_modes); i++) {
1278 tv_mode = tv_modes + i;
1279
Chris Wilsonea5b2132010-08-04 13:50:23 +01001280 if ((intel_tv->type == DRM_MODE_CONNECTOR_Component) ==
Ma Ling213c2e62009-08-24 13:50:25 +08001281 tv_mode->component_only)
1282 break;
1283 }
1284
Chris Wilsonea5b2132010-08-04 13:50:23 +01001285 intel_tv->tv_format = tv_mode->name;
Rob Clark662595d2012-10-11 20:36:04 -05001286 drm_object_property_set_value(&connector->base,
Ma Ling213c2e62009-08-24 13:50:25 +08001287 connector->dev->mode_config.tv_mode_property, i);
1288}
1289
Jesse Barnes79e53942008-11-07 14:24:08 -08001290/**
1291 * Detect the TV connection.
1292 *
1293 * Currently this always returns CONNECTOR_STATUS_UNKNOWN, as we need to be sure
1294 * we have a pipe programmed in order to probe the TV.
1295 */
1296static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001297intel_tv_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001298{
Jesse Barnes79e53942008-11-07 14:24:08 -08001299 struct drm_display_mode mode;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001300 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001301 int type;
Jesse Barnes79e53942008-11-07 14:24:08 -08001302
Chris Wilson164c8592013-07-20 20:27:08 +01001303 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
1304 connector->base.id, drm_get_connector_name(connector),
1305 force);
1306
Jesse Barnes79e53942008-11-07 14:24:08 -08001307 mode = reported_modes[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001308
Daniel Vetter38de45c2012-04-20 21:25:04 +02001309 if (force) {
Chris Wilson8261b192011-04-19 23:18:09 +01001310 struct intel_load_detect_pipe tmp;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001311
Daniel Vetterd2434ab2012-08-12 21:20:10 +02001312 if (intel_get_load_detect_pipe(connector, &mode, &tmp)) {
Chris Wilson8102e122011-02-10 10:05:35 +00001313 type = intel_tv_detect_type(intel_tv, connector);
Daniel Vetterd2434ab2012-08-12 21:20:10 +02001314 intel_release_load_detect_pipe(connector, &tmp);
Jesse Barnes79e53942008-11-07 14:24:08 -08001315 } else
Chris Wilson7b334fc2010-09-09 23:51:02 +01001316 return connector_status_unknown;
1317 } else
1318 return connector->status;
Zhenyu Wangbf5a2692009-03-04 19:36:03 +08001319
Jesse Barnes79e53942008-11-07 14:24:08 -08001320 if (type < 0)
1321 return connector_status_disconnected;
1322
Mathew McKernand5627662011-04-12 06:51:37 +01001323 intel_tv->type = type;
Ma Ling213c2e62009-08-24 13:50:25 +08001324 intel_tv_find_better_format(connector);
Mathew McKernand5627662011-04-12 06:51:37 +01001325
Jesse Barnes79e53942008-11-07 14:24:08 -08001326 return connector_status_connected;
1327}
1328
Chris Wilson763a4a02010-09-05 00:52:34 +01001329static const struct input_res {
1330 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -08001331 int w, h;
Chris Wilson763a4a02010-09-05 00:52:34 +01001332} input_res_table[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -08001333 {"640x480", 640, 480},
1334 {"800x600", 800, 600},
1335 {"1024x768", 1024, 768},
1336 {"1280x1024", 1280, 1024},
1337 {"848x480", 848, 480},
1338 {"1280x720", 1280, 720},
1339 {"1920x1080", 1920, 1080},
1340};
1341
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001342/*
1343 * Chose preferred mode according to line number of TV format
1344 */
1345static void
1346intel_tv_chose_preferred_modes(struct drm_connector *connector,
1347 struct drm_display_mode *mode_ptr)
1348{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001349 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001350 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001351
1352 if (tv_mode->nbr_end < 480 && mode_ptr->vdisplay == 480)
1353 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1354 else if (tv_mode->nbr_end > 480) {
1355 if (tv_mode->progressive == true && tv_mode->nbr_end < 720) {
1356 if (mode_ptr->vdisplay == 720)
1357 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1358 } else if (mode_ptr->vdisplay == 1080)
1359 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1360 }
1361}
1362
Jesse Barnes79e53942008-11-07 14:24:08 -08001363/**
1364 * Stub get_modes function.
1365 *
1366 * This should probably return a set of fixed modes, unless we can figure out
1367 * how to probe modes off of TV connections.
1368 */
1369
1370static int
1371intel_tv_get_modes(struct drm_connector *connector)
1372{
1373 struct drm_display_mode *mode_ptr;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001374 struct intel_tv *intel_tv = intel_attached_tv(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001375 const struct tv_mode *tv_mode = intel_tv_mode_find(intel_tv);
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001376 int j, count = 0;
1377 u64 tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -08001378
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +04001379 for (j = 0; j < ARRAY_SIZE(input_res_table);
Jesse Barnes79e53942008-11-07 14:24:08 -08001380 j++) {
Chris Wilson763a4a02010-09-05 00:52:34 +01001381 const struct input_res *input = &input_res_table[j];
Jesse Barnes79e53942008-11-07 14:24:08 -08001382 unsigned int hactive_s = input->w;
1383 unsigned int vactive_s = input->h;
1384
1385 if (tv_mode->max_srcw && input->w > tv_mode->max_srcw)
1386 continue;
1387
1388 if (input->w > 1024 && (!tv_mode->progressive
1389 && !tv_mode->component_only))
1390 continue;
1391
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001392 mode_ptr = drm_mode_create(connector->dev);
1393 if (!mode_ptr)
1394 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -08001395 strncpy(mode_ptr->name, input->name, DRM_DISPLAY_MODE_LEN);
1396
1397 mode_ptr->hdisplay = hactive_s;
1398 mode_ptr->hsync_start = hactive_s + 1;
1399 mode_ptr->hsync_end = hactive_s + 64;
1400 if (mode_ptr->hsync_end <= mode_ptr->hsync_start)
1401 mode_ptr->hsync_end = mode_ptr->hsync_start + 1;
1402 mode_ptr->htotal = hactive_s + 96;
1403
1404 mode_ptr->vdisplay = vactive_s;
1405 mode_ptr->vsync_start = vactive_s + 1;
1406 mode_ptr->vsync_end = vactive_s + 32;
1407 if (mode_ptr->vsync_end <= mode_ptr->vsync_start)
1408 mode_ptr->vsync_end = mode_ptr->vsync_start + 1;
1409 mode_ptr->vtotal = vactive_s + 33;
1410
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001411 tmp = (u64) tv_mode->refresh * mode_ptr->vtotal;
1412 tmp *= mode_ptr->htotal;
1413 tmp = div_u64(tmp, 1000000);
1414 mode_ptr->clock = (int) tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -08001415
1416 mode_ptr->type = DRM_MODE_TYPE_DRIVER;
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001417 intel_tv_chose_preferred_modes(connector, mode_ptr);
Jesse Barnes79e53942008-11-07 14:24:08 -08001418 drm_mode_probed_add(connector, mode_ptr);
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001419 count++;
Jesse Barnes79e53942008-11-07 14:24:08 -08001420 }
1421
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001422 return count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001423}
1424
1425static void
Akshay Joshi0206e352011-08-16 15:34:10 -04001426intel_tv_destroy(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001427{
Jesse Barnes79e53942008-11-07 14:24:08 -08001428 drm_sysfs_connector_remove(connector);
1429 drm_connector_cleanup(connector);
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001430 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001431}
1432
1433
1434static int
1435intel_tv_set_property(struct drm_connector *connector, struct drm_property *property,
1436 uint64_t val)
1437{
1438 struct drm_device *dev = connector->dev;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001439 struct intel_tv *intel_tv = intel_attached_tv(connector);
1440 struct drm_crtc *crtc = intel_tv->base.base.crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08001441 int ret = 0;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001442 bool changed = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08001443
Rob Clark662595d2012-10-11 20:36:04 -05001444 ret = drm_object_property_set_value(&connector->base, property, val);
Jesse Barnes79e53942008-11-07 14:24:08 -08001445 if (ret < 0)
1446 goto out;
1447
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001448 if (property == dev->mode_config.tv_left_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001449 intel_tv->margin[TV_MARGIN_LEFT] != val) {
1450 intel_tv->margin[TV_MARGIN_LEFT] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001451 changed = true;
1452 } else if (property == dev->mode_config.tv_right_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001453 intel_tv->margin[TV_MARGIN_RIGHT] != val) {
1454 intel_tv->margin[TV_MARGIN_RIGHT] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001455 changed = true;
1456 } else if (property == dev->mode_config.tv_top_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001457 intel_tv->margin[TV_MARGIN_TOP] != val) {
1458 intel_tv->margin[TV_MARGIN_TOP] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001459 changed = true;
1460 } else if (property == dev->mode_config.tv_bottom_margin_property &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001461 intel_tv->margin[TV_MARGIN_BOTTOM] != val) {
1462 intel_tv->margin[TV_MARGIN_BOTTOM] = val;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001463 changed = true;
1464 } else if (property == dev->mode_config.tv_mode_property) {
Dan Carpenter29911962010-06-23 19:29:54 +02001465 if (val >= ARRAY_SIZE(tv_modes)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001466 ret = -EINVAL;
1467 goto out;
1468 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001469 if (!strcmp(intel_tv->tv_format, tv_modes[val].name))
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001470 goto out;
1471
Chris Wilsonea5b2132010-08-04 13:50:23 +01001472 intel_tv->tv_format = tv_modes[val].name;
Zhenyu Wangebcc8f22009-03-23 19:40:57 +08001473 changed = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001474 } else {
1475 ret = -EINVAL;
1476 goto out;
1477 }
1478
Zhenyu Wang7d6ff782009-03-24 00:45:13 +08001479 if (changed && crtc)
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001480 intel_crtc_restore_mode(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001481out:
1482 return ret;
1483}
1484
Jesse Barnes79e53942008-11-07 14:24:08 -08001485static const struct drm_connector_funcs intel_tv_connector_funcs = {
Daniel Vetter6b5756a2012-06-30 10:33:44 +02001486 .dpms = intel_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001487 .detect = intel_tv_detect,
1488 .destroy = intel_tv_destroy,
1489 .set_property = intel_tv_set_property,
1490 .fill_modes = drm_helper_probe_single_connector_modes,
1491};
1492
1493static const struct drm_connector_helper_funcs intel_tv_connector_helper_funcs = {
1494 .mode_valid = intel_tv_mode_valid,
1495 .get_modes = intel_tv_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001496 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001497};
1498
Jesse Barnes79e53942008-11-07 14:24:08 -08001499static const struct drm_encoder_funcs intel_tv_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001500 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -08001501};
1502
Zhao Yakuic3561432009-11-24 09:48:48 +08001503/*
1504 * Enumerate the child dev array parsed from VBT to check whether
1505 * the integrated TV is present.
1506 * If it is present, return 1.
1507 * If it is not present, return false.
1508 * If no child dev is parsed from VBT, it assumes that the TV is present.
1509 */
Zhao Yakui6e365952009-12-02 10:03:34 +08001510static int tv_is_present_in_vbt(struct drm_device *dev)
Zhao Yakuic3561432009-11-24 09:48:48 +08001511{
1512 struct drm_i915_private *dev_priv = dev->dev_private;
1513 struct child_device_config *p_child;
1514 int i, ret;
1515
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001516 if (!dev_priv->vbt.child_dev_num)
Zhao Yakuic3561432009-11-24 09:48:48 +08001517 return 1;
1518
1519 ret = 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001520 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
1521 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakuic3561432009-11-24 09:48:48 +08001522 /*
1523 * If the device type is not TV, continue.
1524 */
1525 if (p_child->device_type != DEVICE_TYPE_INT_TV &&
1526 p_child->device_type != DEVICE_TYPE_TV)
1527 continue;
1528 /* Only when the addin_offset is non-zero, it is regarded
1529 * as present.
1530 */
1531 if (p_child->addin_offset) {
1532 ret = 1;
1533 break;
1534 }
1535 }
1536 return ret;
1537}
Jesse Barnes79e53942008-11-07 14:24:08 -08001538
1539void
1540intel_tv_init(struct drm_device *dev)
1541{
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001544 struct intel_tv *intel_tv;
Eric Anholt21d40d32010-03-25 11:11:14 -07001545 struct intel_encoder *intel_encoder;
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001546 struct intel_connector *intel_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -08001547 u32 tv_dac_on, tv_dac_off, save_tv_dac;
Chris Wilson763a4a02010-09-05 00:52:34 +01001548 char *tv_format_names[ARRAY_SIZE(tv_modes)];
Jesse Barnes79e53942008-11-07 14:24:08 -08001549 int i, initial_mode = 0;
1550
1551 if ((I915_READ(TV_CTL) & TV_FUSE_STATE_MASK) == TV_FUSE_STATE_DISABLED)
1552 return;
1553
Zhao Yakuic3561432009-11-24 09:48:48 +08001554 if (!tv_is_present_in_vbt(dev)) {
1555 DRM_DEBUG_KMS("Integrated TV is not present.\n");
1556 return;
1557 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001558 /* Even if we have an encoder we may not have a connector */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001559 if (!dev_priv->vbt.int_tv_support)
Jesse Barnes79e53942008-11-07 14:24:08 -08001560 return;
1561
1562 /*
1563 * Sanity check the TV output by checking to see if the
1564 * DAC register holds a value
1565 */
1566 save_tv_dac = I915_READ(TV_DAC);
1567
1568 I915_WRITE(TV_DAC, save_tv_dac | TVDAC_STATE_CHG_EN);
1569 tv_dac_on = I915_READ(TV_DAC);
1570
1571 I915_WRITE(TV_DAC, save_tv_dac & ~TVDAC_STATE_CHG_EN);
1572 tv_dac_off = I915_READ(TV_DAC);
1573
1574 I915_WRITE(TV_DAC, save_tv_dac);
1575
1576 /*
1577 * If the register does not hold the state change enable
1578 * bit, (either as a 0 or a 1), assume it doesn't really
1579 * exist
1580 */
1581 if ((tv_dac_on & TVDAC_STATE_CHG_EN) == 0 ||
1582 (tv_dac_off & TVDAC_STATE_CHG_EN) != 0)
1583 return;
1584
Chris Wilsonea5b2132010-08-04 13:50:23 +01001585 intel_tv = kzalloc(sizeof(struct intel_tv), GFP_KERNEL);
1586 if (!intel_tv) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001587 return;
1588 }
Ma Lingf8aed702009-08-24 13:50:24 +08001589
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001590 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1591 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001592 kfree(intel_tv);
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001593 return;
1594 }
1595
Chris Wilsonea5b2132010-08-04 13:50:23 +01001596 intel_encoder = &intel_tv->base;
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001597 connector = &intel_connector->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08001598
Chris Wilson8102e122011-02-10 10:05:35 +00001599 /* The documentation, for the older chipsets at least, recommend
1600 * using a polling method rather than hotplug detection for TVs.
1601 * This is because in order to perform the hotplug detection, the PLLs
1602 * for the TV must be kept alive increasing power drain and starving
1603 * bandwidth from other encoders. Notably for instance, it causes
1604 * pipe underruns on Crestline when this encoder is supposedly idle.
1605 *
1606 * More recent chipsets favour HDMI rather than integrated S-Video.
1607 */
Egbert Eich821450c2013-04-16 13:36:55 +02001608 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson8102e122011-02-10 10:05:35 +00001609
Jesse Barnes79e53942008-11-07 14:24:08 -08001610 drm_connector_init(dev, connector, &intel_tv_connector_funcs,
1611 DRM_MODE_CONNECTOR_SVIDEO);
1612
Chris Wilson4ef69c72010-09-09 15:14:28 +01001613 drm_encoder_init(dev, &intel_encoder->base, &intel_tv_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -08001614 DRM_MODE_ENCODER_TVDAC);
1615
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001616 intel_encoder->compute_config = intel_tv_compute_config;
Daniel Vettercd91ef22013-07-21 21:37:02 +02001617 intel_encoder->mode_set = intel_tv_mode_set;
Daniel Vetter6b5756a2012-06-30 10:33:44 +02001618 intel_encoder->enable = intel_enable_tv;
1619 intel_encoder->disable = intel_disable_tv;
Daniel Vetter9a8ee982012-07-02 13:34:59 +02001620 intel_encoder->get_hw_state = intel_tv_get_hw_state;
1621 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter6b5756a2012-06-30 10:33:44 +02001622
Chris Wilsondf0e9242010-09-09 16:20:55 +01001623 intel_connector_attach_encoder(intel_connector, intel_encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07001624 intel_encoder->type = INTEL_OUTPUT_TVOUT;
1625 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Daniel Vetter66a92782012-07-12 20:08:18 +02001626 intel_encoder->cloneable = false;
Chris Wilson4ef69c72010-09-09 15:14:28 +01001627 intel_encoder->base.possible_crtcs = ((1 << 0) | (1 << 1));
1628 intel_encoder->base.possible_clones = (1 << INTEL_OUTPUT_TVOUT);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001629 intel_tv->type = DRM_MODE_CONNECTOR_Unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001630
1631 /* BIOS margin values */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001632 intel_tv->margin[TV_MARGIN_LEFT] = 54;
1633 intel_tv->margin[TV_MARGIN_TOP] = 36;
1634 intel_tv->margin[TV_MARGIN_RIGHT] = 46;
1635 intel_tv->margin[TV_MARGIN_BOTTOM] = 37;
Jesse Barnes79e53942008-11-07 14:24:08 -08001636
Chris Wilson763a4a02010-09-05 00:52:34 +01001637 intel_tv->tv_format = tv_modes[initial_mode].name;
Jesse Barnes79e53942008-11-07 14:24:08 -08001638
Jesse Barnes79e53942008-11-07 14:24:08 -08001639 drm_connector_helper_add(connector, &intel_tv_connector_helper_funcs);
1640 connector->interlace_allowed = false;
1641 connector->doublescan_allowed = false;
1642
1643 /* Create TV properties then attach current values */
Dan Carpenter29911962010-06-23 19:29:54 +02001644 for (i = 0; i < ARRAY_SIZE(tv_modes); i++)
Chris Wilson763a4a02010-09-05 00:52:34 +01001645 tv_format_names[i] = (char *)tv_modes[i].name;
1646 drm_mode_create_tv_properties(dev,
1647 ARRAY_SIZE(tv_modes),
1648 tv_format_names);
Jesse Barnes79e53942008-11-07 14:24:08 -08001649
Rob Clark662595d2012-10-11 20:36:04 -05001650 drm_object_attach_property(&connector->base, dev->mode_config.tv_mode_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001651 initial_mode);
Rob Clark662595d2012-10-11 20:36:04 -05001652 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001653 dev->mode_config.tv_left_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001654 intel_tv->margin[TV_MARGIN_LEFT]);
Rob Clark662595d2012-10-11 20:36:04 -05001655 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001656 dev->mode_config.tv_top_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001657 intel_tv->margin[TV_MARGIN_TOP]);
Rob Clark662595d2012-10-11 20:36:04 -05001658 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001659 dev->mode_config.tv_right_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001660 intel_tv->margin[TV_MARGIN_RIGHT]);
Rob Clark662595d2012-10-11 20:36:04 -05001661 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001662 dev->mode_config.tv_bottom_margin_property,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001663 intel_tv->margin[TV_MARGIN_BOTTOM]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001664 drm_sysfs_connector_add(connector);
1665}