blob: a3ab7dfad50a7c368ee7c30b157bccf7197b76a9 [file] [log] [blame]
Marc Zyngier359b7062015-03-27 13:09:23 +00001/*
2 * Contains CPU feature definitions
3 *
4 * Copyright (C) 2015 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010019#define pr_fmt(fmt) "CPU features: " fmt
Marc Zyngier359b7062015-03-27 13:09:23 +000020
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010021#include <linux/bsearch.h>
James Morse2a6dcb22016-10-18 11:27:46 +010022#include <linux/cpumask.h>
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010023#include <linux/sort.h>
James Morse2a6dcb22016-10-18 11:27:46 +010024#include <linux/stop_machine.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000025#include <linux/types.h>
26#include <asm/cpu.h>
27#include <asm/cpufeature.h>
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010028#include <asm/cpu_ops.h>
Suzuki K Poulose13f417f2016-02-23 10:31:45 +000029#include <asm/mmu_context.h>
James Morse338d4f42015-07-22 19:05:54 +010030#include <asm/processor.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010031#include <asm/sysreg.h>
Marc Zyngierd88701b2015-01-29 11:24:05 +000032#include <asm/virt.h>
Marc Zyngier359b7062015-03-27 13:09:23 +000033
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010034unsigned long elf_hwcap __read_mostly;
35EXPORT_SYMBOL_GPL(elf_hwcap);
36
37#ifdef CONFIG_COMPAT
38#define COMPAT_ELF_HWCAP_DEFAULT \
39 (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
40 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
41 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
42 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
43 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV|\
44 COMPAT_HWCAP_LPAE)
45unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
46unsigned int compat_elf_hwcap2 __read_mostly;
47#endif
48
49DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +000050EXPORT_SYMBOL(cpu_hwcaps);
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +010051
Catalin Marinasefd9e032016-09-05 18:25:48 +010052DEFINE_STATIC_KEY_ARRAY_FALSE(cpu_hwcap_keys, ARM64_NCAPS);
53EXPORT_SYMBOL(cpu_hwcap_keys);
54
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000055#define __ARM64_FTR_BITS(SIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010056 { \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000057 .sign = SIGNED, \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010058 .strict = STRICT, \
59 .type = TYPE, \
60 .shift = SHIFT, \
61 .width = WIDTH, \
62 .safe_val = SAFE_VAL, \
63 }
64
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +000065/* Define a feature with unsigned values */
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000066#define ARM64_FTR_BITS(STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000067 __ARM64_FTR_BITS(FTR_UNSIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
68
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +000069/* Define a feature with a signed value */
70#define S_ARM64_FTR_BITS(STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
71 __ARM64_FTR_BITS(FTR_SIGNED, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
72
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010073#define ARM64_FTR_END \
74 { \
75 .width = 0, \
76 }
77
James Morse70544192016-02-05 14:58:50 +000078/* meta feature for alternatives */
79static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010080cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused);
81
James Morse70544192016-02-05 14:58:50 +000082
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010083static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010084 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
85 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64ISAR0_RDM_SHIFT, 4, 0),
86 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 24, 4, 0),
87 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0),
88 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_CRC32_SHIFT, 4, 0),
89 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA2_SHIFT, 4, 0),
90 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA1_SHIFT, 4, 0),
91 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_AES_SHIFT, 4, 0),
92 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* RAZ */
93 ARM64_FTR_END,
94};
95
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010096static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
Will Deacon73547722018-04-03 12:09:14 +010097 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV3_SHIFT, 4, 0),
Mark Rutland47320012018-04-12 12:11:13 +010098 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV2_SHIFT, 4, 0),
99 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 24, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100100 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 4, 0),
101 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_GIC_SHIFT, 4, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000102 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI),
103 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100104 /* Linux doesn't care about the EL3 */
105 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, ID_AA64PFR0_EL3_SHIFT, 4, 0),
106 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL2_SHIFT, 4, 0),
107 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY),
108 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY),
109 ARM64_FTR_END,
110};
111
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100112static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100113 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000114 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN4_SHIFT, 4, ID_AA64MMFR0_TGRAN4_NI),
115 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN64_SHIFT, 4, ID_AA64MMFR0_TGRAN64_NI),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100116 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_TGRAN16_SHIFT, 4, ID_AA64MMFR0_TGRAN16_NI),
117 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_BIGENDEL0_SHIFT, 4, 0),
118 /* Linux shouldn't care about secure memory */
119 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_SNSMEM_SHIFT, 4, 0),
120 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_BIGENDEL_SHIFT, 4, 0),
121 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR0_ASID_SHIFT, 4, 0),
122 /*
123 * Differing PARange is fine as long as all peripherals and memory are mapped
124 * within the minimum PARange of all CPUs
125 */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000126 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_PARANGE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100127 ARM64_FTR_END,
128};
129
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100130static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100131 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
132 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_PAN_SHIFT, 4, 0),
133 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_LOR_SHIFT, 4, 0),
134 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_HPD_SHIFT, 4, 0),
135 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_VHE_SHIFT, 4, 0),
136 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_VMIDBITS_SHIFT, 4, 0),
137 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR1_HADBS_SHIFT, 4, 0),
138 ARM64_FTR_END,
139};
140
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100141static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800142 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_LVA_SHIFT, 4, 0),
143 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_IESB_SHIFT, 4, 0),
144 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_LSM_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000145 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_UAO_SHIFT, 4, 0),
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800146 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64MMFR2_CNP_SHIFT, 4, 0),
James Morse406e3082016-02-05 14:58:47 +0000147 ARM64_FTR_END,
148};
149
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100150static const struct arm64_ftr_bits ftr_ctr[] = {
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000151 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RAO */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100152 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 3, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000153 ARM64_FTR_BITS(FTR_STRICT, FTR_HIGHER_SAFE, 24, 4, 0), /* CWG */
154 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0), /* ERG */
Suzuki K Poulosea6830092018-07-04 23:07:45 +0100155 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, CTR_DMINLINE_SHIFT, 4, 1),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100156 /*
157 * Linux can handle differing I-cache policies. Userspace JITs will
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +0100158 * make use of *minLine.
159 * If we have differing I-cache policies, report it as the weakest - AIVIVT.
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100160 */
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +0100161 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_EXACT, 14, 2, ICACHE_POLICY_AIVIVT), /* L1Ip */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100162 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 10, 0), /* RAZ */
Suzuki K Poulosea6830092018-07-04 23:07:45 +0100163 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, CTR_IMINLINE_SHIFT, 4, 0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100164 ARM64_FTR_END,
165};
166
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100167struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
168 .name = "SYS_CTR_EL0",
169 .ftr_bits = ftr_ctr
170};
171
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100172static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000173 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 28, 4, 0xf), /* InnerShr */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100174 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 24, 4, 0), /* FCSE */
175 ARM64_FTR_BITS(FTR_NONSTRICT, FTR_LOWER_SAFE, 20, 4, 0), /* AuxReg */
176 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 16, 4, 0), /* TCM */
177 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 12, 4, 0), /* ShareLvl */
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000178 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 4, 0xf), /* OuterShr */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100179 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* PMSA */
180 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* VMSA */
181 ARM64_FTR_END,
182};
183
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100184static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100185 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 32, 32, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000186 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
187 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
188 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
189 S_ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
190 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_TRACEVER_SHIFT, 4, 0),
191 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100192 ARM64_FTR_END,
193};
194
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100195static const struct arm64_ftr_bits ftr_mvfr2[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100196 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 24, 0), /* RAZ */
197 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* FPMisc */
198 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* SIMDMisc */
199 ARM64_FTR_END,
200};
201
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100202static const struct arm64_ftr_bits ftr_dczid[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100203 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 5, 27, 0), /* RAZ */
204 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 1, 1), /* DZP */
205 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), /* BS */
206 ARM64_FTR_END,
207};
208
209
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100210static const struct arm64_ftr_bits ftr_id_isar5[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100211 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_RDM_SHIFT, 4, 0),
212 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 20, 4, 0), /* RAZ */
213 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_CRC32_SHIFT, 4, 0),
214 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SHA2_SHIFT, 4, 0),
215 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SHA1_SHIFT, 4, 0),
216 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_AES_SHIFT, 4, 0),
217 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, ID_ISAR5_SEVL_SHIFT, 4, 0),
218 ARM64_FTR_END,
219};
220
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100221static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100222 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 24, 0), /* RAZ */
223 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* ac2 */
224 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* RAZ */
225 ARM64_FTR_END,
226};
227
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100228static const struct arm64_ftr_bits ftr_id_pfr0[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100229 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 16, 16, 0), /* RAZ */
230 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 12, 4, 0), /* State3 */
231 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 8, 4, 0), /* State2 */
232 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 4, 4, 0), /* State1 */
233 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 4, 0), /* State0 */
234 ARM64_FTR_END,
235};
236
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100237static const struct arm64_ftr_bits ftr_id_dfr0[] = {
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000238 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
Suzuki K Poulose0710cfd2016-01-26 10:58:14 +0000239 S_ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0xf), /* PerfMon */
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000240 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
241 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
242 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
243 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
244 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
245 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
246 ARM64_FTR_END,
247};
248
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100249/*
250 * Common ftr bits for a 32bit register with all hidden, strict
251 * attributes, with 4bit feature fields and a default safe value of
252 * 0. Covers the following 32bit registers:
253 * id_isar[0-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
254 */
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100255static const struct arm64_ftr_bits ftr_generic_32bits[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100256 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
257 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
258 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
259 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
260 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
261 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
262 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
263 ARM64_FTR_BITS(FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
264 ARM64_FTR_END,
265};
266
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100267static const struct arm64_ftr_bits ftr_generic[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100268 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 64, 0),
269 ARM64_FTR_END,
270};
271
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100272static const struct arm64_ftr_bits ftr_generic32[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100273 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 32, 0),
274 ARM64_FTR_END,
275};
276
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100277static const struct arm64_ftr_bits ftr_aa64raz[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100278 ARM64_FTR_BITS(FTR_STRICT, FTR_EXACT, 0, 64, 0),
279 ARM64_FTR_END,
280};
281
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100282#define ARM64_FTR_REG(id, table) { \
283 .sys_id = id, \
284 .reg = &(struct arm64_ftr_reg){ \
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100285 .name = #id, \
286 .ftr_bits = &((table)[0]), \
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100287 }}
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100288
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100289static const struct __ftr_reg_entry {
290 u32 sys_id;
291 struct arm64_ftr_reg *reg;
292} arm64_ftr_regs[] = {
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100293
294 /* Op1 = 0, CRn = 0, CRm = 1 */
295 ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
296 ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_generic_32bits),
Suzuki K Poulosee5343502016-01-26 10:58:13 +0000297 ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100298 ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
299 ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
300 ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
301 ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
302
303 /* Op1 = 0, CRn = 0, CRm = 2 */
304 ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_generic_32bits),
305 ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
306 ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
307 ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
308 ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_generic_32bits),
309 ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
310 ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
311
312 /* Op1 = 0, CRn = 0, CRm = 3 */
313 ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
314 ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
315 ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
316
317 /* Op1 = 0, CRn = 0, CRm = 4 */
318 ARM64_FTR_REG(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0),
319 ARM64_FTR_REG(SYS_ID_AA64PFR1_EL1, ftr_aa64raz),
320
321 /* Op1 = 0, CRn = 0, CRm = 5 */
322 ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
323 ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_generic),
324
325 /* Op1 = 0, CRn = 0, CRm = 6 */
326 ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
327 ARM64_FTR_REG(SYS_ID_AA64ISAR1_EL1, ftr_aa64raz),
328
329 /* Op1 = 0, CRn = 0, CRm = 7 */
330 ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
331 ARM64_FTR_REG(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1),
James Morse406e3082016-02-05 14:58:47 +0000332 ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100333
334 /* Op1 = 3, CRn = 0, CRm = 0 */
Ard Biesheuvel675b0562016-08-31 11:31:10 +0100335 { SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100336 ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
337
338 /* Op1 = 3, CRn = 14, CRm = 0 */
339 ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_generic32),
340};
341
342static int search_cmp_ftr_reg(const void *id, const void *regp)
343{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100344 return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100345}
346
347/*
348 * get_arm64_ftr_reg - Lookup a feature register entry using its
349 * sys_reg() encoding. With the array arm64_ftr_regs sorted in the
350 * ascending order of sys_id , we use binary search to find a matching
351 * entry.
352 *
353 * returns - Upon success, matching ftr_reg entry for id.
354 * - NULL on failure. It is upto the caller to decide
355 * the impact of a failure.
356 */
357static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
358{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100359 const struct __ftr_reg_entry *ret;
360
361 ret = bsearch((const void *)(unsigned long)sys_id,
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100362 arm64_ftr_regs,
363 ARRAY_SIZE(arm64_ftr_regs),
364 sizeof(arm64_ftr_regs[0]),
365 search_cmp_ftr_reg);
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100366 if (ret)
367 return ret->reg;
368 return NULL;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100369}
370
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100371static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
372 s64 ftr_val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100373{
374 u64 mask = arm64_ftr_mask(ftrp);
375
376 reg &= ~mask;
377 reg |= (ftr_val << ftrp->shift) & mask;
378 return reg;
379}
380
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100381static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
382 s64 cur)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100383{
384 s64 ret = 0;
385
386 switch (ftrp->type) {
387 case FTR_EXACT:
388 ret = ftrp->safe_val;
389 break;
390 case FTR_LOWER_SAFE:
391 ret = new < cur ? new : cur;
392 break;
393 case FTR_HIGHER_SAFE:
394 ret = new > cur ? new : cur;
395 break;
396 default:
397 BUG();
398 }
399
400 return ret;
401}
402
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100403static void __init sort_ftr_regs(void)
404{
Ard Biesheuvel6f2b7ee2016-08-31 11:31:09 +0100405 int i;
406
407 /* Check that the array is sorted so that we can do the binary search */
408 for (i = 1; i < ARRAY_SIZE(arm64_ftr_regs); i++)
409 BUG_ON(arm64_ftr_regs[i].sys_id < arm64_ftr_regs[i - 1].sys_id);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100410}
411
412/*
413 * Initialise the CPU feature register from Boot CPU values.
414 * Also initiliases the strict_mask for the register.
415 */
416static void __init init_cpu_ftr_reg(u32 sys_reg, u64 new)
417{
418 u64 val = 0;
419 u64 strict_mask = ~0x0ULL;
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100420 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100421 struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
422
423 BUG_ON(!reg);
424
425 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
426 s64 ftr_new = arm64_ftr_value(ftrp, new);
427
428 val = arm64_ftr_set_value(ftrp, val, ftr_new);
429 if (!ftrp->strict)
430 strict_mask &= ~arm64_ftr_mask(ftrp);
431 }
432 reg->sys_val = val;
433 reg->strict_mask = strict_mask;
434}
435
436void __init init_cpu_features(struct cpuinfo_arm64 *info)
437{
438 /* Before we start using the tables, make sure it is sorted */
439 sort_ftr_regs();
440
441 init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
442 init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
443 init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
444 init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
445 init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
446 init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
447 init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
448 init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
449 init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000450 init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100451 init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
452 init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100453
454 if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
455 init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
456 init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
457 init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
458 init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
459 init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
460 init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
461 init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
462 init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
463 init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
464 init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
465 init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
466 init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
467 init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
468 init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
469 init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
470 init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
471 }
472
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100473}
474
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100475static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100476{
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100477 const struct arm64_ftr_bits *ftrp;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100478
479 for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
480 s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
481 s64 ftr_new = arm64_ftr_value(ftrp, new);
482
483 if (ftr_cur == ftr_new)
484 continue;
485 /* Find a safe value */
486 ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
487 reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
488 }
489
490}
491
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100492static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100493{
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100494 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
495
496 BUG_ON(!regp);
497 update_cpu_ftr_reg(regp, val);
498 if ((boot & regp->strict_mask) == (val & regp->strict_mask))
499 return 0;
500 pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
501 regp->name, boot, cpu, val);
502 return 1;
503}
504
505/*
506 * Update system wide CPU feature registers with the values from a
507 * non-boot CPU. Also performs SANITY checks to make sure that there
508 * aren't any insane variations from that of the boot CPU.
509 */
510void update_cpu_features(int cpu,
511 struct cpuinfo_arm64 *info,
512 struct cpuinfo_arm64 *boot)
513{
514 int taint = 0;
515
516 /*
517 * The kernel can handle differing I-cache policies, but otherwise
518 * caches should look identical. Userspace JITs will make use of
519 * *minLine.
520 */
521 taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
522 info->reg_ctr, boot->reg_ctr);
523
524 /*
525 * Userspace may perform DC ZVA instructions. Mismatched block sizes
526 * could result in too much or too little memory being zeroed if a
527 * process is preempted and migrated between CPUs.
528 */
529 taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
530 info->reg_dczid, boot->reg_dczid);
531
532 /* If different, timekeeping will be broken (especially with KVM) */
533 taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
534 info->reg_cntfrq, boot->reg_cntfrq);
535
536 /*
537 * The kernel uses self-hosted debug features and expects CPUs to
538 * support identical debug features. We presently need CTX_CMPs, WRPs,
539 * and BRPs to be identical.
540 * ID_AA64DFR1 is currently RES0.
541 */
542 taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
543 info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
544 taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
545 info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
546 /*
547 * Even in big.LITTLE, processors should be identical instruction-set
548 * wise.
549 */
550 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
551 info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
552 taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
553 info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
554
555 /*
556 * Differing PARange support is fine as long as all peripherals and
557 * memory are mapped within the minimum PARange of all CPUs.
558 * Linux should not care about secure memory.
559 */
560 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
561 info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
562 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
563 info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
James Morse406e3082016-02-05 14:58:47 +0000564 taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
565 info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100566
567 /*
568 * EL3 is not our concern.
569 * ID_AA64PFR1 is currently RES0.
570 */
571 taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
572 info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
573 taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
574 info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
575
576 /*
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100577 * If we have AArch32, we care about 32-bit features for compat.
578 * If the system doesn't support AArch32, don't update them.
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100579 */
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100580 if (id_aa64pfr0_32bit_el0(read_system_reg(SYS_ID_AA64PFR0_EL1)) &&
581 id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
582
583 taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100584 info->reg_id_dfr0, boot->reg_id_dfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100585 taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100586 info->reg_id_isar0, boot->reg_id_isar0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100587 taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100588 info->reg_id_isar1, boot->reg_id_isar1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100589 taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100590 info->reg_id_isar2, boot->reg_id_isar2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100591 taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100592 info->reg_id_isar3, boot->reg_id_isar3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100593 taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100594 info->reg_id_isar4, boot->reg_id_isar4);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100595 taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100596 info->reg_id_isar5, boot->reg_id_isar5);
597
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100598 /*
599 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
600 * ACTLR formats could differ across CPUs and therefore would have to
601 * be trapped for virtualization anyway.
602 */
603 taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100604 info->reg_id_mmfr0, boot->reg_id_mmfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100605 taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100606 info->reg_id_mmfr1, boot->reg_id_mmfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100607 taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100608 info->reg_id_mmfr2, boot->reg_id_mmfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100609 taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100610 info->reg_id_mmfr3, boot->reg_id_mmfr3);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100611 taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100612 info->reg_id_pfr0, boot->reg_id_pfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100613 taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100614 info->reg_id_pfr1, boot->reg_id_pfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100615 taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100616 info->reg_mvfr0, boot->reg_mvfr0);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100617 taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100618 info->reg_mvfr1, boot->reg_mvfr1);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100619 taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100620 info->reg_mvfr2, boot->reg_mvfr2);
Suzuki K Poulosea6dc3cd2016-04-18 10:28:35 +0100621 }
Suzuki K. Poulose3086d392015-10-19 14:24:46 +0100622
623 /*
624 * Mismatched CPU features are a recipe for disaster. Don't even
625 * pretend to support them.
626 */
627 WARN_TAINT_ONCE(taint, TAINT_CPU_OUT_OF_SPEC,
628 "Unsupported CPU feature variation.\n");
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100629}
630
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100631u64 read_system_reg(u32 id)
632{
633 struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
634
635 /* We shouldn't get a request for an unsupported register */
636 BUG_ON(!regp);
637 return regp->sys_val;
638}
Marc Zyngier359b7062015-03-27 13:09:23 +0000639
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100640/*
641 * __raw_read_system_reg() - Used by a STARTING cpu before cpuinfo is populated.
642 * Read the system register on the current CPU
643 */
644static u64 __raw_read_system_reg(u32 sys_id)
645{
646 switch (sys_id) {
647 case SYS_ID_PFR0_EL1: return read_cpuid(ID_PFR0_EL1);
648 case SYS_ID_PFR1_EL1: return read_cpuid(ID_PFR1_EL1);
649 case SYS_ID_DFR0_EL1: return read_cpuid(ID_DFR0_EL1);
650 case SYS_ID_MMFR0_EL1: return read_cpuid(ID_MMFR0_EL1);
651 case SYS_ID_MMFR1_EL1: return read_cpuid(ID_MMFR1_EL1);
652 case SYS_ID_MMFR2_EL1: return read_cpuid(ID_MMFR2_EL1);
653 case SYS_ID_MMFR3_EL1: return read_cpuid(ID_MMFR3_EL1);
654 case SYS_ID_ISAR0_EL1: return read_cpuid(ID_ISAR0_EL1);
655 case SYS_ID_ISAR1_EL1: return read_cpuid(ID_ISAR1_EL1);
656 case SYS_ID_ISAR2_EL1: return read_cpuid(ID_ISAR2_EL1);
657 case SYS_ID_ISAR3_EL1: return read_cpuid(ID_ISAR3_EL1);
658 case SYS_ID_ISAR4_EL1: return read_cpuid(ID_ISAR4_EL1);
Mark Rutland7127d432017-02-02 17:32:14 +0000659 case SYS_ID_ISAR5_EL1: return read_cpuid(ID_ISAR5_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100660 case SYS_MVFR0_EL1: return read_cpuid(MVFR0_EL1);
661 case SYS_MVFR1_EL1: return read_cpuid(MVFR1_EL1);
662 case SYS_MVFR2_EL1: return read_cpuid(MVFR2_EL1);
663
664 case SYS_ID_AA64PFR0_EL1: return read_cpuid(ID_AA64PFR0_EL1);
Mark Rutland7127d432017-02-02 17:32:14 +0000665 case SYS_ID_AA64PFR1_EL1: return read_cpuid(ID_AA64PFR1_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100666 case SYS_ID_AA64DFR0_EL1: return read_cpuid(ID_AA64DFR0_EL1);
Mark Rutland7127d432017-02-02 17:32:14 +0000667 case SYS_ID_AA64DFR1_EL1: return read_cpuid(ID_AA64DFR1_EL1);
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100668 case SYS_ID_AA64MMFR0_EL1: return read_cpuid(ID_AA64MMFR0_EL1);
669 case SYS_ID_AA64MMFR1_EL1: return read_cpuid(ID_AA64MMFR1_EL1);
670 case SYS_ID_AA64MMFR2_EL1: return read_cpuid(ID_AA64MMFR2_EL1);
671 case SYS_ID_AA64ISAR0_EL1: return read_cpuid(ID_AA64ISAR0_EL1);
672 case SYS_ID_AA64ISAR1_EL1: return read_cpuid(ID_AA64ISAR1_EL1);
673
674 case SYS_CNTFRQ_EL0: return read_cpuid(CNTFRQ_EL0);
675 case SYS_CTR_EL0: return read_cpuid(CTR_EL0);
676 case SYS_DCZID_EL0: return read_cpuid(DCZID_EL0);
677 default:
678 BUG();
679 return 0;
680 }
681}
682
Marc Zyngier963fcd42015-09-30 11:50:04 +0100683#include <linux/irqchip/arm-gic-v3.h>
684
Marc Zyngier94a9e042015-06-12 12:06:36 +0100685static bool
James Morse18ffa042015-07-21 13:23:29 +0100686feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
687{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000688 int val = cpuid_feature_extract_field(reg, entry->field_pos, entry->sign);
James Morse18ffa042015-07-21 13:23:29 +0100689
690 return val >= entry->min_field_value;
691}
692
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100693static bool
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100694has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100695{
696 u64 val;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100697
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100698 WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
699 if (scope == SCOPE_SYSTEM)
700 val = read_system_reg(entry->sys_reg);
701 else
702 val = __raw_read_system_reg(entry->sys_reg);
703
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100704 return feature_matches(val, entry);
705}
James Morse338d4f42015-07-22 19:05:54 +0100706
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100707static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
Marc Zyngier963fcd42015-09-30 11:50:04 +0100708{
709 bool has_sre;
710
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100711 if (!has_cpuid_feature(entry, scope))
Marc Zyngier963fcd42015-09-30 11:50:04 +0100712 return false;
713
714 has_sre = gic_enable_sre();
715 if (!has_sre)
716 pr_warn_once("%s present but disabled by higher exception level\n",
717 entry->desc);
718
719 return has_sre;
720}
721
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100722static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
Will Deacond5370f72016-02-02 12:46:24 +0000723{
724 u32 midr = read_cpuid_id();
725 u32 rv_min, rv_max;
726
727 /* Cavium ThunderX pass 1.x and 2.x */
728 rv_min = 0;
729 rv_max = (1 << MIDR_VARIANT_SHIFT) | MIDR_REVISION_MASK;
730
731 return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX, rv_min, rv_max);
732}
733
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100734static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
Marc Zyngierd88701b2015-01-29 11:24:05 +0000735{
736 return is_kernel_in_hyp_mode();
737}
738
Marc Zyngierd1745912016-06-30 18:40:42 +0100739static bool hyp_offset_low(const struct arm64_cpu_capabilities *entry,
740 int __unused)
741{
742 phys_addr_t idmap_addr = virt_to_phys(__hyp_idmap_text_start);
743
744 /*
745 * Activate the lower HYP offset only if:
746 * - the idmap doesn't clash with it,
747 * - the kernel is not running at EL2.
748 */
749 return idmap_addr > GENMASK(VA_BITS - 2, 0) && !is_kernel_in_hyp_mode();
750}
751
Will Deaconbfca1572018-04-03 12:09:09 +0100752#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
753static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
754
755static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
756 int __unused)
757{
Marc Zyngierda935102018-04-03 12:09:21 +0100758 char const *str = "command line option";
Will Deacon73547722018-04-03 12:09:14 +0100759 u64 pfr0 = read_system_reg(SYS_ID_AA64PFR0_EL1);
760
Marc Zyngierda935102018-04-03 12:09:21 +0100761 /*
762 * For reasons that aren't entirely clear, enabling KPTI on Cavium
763 * ThunderX leads to apparent I-cache corruption of kernel text, which
764 * ends as well as you might imagine. Don't even try.
765 */
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +0000766 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
Marc Zyngierda935102018-04-03 12:09:21 +0100767 str = "ARM64_WORKAROUND_CAVIUM_27456";
768 __kpti_forced = -1;
769 }
770
771 /* Forced? */
Will Deaconbfca1572018-04-03 12:09:09 +0100772 if (__kpti_forced) {
Marc Zyngierda935102018-04-03 12:09:21 +0100773 pr_info_once("kernel page table isolation forced %s by %s\n",
774 __kpti_forced > 0 ? "ON" : "OFF", str);
Will Deaconbfca1572018-04-03 12:09:09 +0100775 return __kpti_forced > 0;
776 }
777
778 /* Useful for KASLR robustness */
779 if (IS_ENABLED(CONFIG_RANDOMIZE_BASE))
780 return true;
781
Jayachandran C2adcb1f2018-04-03 12:09:18 +0100782 /* Don't force KPTI for CPUs that are not vulnerable */
783 switch (read_cpuid_id() & MIDR_CPU_MODEL_MASK) {
784 case MIDR_CAVIUM_THUNDERX2:
785 case MIDR_BRCM_VULCAN:
786 return false;
787 }
788
Will Deacon73547722018-04-03 12:09:14 +0100789 /* Defer to CPU feature registers */
790 return !cpuid_feature_extract_unsigned_field(pfr0,
791 ID_AA64PFR0_CSV3_SHIFT);
Will Deaconbfca1572018-04-03 12:09:09 +0100792}
793
Will Deacon4025fe12018-04-03 12:09:20 +0100794static int kpti_install_ng_mappings(void *__unused)
795{
796 typedef void (kpti_remap_fn)(int, int, phys_addr_t);
797 extern kpti_remap_fn idmap_kpti_install_ng_mappings;
798 kpti_remap_fn *remap_fn;
799
800 static bool kpti_applied = false;
801 int cpu = smp_processor_id();
802
803 if (kpti_applied)
804 return 0;
805
806 remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
807
808 cpu_install_idmap();
809 remap_fn(cpu, num_online_cpus(), __pa_symbol(swapper_pg_dir));
810 cpu_uninstall_idmap();
811
812 if (!cpu)
813 kpti_applied = true;
814
815 return 0;
816}
817
Will Deaconbfca1572018-04-03 12:09:09 +0100818static int __init parse_kpti(char *str)
819{
820 bool enabled;
821 int ret = strtobool(str, &enabled);
822
823 if (ret)
824 return ret;
825
826 __kpti_forced = enabled ? 1 : -1;
827 return 0;
828}
Will Deacon12942d52018-06-22 10:25:25 +0100829early_param("kpti", parse_kpti);
Will Deaconbfca1572018-04-03 12:09:09 +0100830#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
831
James Morseeea59022018-07-20 10:56:16 +0100832static int cpu_copy_el2regs(void *__unused)
833{
834 /*
835 * Copy register values that aren't redirected by hardware.
836 *
837 * Before code patching, we only set tpidr_el1, all CPUs need to copy
838 * this value to tpidr_el2 before we patch the code. Once we've done
839 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
840 * do anything here.
841 */
842 if (!alternatives_applied)
843 write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
844
845 return 0;
846}
847
Marc Zyngier359b7062015-03-27 13:09:23 +0000848static const struct arm64_cpu_capabilities arm64_features[] = {
Marc Zyngier94a9e042015-06-12 12:06:36 +0100849 {
850 .desc = "GIC system register CPU interface",
851 .capability = ARM64_HAS_SYSREG_GIC_CPUIF,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100852 .def_scope = SCOPE_SYSTEM,
Marc Zyngier963fcd42015-09-30 11:50:04 +0100853 .matches = has_useable_gicv3_cpuif,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100854 .sys_reg = SYS_ID_AA64PFR0_EL1,
855 .field_pos = ID_AA64PFR0_GIC_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000856 .sign = FTR_UNSIGNED,
James Morse18ffa042015-07-21 13:23:29 +0100857 .min_field_value = 1,
Marc Zyngier94a9e042015-06-12 12:06:36 +0100858 },
James Morse338d4f42015-07-22 19:05:54 +0100859#ifdef CONFIG_ARM64_PAN
860 {
861 .desc = "Privileged Access Never",
862 .capability = ARM64_HAS_PAN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100863 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100864 .matches = has_cpuid_feature,
865 .sys_reg = SYS_ID_AA64MMFR1_EL1,
866 .field_pos = ID_AA64MMFR1_PAN_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000867 .sign = FTR_UNSIGNED,
James Morse338d4f42015-07-22 19:05:54 +0100868 .min_field_value = 1,
869 .enable = cpu_enable_pan,
870 },
871#endif /* CONFIG_ARM64_PAN */
Will Deacon2e94da12015-07-27 16:23:58 +0100872#if defined(CONFIG_AS_LSE) && defined(CONFIG_ARM64_LSE_ATOMICS)
873 {
874 .desc = "LSE atomic instructions",
875 .capability = ARM64_HAS_LSE_ATOMICS,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100876 .def_scope = SCOPE_SYSTEM,
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100877 .matches = has_cpuid_feature,
878 .sys_reg = SYS_ID_AA64ISAR0_EL1,
879 .field_pos = ID_AA64ISAR0_ATOMICS_SHIFT,
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000880 .sign = FTR_UNSIGNED,
Will Deacon2e94da12015-07-27 16:23:58 +0100881 .min_field_value = 2,
882 },
883#endif /* CONFIG_AS_LSE && CONFIG_ARM64_LSE_ATOMICS */
Marc Zyngierd88701b2015-01-29 11:24:05 +0000884 {
Will Deacond5370f72016-02-02 12:46:24 +0000885 .desc = "Software prefetching using PRFM",
886 .capability = ARM64_HAS_NO_HW_PREFETCH,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100887 .def_scope = SCOPE_SYSTEM,
Will Deacond5370f72016-02-02 12:46:24 +0000888 .matches = has_no_hw_prefetch,
889 },
James Morse57f49592016-02-05 14:58:48 +0000890#ifdef CONFIG_ARM64_UAO
891 {
892 .desc = "User Access Override",
893 .capability = ARM64_HAS_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100894 .def_scope = SCOPE_SYSTEM,
James Morse57f49592016-02-05 14:58:48 +0000895 .matches = has_cpuid_feature,
896 .sys_reg = SYS_ID_AA64MMFR2_EL1,
897 .field_pos = ID_AA64MMFR2_UAO_SHIFT,
898 .min_field_value = 1,
899 .enable = cpu_enable_uao,
900 },
901#endif /* CONFIG_ARM64_UAO */
James Morse70544192016-02-05 14:58:50 +0000902#ifdef CONFIG_ARM64_PAN
903 {
904 .capability = ARM64_ALT_PAN_NOT_UAO,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100905 .def_scope = SCOPE_SYSTEM,
James Morse70544192016-02-05 14:58:50 +0000906 .matches = cpufeature_pan_not_uao,
907 },
908#endif /* CONFIG_ARM64_PAN */
Linus Torvalds588ab3f2016-03-17 20:03:47 -0700909 {
Marc Zyngierd88701b2015-01-29 11:24:05 +0000910 .desc = "Virtualization Host Extensions",
911 .capability = ARM64_HAS_VIRT_HOST_EXTN,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100912 .def_scope = SCOPE_SYSTEM,
Marc Zyngierd88701b2015-01-29 11:24:05 +0000913 .matches = runs_at_el2,
James Morseeea59022018-07-20 10:56:16 +0100914 .enable = cpu_copy_el2regs,
Marc Zyngierd88701b2015-01-29 11:24:05 +0000915 },
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100916 {
917 .desc = "32-bit EL0 Support",
918 .capability = ARM64_HAS_32BIT_EL0,
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100919 .def_scope = SCOPE_SYSTEM,
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100920 .matches = has_cpuid_feature,
921 .sys_reg = SYS_ID_AA64PFR0_EL1,
922 .sign = FTR_UNSIGNED,
923 .field_pos = ID_AA64PFR0_EL0_SHIFT,
924 .min_field_value = ID_AA64PFR0_EL0_32BIT_64BIT,
925 },
Marc Zyngierd1745912016-06-30 18:40:42 +0100926 {
927 .desc = "Reduced HYP mapping offset",
928 .capability = ARM64_HYP_OFFSET_LOW,
929 .def_scope = SCOPE_SYSTEM,
930 .matches = hyp_offset_low,
931 },
Will Deaconbfca1572018-04-03 12:09:09 +0100932#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
933 {
Will Deacon73547722018-04-03 12:09:14 +0100934 .desc = "Kernel page table isolation (KPTI)",
Will Deaconbfca1572018-04-03 12:09:09 +0100935 .capability = ARM64_UNMAP_KERNEL_AT_EL0,
936 .def_scope = SCOPE_SYSTEM,
937 .matches = unmap_kernel_at_el0,
Will Deacon4025fe12018-04-03 12:09:20 +0100938 .enable = kpti_install_ng_mappings,
Will Deaconbfca1572018-04-03 12:09:09 +0100939 },
940#endif
Marc Zyngier359b7062015-03-27 13:09:23 +0000941 {},
942};
943
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000944#define HWCAP_CAP(reg, field, s, min_value, type, cap) \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100945 { \
946 .desc = #cap, \
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100947 .def_scope = SCOPE_SYSTEM, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100948 .matches = has_cpuid_feature, \
949 .sys_reg = reg, \
950 .field_pos = field, \
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000951 .sign = s, \
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100952 .min_field_value = min_value, \
953 .hwcap_type = type, \
954 .hwcap = cap, \
955 }
956
Suzuki K Poulosef3efb672016-04-18 10:28:32 +0100957static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000958 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_PMULL),
959 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_AES),
960 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA1),
961 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA2),
962 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_CRC32),
963 HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ATOMICS),
964 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_FP),
Suzuki K Poulosebf500612016-01-26 15:52:46 +0000965 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_FPHP),
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000966 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_ASIMD),
Suzuki K Poulosebf500612016-01-26 15:52:46 +0000967 HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_ASIMDHP),
Suzuki K Poulose75283502016-04-18 10:28:33 +0100968 {},
969};
970
971static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100972#ifdef CONFIG_COMPAT
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000973 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
974 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
975 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
976 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
977 HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100978#endif
979 {},
980};
981
Suzuki K Poulosef3efb672016-04-18 10:28:32 +0100982static void __init cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100983{
984 switch (cap->hwcap_type) {
985 case CAP_HWCAP:
986 elf_hwcap |= cap->hwcap;
987 break;
988#ifdef CONFIG_COMPAT
989 case CAP_COMPAT_HWCAP:
990 compat_elf_hwcap |= (u32)cap->hwcap;
991 break;
992 case CAP_COMPAT_HWCAP2:
993 compat_elf_hwcap2 |= (u32)cap->hwcap;
994 break;
995#endif
996 default:
997 WARN_ON(1);
998 break;
999 }
1000}
1001
1002/* Check if we have a particular HWCAP enabled */
Suzuki K Poulosef3efb672016-04-18 10:28:32 +01001003static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001004{
1005 bool rc;
1006
1007 switch (cap->hwcap_type) {
1008 case CAP_HWCAP:
1009 rc = (elf_hwcap & cap->hwcap) != 0;
1010 break;
1011#ifdef CONFIG_COMPAT
1012 case CAP_COMPAT_HWCAP:
1013 rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
1014 break;
1015 case CAP_COMPAT_HWCAP2:
1016 rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
1017 break;
1018#endif
1019 default:
1020 WARN_ON(1);
1021 rc = false;
1022 }
1023
1024 return rc;
1025}
1026
Suzuki K Poulose75283502016-04-18 10:28:33 +01001027static void __init setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001028{
Suzuki K Poulose75283502016-04-18 10:28:33 +01001029 for (; hwcaps->matches; hwcaps++)
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001030 if (hwcaps->matches(hwcaps, hwcaps->def_scope))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001031 cap_set_elf_hwcap(hwcaps);
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +01001032}
1033
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001034/*
1035 * Check if the current CPU has a given feature capability.
1036 * Should be called from non-preemptible context.
1037 */
1038static bool __this_cpu_has_cap(const struct arm64_cpu_capabilities *cap_array,
1039 unsigned int cap)
1040{
1041 const struct arm64_cpu_capabilities *caps;
1042
1043 if (WARN_ON(preemptible()))
1044 return false;
1045
Mark Rutland93f339e2018-04-12 12:11:07 +01001046 for (caps = cap_array; caps->matches; caps++)
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001047 if (caps->capability == cap &&
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001048 caps->matches(caps, SCOPE_LOCAL_CPU))
1049 return true;
1050 return false;
1051}
1052
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001053void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Marc Zyngier359b7062015-03-27 13:09:23 +00001054 const char *info)
1055{
Suzuki K Poulose75283502016-04-18 10:28:33 +01001056 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001057 if (!caps->matches(caps, caps->def_scope))
Marc Zyngier359b7062015-03-27 13:09:23 +00001058 continue;
1059
Suzuki K Poulose75283502016-04-18 10:28:33 +01001060 if (!cpus_have_cap(caps->capability) && caps->desc)
1061 pr_info("%s %s\n", info, caps->desc);
1062 cpus_set_cap(caps->capability);
Marc Zyngier359b7062015-03-27 13:09:23 +00001063 }
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001064}
James Morse1c076302015-07-21 13:23:28 +01001065
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001066/*
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001067 * Run through the enabled capabilities and enable() it on all active
1068 * CPUs
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001069 */
Andre Przywara8e231852016-06-28 18:07:30 +01001070void __init enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps)
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001071{
Mark Rutlandb1d57082017-05-16 15:18:05 +01001072 for (; caps->matches; caps++) {
1073 unsigned int num = caps->capability;
1074
1075 if (!cpus_have_cap(num))
1076 continue;
1077
1078 /* Ensure cpus_have_const_cap(num) works */
1079 static_branch_enable(&cpu_hwcap_keys[num]);
1080
1081 if (caps->enable) {
James Morse2a6dcb22016-10-18 11:27:46 +01001082 /*
1083 * Use stop_machine() as it schedules the work allowing
1084 * us to modify PSTATE, instead of on_each_cpu() which
1085 * uses an IPI, giving us a PSTATE that disappears when
1086 * we return.
1087 */
Mark Rutland92e7a832018-04-12 12:11:09 +01001088 stop_machine(caps->enable, (void *)caps, cpu_online_mask);
Mark Rutlandb1d57082017-05-16 15:18:05 +01001089 }
1090 }
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001091}
1092
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001093/*
1094 * Flag to indicate if we have computed the system wide
1095 * capabilities based on the boot time active CPUs. This
1096 * will be used to determine if a new booting CPU should
1097 * go through the verification process to make sure that it
1098 * supports the system capabilities, without using a hotplug
1099 * notifier.
1100 */
1101static bool sys_caps_initialised;
1102
1103static inline void set_sys_caps_initialised(void)
1104{
1105 sys_caps_initialised = true;
1106}
1107
1108/*
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001109 * Check for CPU features that are used in early boot
1110 * based on the Boot CPU value.
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001111 */
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001112static void check_early_cpu_features(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001113{
Suzuki K Pouloseac1ad202016-04-13 14:41:33 +01001114 verify_cpu_run_el();
Suzuki K Poulose13f417f2016-02-23 10:31:45 +00001115 verify_cpu_asid_bits();
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001116}
1117
Suzuki K Poulose75283502016-04-18 10:28:33 +01001118static void
1119verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
1120{
1121
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001122 for (; caps->matches; caps++)
1123 if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001124 pr_crit("CPU%d: missing HWCAP: %s\n",
1125 smp_processor_id(), caps->desc);
1126 cpu_die_early();
1127 }
Suzuki K Poulose75283502016-04-18 10:28:33 +01001128}
1129
1130static void
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001131verify_local_cpu_features(const struct arm64_cpu_capabilities *caps_list)
Suzuki K Poulose75283502016-04-18 10:28:33 +01001132{
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001133 const struct arm64_cpu_capabilities *caps = caps_list;
Suzuki K Poulose75283502016-04-18 10:28:33 +01001134 for (; caps->matches; caps++) {
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001135 if (!cpus_have_cap(caps->capability))
Suzuki K Poulose75283502016-04-18 10:28:33 +01001136 continue;
1137 /*
1138 * If the new CPU misses an advertised feature, we cannot proceed
1139 * further, park the cpu.
1140 */
Suzuki K Poulose1e0946d2018-04-03 12:09:16 +01001141 if (!__this_cpu_has_cap(caps_list, caps->capability)) {
Suzuki K Poulose75283502016-04-18 10:28:33 +01001142 pr_crit("CPU%d: missing feature: %s\n",
1143 smp_processor_id(), caps->desc);
1144 cpu_die_early();
1145 }
1146 if (caps->enable)
Mark Rutland92e7a832018-04-12 12:11:09 +01001147 caps->enable((void *)caps);
Suzuki K Poulose75283502016-04-18 10:28:33 +01001148 }
1149}
1150
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001151/*
1152 * Run through the enabled system capabilities and enable() it on this CPU.
1153 * The capabilities were decided based on the available CPUs at the boot time.
1154 * Any new CPU should match the system wide status of the capability. If the
1155 * new CPU doesn't have a capability which the system now has enabled, we
1156 * cannot do anything to fix it up and could cause unexpected failures. So
1157 * we park the CPU.
1158 */
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001159static void verify_local_cpu_capabilities(void)
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001160{
Suzuki K Poulose89ba2642016-09-09 14:07:09 +01001161 verify_local_cpu_errata_workarounds();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001162 verify_local_cpu_features(arm64_features);
1163 verify_local_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001164 if (system_supports_32bit_el0())
1165 verify_local_elf_hwcaps(compat_elf_hwcaps);
Marc Zyngier359b7062015-03-27 13:09:23 +00001166}
1167
Suzuki K Poulosec47a1902016-09-09 14:07:10 +01001168void check_local_cpu_capabilities(void)
1169{
1170 /*
1171 * All secondary CPUs should conform to the early CPU features
1172 * in use by the kernel based on boot CPU.
1173 */
1174 check_early_cpu_features();
1175
1176 /*
1177 * If we haven't finalised the system capabilities, this CPU gets
1178 * a chance to update the errata work arounds.
1179 * Otherwise, this CPU should verify that it has all the system
1180 * advertised capabilities.
1181 */
1182 if (!sys_caps_initialised)
1183 update_cpu_errata_workarounds();
1184 else
1185 verify_local_cpu_capabilities();
1186}
1187
Jisheng Zhanga7c61a32015-11-20 17:59:10 +08001188static void __init setup_feature_capabilities(void)
Marc Zyngier359b7062015-03-27 13:09:23 +00001189{
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +01001190 update_cpu_capabilities(arm64_features, "detected feature:");
1191 enable_cpu_capabilities(arm64_features);
Marc Zyngier359b7062015-03-27 13:09:23 +00001192}
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001193
Mark Rutlandb1d57082017-05-16 15:18:05 +01001194DEFINE_STATIC_KEY_FALSE(arm64_const_caps_ready);
1195EXPORT_SYMBOL(arm64_const_caps_ready);
1196
1197static void __init mark_const_caps_ready(void)
1198{
1199 static_branch_enable(&arm64_const_caps_ready);
1200}
1201
Marc Zyngier1d648e42018-04-03 12:09:15 +01001202extern const struct arm64_cpu_capabilities arm64_errata[];
1203
1204bool this_cpu_has_cap(unsigned int cap)
1205{
1206 return (__this_cpu_has_cap(arm64_features, cap) ||
1207 __this_cpu_has_cap(arm64_errata, cap));
1208}
1209
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001210void __init setup_cpu_features(void)
1211{
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001212 u32 cwg;
1213 int cls;
1214
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001215 /* Set the CPU feature capabilies */
1216 setup_feature_capabilities();
Andre Przywara8e231852016-06-28 18:07:30 +01001217 enable_errata_workarounds();
Mark Rutlandb1d57082017-05-16 15:18:05 +01001218 mark_const_caps_ready();
Suzuki K Poulose75283502016-04-18 10:28:33 +01001219 setup_elf_hwcaps(arm64_elf_hwcaps);
Suzuki K Poulose643d7032016-04-18 10:28:37 +01001220
1221 if (system_supports_32bit_el0())
1222 setup_elf_hwcaps(compat_elf_hwcaps);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +01001223
1224 /* Advertise that we have computed the system capabilities */
1225 set_sys_caps_initialised();
1226
Suzuki K. Poulose9cdf8ec2015-10-19 14:24:41 +01001227 /*
1228 * Check for sane CTR_EL0.CWG value.
1229 */
1230 cwg = cache_type_cwg();
1231 cls = cache_line_size();
1232 if (!cwg)
1233 pr_warn("No Cache Writeback Granule information, assuming cache line size %d\n",
1234 cls);
1235 if (L1_CACHE_BYTES < cls)
1236 pr_warn("L1_CACHE_BYTES smaller than the Cache Writeback Granule (%d < %d)\n",
1237 L1_CACHE_BYTES, cls);
Marc Zyngier359b7062015-03-27 13:09:23 +00001238}
James Morse70544192016-02-05 14:58:50 +00001239
1240static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +01001241cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused)
James Morse70544192016-02-05 14:58:50 +00001242{
Suzuki K Poulosefe64d7d2016-11-08 13:56:20 +00001243 return (cpus_have_const_cap(ARM64_HAS_PAN) && !cpus_have_const_cap(ARM64_HAS_UAO));
James Morse70544192016-02-05 14:58:50 +00001244}